

# Quad 16-Bit,1 GSPS, TxDAC+ Digital-to-Analog Converter

# Data Sheet **[AD9148](http://www.analog.com/ad9148)**

## <span id="page-0-0"></span>**FEATURES**

**Single-carrier W-CDMA ACLR = 80 dBc at 150 MHz IF Channel-to-channel isolation > 90 dB Analog output Adjustable 8.7 mA to 31.7 mA RL = 25 Ω to 50 Ω Novel 2×, 4×, and 8× interpolator eases data interface On-chip fine complex NCO allows carrier placement anywhere in DAC bandwidth High performance, low noise PLL clock multiplier Multiple chip synchronization interface Programmable digital inverse sinc filter Auxiliary DACs allow for offset control Gain DACs allow for I and Q gain matching Programmable I and Q phase compensation Digital gain control Flexible LVDS digital I/F supports 32- or 16-bit bus width 196-ball CSP\_BGA, 12 mm × 12 mm** 

### <span id="page-0-1"></span>**APPLICATIONS**

**Wireless infrastructure LTE, TD-SCDMA, WiMAX, W-CDMA, CDMA2000, GSM MIMO/transmit diversity Digital high or low IF synthesis**

## <span id="page-0-2"></span>**GENERAL DESCRIPTION**

The [AD9148](http://www.analog.com/AD9148) is a quad, 16-bit, high dynamic range, digital-toanalog converter (DAC) that provides a sample rate of 1000 MSPS. This device includes features optimized for direct conversion transmit applications, including gain, phase, and offset compensation. The DAC outputs are optimized to interface seamlessly with analog quadrature modulators such as th[e ADL5371/](http://www.analog.com/ADL5371)[ADL5372/](http://www.analog.com/ADL5372) [ADL5373](http://www.analog.com/ADL5373)[/ADL5374](http://www.analog.com/ADL5374)[/ADL5375.](http://www.analog.com/ADL5375) A serial peripheral interface (SPI) is provided for programming of the internal device parameters. Full-scale output current can be programmed over a range of 8.7 mA to 31.7 mA. The device operates from 1.8 V and 3.3 V supplies for a total power consumption of 3 W at the maximum sample rate. The [AD9148](http://www.analog.com/AD9148) is enclosed in a 196-ball chip scale package ball grid array with the option of an attached heat spreader.

## <span id="page-0-3"></span>**PRODUCT HIGHLIGHTS**

- 1. Low noise and intermodulation distortion (IMD) enable high quality synthesis of wideband signals from baseband to high intermediate frequencies.
- 2. A proprietary DAC output switching technique enhances dynamic performance.
- 3. The current outputs are easily configured for various single-ended or differential circuit topologies.
- 4. The LVDS data input interface includes FIFO to ease input timing.

<span id="page-0-4"></span>

**1. AQM = ANALOG QUADRATURE MODULATOR.**

Figure 1.

#### **Rev. B**

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.**

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 [www.analog.com](http://www.analog.com/) Fax: 781.461.3113 ©2010–2012 Analog Devices, Inc. All rights reserved.** 

# **TABLE OF CONTENTS**





 $\mathbf{1}$  $\mathbf{1}$  $\overline{1}$  $\mathbf 1$ 

## <span id="page-2-0"></span>**REVISION HISTORY**



### **9/11—Rev. 0 to Rev. A**





**6/10—Revision 0: Initial Version**

# <span id="page-3-0"></span>FUNCTIONAL BLOCK DIAGRAM



Figure 2.

# <span id="page-4-0"></span>**SPECIFICATIONS**

## <span id="page-4-1"></span>**DC SPECIFICATIONS**

 $T<sub>MIN</sub>$  to  $T<sub>MAX</sub>$ , AVDD33 = 3.3 V, IOVDD = 3.3 V, DVDD18 = 1.8 V, CVDD18 = 1.8 V, I<sub>OUTFS</sub> = 20 mA, maximum sample rate, unless otherwise noted.



<sup>1</sup> Based on a 10 kΩ external resistor.

## <span id="page-5-0"></span>**INPUT/OUTPUT SIGNAL SPECIFICATIONS**

 $T<sub>MIN</sub>$  to  $T<sub>MAX</sub>$ , AVDD33 = 3.3 V, IOVDD = 3.3 V, DVDD18 = 1.8 V, CVDD18 = 1.8 V, I<sub>OUTFS</sub> = 20 mA, maximum sample rate, unless otherwise noted. LVDS driver and receiver are compliant to the IEEE-1596 reduced range link, unless otherwise noted.

<span id="page-5-1"></span>

## <span id="page-6-0"></span>**DIGITAL INPUT DATA TIMING SPECIFICATIONS**

### **Table 3.**



#### <span id="page-6-1"></span>**Table 4. Maximum Rate**





## <span id="page-7-0"></span>**AC SPECIFICATIONS**

 $T<sub>MIN</sub>$  to  $T<sub>MAX</sub>$ , AVDD33 = 3.3 V, IOVDD = 3.3 V, DVDD18 = 1.8 V, CVDD18 = 1.8 V, I<sub>OUTFS</sub> = 20 mA, maximum sample rate, unless otherwise noted.

## **Table 5.**



# <span id="page-8-0"></span>ABSOLUTE MAXIMUM RATINGS

**Table 6.** 



Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### <span id="page-8-1"></span>**THERMAL RESISTANCE**

Typical  $\theta_{JA}$ ,  $\theta_{JB}$ , and  $\theta_{JC}$  are specified vs. the number of PCB layers in still air for each package offering. Airflow increases heat dissipation effectively reducing  $\theta_{JA}$  and  $\theta_{JB}$ .





### <span id="page-8-2"></span>**MAXIMUM SAFE POWER DISSIPATION**

The maximum junction temperature for th[e AD9148 i](http://www.analog.com/AD9148)s 125°C. With the thermal resistance of the molded package (CSP\_BGA) given for a 12 layer board, the maximum power that can be dissipated in this package can be calculated as

$$
Power_{MAX} = \frac{(T_I - T_A)}{\theta_{IA}} = \frac{(125 - 85)}{18.0} = 2.22 \text{ W}
$$

To increase the maximum power, th[e AD9148](http://www.analog.com/AD9148) is available in a second package option (BGA\_ED), which includes a heat spreader on top of the package. Also, an external heat sink can be attached to the top of th[e AD9148](http://www.analog.com/AD9148) CSP\_BGA package. The adjusted maximum power for each of these conditions is shown i[n Table 8.](#page-9-0) 

With the thermal resistance of the heat spreader package (BGA\_ED) given for a 12-layer board, the maximum power that can be dissipated in this package can be calculated as

$$
Power_{MAX} = \frac{(T_f - T_A)}{\theta_{JA}} = \frac{(125 - 85)}{15.0} = 2.67 W
$$

To increase the maximum power, an external heat sink can be attached to the top of th[e AD9148](http://www.analog.com/AD9148) BGA\_ED package. The adjusted maximum power for an external heat sink is shown i[n Table 8.](#page-9-0) 

To aid in the selection of package, the maximum  $f_{\text{DAC}}$  rate for a given power dissipation over several operating conditions is shown in [Table 9.](#page-9-1) The maximum f<sub>DAC</sub> rate applies to all interpolation rates. Note that, if the programmable inverse sinc filter is enabled, the maximum f<sub>DAC</sub> rate specified in [Table 9](#page-9-1) decreases.



<span id="page-8-3"></span>**ESD CAUTION**<br> **ESD (electrostatic discharge) sensitive device.** Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

#### <span id="page-9-0"></span>**Table 8. Thermal Resistance and Maximum Power**



<sup>1</sup> Heat sink is used in the thermal model: 13 mm  $\times$  13 mm, 15 mm tall.

#### <span id="page-9-1"></span>**Table 9. Power vs. fDAC Rate and Functionality**



<sup>1</sup> Typical maximum  $f_{DAC}$  rate with inverse sinc filter off.

<sup>2</sup> Heat sink is used in the thermal model: 13 mm  $\times$  13 mm, 15 mm tall.

# <span id="page-10-0"></span>PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS





Figure 5. Pin Configuration (Top View), Digital Domain Pins

#### <span id="page-11-1"></span><span id="page-11-0"></span>**Table 10. Pin Function Description**







# <span id="page-14-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS



Figure 6. Harmonic Level vs.  $f_{\text{OUT}}$  over  $f_{\text{DATA}}$ , 2× Interpolation, Digital Scale = 0 dBFS, Full-Scale Current = 20 mA



Figure 7. Harmonic Level vs.  $f_{OUT}$  over  $f_{DATA}$ ,  $4 \times$  Interpolation, Digital Scale = 0 dBFS, Full-Scale Current = 20 mA



Figure 8. Harmonic Level vs.  $f<sub>OUT</sub>$ , 8× Interpolation over  $f<sub>DATA</sub> = 125$  MSPS, Digital Scale = 0 dBFS, Full-Scale Current = 20 mA



Figure 9. Highest Digital Spur vs.  $f_{\text{OUT}}$  over  $f_{\text{DATA}}$ , 2× Interpolation, Digital Scale = 0 dBFS, Full-Scale Current = 20 mA



Figure 10. Highest Digital Spur vs.  $f_{OUT}$  over  $f_{DATA}$  4× Interpolation, Digital Scale = 0 dBFS, Full-Scale Current = 20 mA



Figure 11. Highest Digital Spur vs.  $f<sub>OUT</sub>$ , 8× Interpolation,  $f<sub>DATA</sub> = 125$  MSPS, Digital Scale = 0 dBFS, Full-Scale Current = 20 mA



Figure 12. Second Harmonic vs. fout over Digital Scale, Full-Scale Current = 20 mA,  $4 \times$  Interpolation,  $f_{DATA} = 150$  MSPS



Figure 13. Second Harmonic vs.  $f_{OUT}$  over Full-Scale Current, Digital Scale = 0 dBFS,  $4 \times$  Interpolation,  $f_{DATA} = 150$  MSPS







Figure 15. Third Harmonic vs.  $f_{\text{OUT}}$  over Digital Scale, Full-Scale Current = 20 mA,  $4 \times$  Interpolation,  $f_{DATA} = 150$  MSPS





















Figure 21. IMD vs. fout over f<sub>DATA</sub>,  $4\times$  Interpolation, Digital Scale = 0 dBFS, Full-Scale Current = 20 mA



Figure 22. IMD vs. fout over Full-Scale Current,  $4\times$  Interpolation,  $f_{DATA} = 150$  MSPS, Digital Scale = 0 dBFS



Digital Scale = 0 dBFS, Full-Scale Current = 20 mA



Figure 24. Single-Tone NSD Performance vs.  $f<sub>OUT</sub>$ , Digital Scale = 0 dBFS,  $4\times f_{DATA} = 200$  MSPS, Full-Scale Current = 20 mA



Figure 25. Single-Tone NSD Performance vs.  $f_{\text{OUT}}$ , Digital Scale = 0 dBFS,  $4 \times f_{DATA} = 200$  MSPS, Full-Scale Current = 20 mA, PLL On



Figure 26. Single-Tone NSD Performance vs. fout over Digital Scale,  $4\times f_{DATA} = 200$  MSPS, Full-Scale Current = 20 mA



Figure 27. Eight-Tone NSD Performance vs.  $f_{\text{OUT}}$ , Digital Scale = 0 dBFS, Full-Scale Current = 20 mA



Figure 28. Single-Tone NSD Performance vs.  $f<sub>OUT</sub>$ , Digital Scale = 0 dBFS, Full-Scale Current = 20 mA, PLL On



Figure 29. Eight-Tone NSD Performance vs. fout over Digital Scale,  $4\times f_{DATA} = 200$  MSPS, Full-Scale Current = 20 mA







Figure 31. One-Carrier W-CDMA ACLR vs. fout, Alternate Channel,  $4\times$  Interpolation,  $f_{DATA} = 184.32$  MHz



Figure 32. One-Carrier W-CDMA ACLR vs. fout, Second Alternate Channel,  $4\times$  Interpolation,  $f_{DATA} = 184.32$  MHz



Figure 33. One-Carrier W-CDMA ACLR,  $f_{OUT} = 150$  MHz, 4× Interpolation, f<sub>DATA</sub> = 184.32 MHz, PLL Off



Figure 34. One-Carrier W-CDMA ACLR,  $f_{OUT} = 150$  MHz, 4× Interpolation, f<sub>DATA</sub> = 184.32 MHz, PLL On



Figure 35. One-Carrier W-CDMA,  $f_{OUT} = 150$  MHz,  $f_{DAC} = 737.28$  MSPS, 4× Interpolation, −3 dBFS



Figure 36. Four-Carrier W-CDMA,  $f_{OUT} = 150$  MHz,  $f_{DAC} = 737.28$  MSPS, 4× Interpolation, −3 dBFS, PLL Off



Figure 37. Four-Carrier W-CDMA,  $f_{OUT} = 150$  MHz,  $f_{DAC} = 737.28$  MSPS, 4× Interpolation, −3 dBFS, PLL On



Figure 38. Four-Carrier W-CDMA,  $f_{OUT} = 150$  MHz,  $f_{DAC} = 737.28$  MSPS, 4× Interpolation, −3 dBFS



Figure 39. Crosstalk (DAC Set 1 to DAC Set 2), 4× Interpolation,  $f_{DATA} = 150$  MSPS, Digital Scale = 0 dBFS, Full-Scale Current = 20 mA

# <span id="page-20-0"></span>**TERMINOLOGY**

### **Integral Nonlinearity (INL)**

INL is defined as the maximum deviation of the actual analog output from the ideal output, determined by a straight line drawn from zero scale to full scale.

### **Differential Nonlinearity (DNL)**

DNL is the measure of the variation in analog value, normalized to full scale, associated with a 1 LSB change in digital input code.

### **Monotonicity**

A DAC is monotonic if the output either increases or remains constant as the digital input increases.

### **Offset Error**

The deviation of the output current from the ideal of zero is called offset error. For IOUTx\_P, 0 mA output is expected when the inputs are all 0s. For IOUTx\_N, 0 mA output is expected when all inputs are set to 1.

### **Gain Error**

The difference between the actual and ideal output span. The actual span is determined by the difference between the output when all inputs are set to 1 and the output when all inputs are set to 0.

### **Output Compliance Range**

The range of allowable voltage at the output of a current-output DAC. Operation beyond the maximum compliance limits can cause either output stage saturation or breakdown, resulting in nonlinear performance.

### **Temperature Drift**

Temperature drift is specified as the maximum change from the ambient (25°C) value to the value at either  $T_{MIN}$  or  $T_{MAX}$ . For offset and gain drift, the drift is reported in ppm of full-scale range (FSR) per degrees Celsius. For reference drift, the drift is reported in ppm per degrees Celsius.

### **Power Supply Rejection (PSR)**

The maximum change in the full-scale output as the supplies are varied from minimum to maximum specified voltages.

### **Settling Time**

The time required for the output to reach and remain within a specified error band around its final value, measured from the start of the output transition.

### **In-Band Spurious Free Dynamic Range (SFDR)**

The difference, in decibels, between the peak amplitude of the output signal and the peak spurious signal between dc and the frequency equal to half the input data rate.

### **Out-of-Band Spurious Free Dynamic Range (SFDR)**

The difference, in decibels, between the peak amplitude of the output signal and the peak spurious signal within the band that starts at the frequency of the input data rate and ends at the Nyquist frequency of the DAC output sample rate. Normally, energy in this band is rejected by the interpolation filters. This specification, therefore, defines how well the interpolation filters work and the effect of other parasitic coupling paths on the DAC output.

### **Total Harmonic Distortion (THD)**

THD is the ratio of the rms sum of the first six harmonic components to the rms value of the measured fundamental. It is expressed as a percentage or in decibels.

### **Signal-to-Noise Ratio (SNR)**

SNR is the ratio of the rms value of the measured output signal to the rms sum of all other spectral components below the Nyquist frequency, excluding the first six harmonics and dc. The value for SNR is expressed in decibels.

### **Interpolation Filter**

An interpolation filter up-samples the input digital data by a multiple of f<sub>DATA</sub> (interpolation rate) and then filters out the undesired spectral images created by the up-sampling process.

### **Adjacent Channel Leakage Ratio (ACLR)**

The ratio in dBc between the measured power within a channel relative to its adjacent channel.

### **Complex Image Rejection**

In a traditional two-part upconversion, two images are created around the second IF frequency. These images have the effect of wasting transmitter power and system bandwidth. By placing the real part of a second complex modulator in series with the first complex modulator, either the upper or lower frequency image near the second IF can be rejected.

# <span id="page-21-0"></span>SERIAL PERIPHERAL INTERFACE



The serial port is a flexible, synchronous serial communications port allowing easy interface to many industry-standard microcontrollers and microprocessors. The serial I/O is compatible with most synchronous transfer formats, including both the Motorola SPI and Intel® SSR protocols. The interface allows read/write access to all registers that configure th[e AD9148.](http://www.analog.com/AD9148) Single- or multiple-byte transfers are supported, as well as MSBfirst or LSB-first transfer formats. The serial interface ports can be configured as a single pin I/O (SDIO) or two unidirectional pins for input/output (SDIO/SDO).

## <span id="page-21-1"></span>**GENERAL OPERATION OF THE SERIAL INTERFACE**

There are two phases to a communication cycle with th[e AD9148.](http://www.analog.com/AD9148)  Phase 1 is the instruction cycle (the writing of an instruction byte into the device), coincident with the first eight SCLK rising edges. The instruction byte provides the serial port controller with information regarding the data transfer cycle, Phase 2 of the communication cycle. The Phase 1 instruction byte defines whether the upcoming data transfer is a read or a write, and the starting register address for the first byte of the data transfer. The first eight SCLK rising edges of each communication cycle are used to write the instruction byte into the device.

A logic high on the  $\overline{\text{CS}}$  pin followed by a logic low resets the SPI port timing to the initial state of the instruction cycle. From this state, the next eight rising SCLK edges represent the instruction bits of the current I/O operation, regardless of the state of the internal registers or the other signal levels at the inputs to the SPI port. If the SPI port is in an instruction cycle or a data transfer cycle, none of the present data is written.

The remaining SCLK edges are for Phase 2 of the communication cycle. Phase 2 is the actual data transfer between the device and the system controller. Phase 2 of the communication cycle is a transfer of one or more data bytes. Registers change immediately upon writing to the last bit of each transfer byte.

## <span id="page-21-2"></span>**DATA FORMAT**

The instruction byte contains the information shown i[n Table 11.](#page-21-4)

#### <span id="page-21-4"></span>**Table 11. SPI Instruction Byte**



R/W, Bit 7 of the instruction byte, determines whether a read or a write data transfer occurs after the instruction byte write. Logic high indicates a read operation, and Logic 0 indicates a write operation.

A6 through A0, Bit 6 through Bit 0 of the instruction byte, determine the register that is accessed during the data transfer portion of the communication cycle. For multibyte transfers, this address is the starting byte address. The remaining register addresses are generated by the device based on the LSB-first bit (Register 0x00, Bit 6).

## <span id="page-21-3"></span>**SPI PIN DESCRIPTIONS**

### **Serial Clock (SCLK)**

The serial clock pin synchronizes data to and from the device and runs the internal state machines. The maximum frequency of SCLK is 40 MHz. All data input is registered on the rising edge of SCLK. All data is driven out on the falling edge of SCLK.

## **Chip Select (CS)**

Active low input starts and gates a communication cycle. It allows more than one device to be used on the same serial communications lines. The SDO and SDIO pins go to a high impedance state when this input is high. Chip select should stay low during the entire communication cycle.

### **Serial Data I/O (SDIO)**

Data is always written into the device on this pin. However, this pin can be used as a bidirectional data line. The configuration of this pin is controlled by Register 0x00, Bit 7. The default is Logic 0, configuring the SDIO pin as unidirectional.

### **Serial Data Output (SDO)**

Data is read from this pin for protocols that use separate lines for transmitting and receiving data. In the case where the device operates in a single bidirectional I/O mode, this pin does not output data and is set to a high impedance state.

## <span id="page-22-0"></span>**SPI OPTIONS**

The serial port can support both MSB-first and LSB-first data formats. This functionality is controlled by the LSB first bit (Register 0x00, Bit 6). The default is MSB first (LSB first = 0).

When LSB first  $= 0$  (MSB first), the instruction and data bit must be written from MSB to LSB. Multibyte data transfers in MSBfirst format start with an instruction byte that includes the register address of the most significant data byte. Subsequent data bytes should follow from the high address to the low address. In MSBfirst mode, the serial port internal byte address generator decrements for each data byte of the multibyte communication cycle.

When LSB first  $= 1$  (LSB first), the instruction and data bit must be written from LSB to MSB. Multibyte data transfers in LSBfirst format start with an instruction byte that includes the register address of the least significant data byte followed by multiple data bytes. The serial port internal byte address generator increments for each byte of the multibyte communication cycle.

The serial port controller data address decrements from the data address written toward 0x00 for multibyte I/O operations if the MSB-first mode is active. The serial port controller address increments from the data address written toward 0x1F for multibyte I/O operations if the LSB-first mode is active.





Figure 44. Timing Diagram for SPI Register Read

# <span id="page-23-0"></span>SPI REGISTER MAP

## **Table 12. Register Map**





<span id="page-25-1"></span>

<sup>1</sup> Register 0x20 to Register 0x3F and Register 0x41 to Register 0x51 configure DAC 1 (I) and DAC 2 (Q) data paths with DAC SPI select = 0 (Register 0x00[4]). Register 0x20 to Register 0x3F and Register 0x41 to Register 0x51 configure DAC 3 (I) and DAC 4 (Q) data paths with DAC SPI select = 1 (Register 0x00[4]).

## <span id="page-25-0"></span>**SPI REGISTER DESCRIPTIONS**

### **Table 13. Register Descriptions**







<span id="page-28-0"></span>














# Data Sheet **AD9148**





# Data Sheet **AD9148**



# <span id="page-39-3"></span>INPUT DATA PORTS

The [AD9148](http://www.analog.com/AD9148) can operate in three data input modes: dual-port mode, single-port mode, and byte mode. In dual-port mode, DAC 1 and DAC 2 receive data from Port A, and DAC 3 and DAC 4 receive data from Port B. In single-port mode, all four DACs receive data from Port A. In byte mode, all four DACs receive data from Port A, but the port is split into two 8-bit wide buses. In all modes, the data input timing is relative to a DCI signal provided with the data.

### **DUAL-PORT MODE**

In dual-port mode, the DCI signal indicates to which DAC the data is intended. On the rising edge of DCI, data is latched into DAC 1 and DAC 3. On the falling edge of DCI, data is latched into DAC 2 and DAC 4. This pattern repeats continuously.

There is a SPI programmable option (Register 0x14[6]) to provide one DCI for both input ports or two DCIs, where each DCI is associated with one input port. Two DCIs are useful when the data for each port is coming from a different data source. These cases are illustrated i[n Figure 45](#page-39-0) an[d Figure 46.](#page-39-1)

<span id="page-39-1"></span><span id="page-39-0"></span>

Each data sample, by default, is expected to be formatted as an MSB sent to Bit 15 and an LSB sent to Bit 0 for each port. The [AD9148](http://www.analog.com/AD9148) contains an option to swap the bus (Register 0x03[4]). When this bus swap bit is set, the MSB should be sent to Bit 0, and the LSB should be sent to Bit 15 for each port.

#### **SINGLE-PORT MODE**

In single-port mode, a FRAME signal must be provided along with the DCI signal and the data. The FRAME signal indicates to which DAC the data is intended. When FRAME goes high, the first data-word goes to DAC 1, and the second data-word goes to DAC 2. When FRAME goes low, the first data-word goes to DAC 3, and the second data-word goes to DAC 4. This pattern repeats continuously as illustrated i[n Figure 47.](#page-39-2)



<span id="page-39-2"></span>Each data sample, by default, is expected to be formatted as an MSB sent to Bit 15 and an LSB sent to Bit 0. When the bus swap bit is set (Register 0x03[4]), the MSB should be sent to Bit 0, and the LSB should be sent to Bit 15 for each port.

The FRAME signal is sampled with the same internal signal as the data and has the same set-up and hold timing relative to DCI. If desired, only the first FRAME pulse needs to be generated. This initializes the internal clock phases inside the device, and data latches just as if the periodic FRAME signal were sent.

### **BYTE MODE**

In byte mode, a FRAME signal must be provided along with the DCI signal and the data. The most significant byte of the data should correspond with DCI being high, and the least significant byte of the data should correspond with DCI being low. The FRAME signal indicates to which DAC the data is intended. When FRAME is high, data on the top half of the port (A[15:8]) is sent to DAC 1 and data on the bottom half of the port (A[7:0]) is sent to DAC 3. When the FRAME is low, data on the top half of the port is sent to DAC 2 and data on the bottom half of the port is sent to DAC 4. This pattern repeats continuously as shown in [Figure 48.](#page-40-0) 

<span id="page-40-0"></span>

The [AD9148](http://www.analog.com/AD9148) also includes a byte swap feature. By default, the bytes should be formatted as an MSB sent to Bit 15 on Bus 1 and Bit 7 on Bus 2. When byte swap is enabled (Register 0x03[2]), an MSB should be sent to Bit 8 on Bus 1 and Bit 0 on Bus 2. This is described in [Table 14.](#page-40-1) 

<span id="page-40-1"></span>



#### **DATA INTERFACE OPTIONS**

To enable optimization of the data interface, some additional options have been provided in the following registers:

- Data format (Register 0x03)
- Data receiver control (Register 0x14)
- Data receiver status (Register 0x15)

Depending on the data rate and DCI vs. data skew, the internal DCI can be inverted to meet the valid data timing window.

#### **RECOMMENDED FRAME INPUT BIAS CIRCUITRY**

Because the frame signal can be used as a reference clock in the byte mode or as a trigger to reset the FIFO, it is recommended that the frame input be tied to LVDS logic low when it is not used (that is, when it is not driven by an ASIC or FPGA). The external bias circuit shown i[n Figure 49](#page-40-2) is recommended for this purpose. This bias circuit applies to both FRAMEA and FRAMEB ports.

<span id="page-40-2"></span>





<span id="page-41-0"></span>The [AD9148 c](http://www.analog.com/AD9148)ontains two 32-bit wide, 8-word deep FIFOs (one per dual DAC) designed to relax the timing relationship between the data arriving at the DAC input ports and the internal DAC data rate clock. The FIFOs can also be used to provide an adjustable pipeline delay between the DCIx clocks and the DACCLK allowing realignment of data input in a multichip system. This significantly increases the timing budget of the interface.

[Figure 50 s](#page-41-0)hows the block diagram of the datapath through the FIFO. The data is latched into the device, is formatted, and is then written into the FIFO register determined by the FIFO write pointer. The value of the write pointer is incremented every time a new word is loaded into the FIFO. Meanwhile, data is read from the FIFO register determined by the read pointer and fed into the digital datapath. The value of the read pointer is updated every time data is read into the datapath from the FIFO. This happens at the data rate, that is, the DACCLK rate divided by the interpolation ratio. The difference between the write and read pointers represents the FIFO pipeline delay and is

important to take into account when understanding the overall pipeline delay of th[e AD9148.](http://www.analog.com/AD9148) 

In single-port and byte interface modes, the incoming digital data is sampled at twice the data rate (DCIA). The data is then assembled based on the interface mode. At the output of the data assembler block, the data samples for DAC 1 and DAC 2 are written to FIFO A and the data samples for DAC 3 and DAC 4 are written to FIFO B at the data rate.

Valid data is transmitted through the FIFO as long as the FIFO does not overflow or become empty. An overflow or empty condition of the FIFO is the same as the write pointer and the read pointer being equal. When both pointers are equal, an attempt is made to read and write a single FIFO register simultaneously. This simultaneous register access leads to unreliable data transfer through the FIFO and must be avoided.

## Data Sheet **AD9148**

Nominally, data is written to the FIFO at the same rate as data is read from the FIFO. This keeps the data level in the FIFO constant. If data is written to the FIFO faster than data is read, the data level in the FIFO increases. If the data is written to the device slower than data is read, the data level in the FIFO decreases. For a maximum timing margin, the FIFO level should be maintained near half full, which is the same as maintaining a difference of 4 between the write pointer and read pointer values.

#### **SYNCHRONIZING AND RESETTING THE FIFO**

To avoid any concurrent reads and writes to the same FIFO address and to assure a fixed pipeline delay, it is important to reset the state of the FIFO pointers to known states. The pipeline delay in the [AD9148](http://www.analog.com/AD9148) comes from two sources, FIFO delay and the delay though the signal processing in the DAC.

To assure a fixed and predictable pipeline delay in the signal processing, the FIFO read operation is synchronized with the DACCLK and, more importantly, in case of interpolation, its divided down version so that the same edge of the slowest clock in the signal processing reads the same data in the FIFO. The synchronization is performed by resetting the FIFO read pointer to a known state relative to the slowest clock used in the signal processing. This synchronization is enabled by setting Bit 7 in Register 0x10 to 1, and it uses the REFCLK/SYNC signal for its reference.

To manage the FIFO pipeline delay, the FIFO write pointer must be synchronized with the read pointer to avoid concurrent access to the FIFO and to potentially compensate for any data input phase mismatch. This synchronization can be performed either at the data rate (see th[e Data Rate Synchronization](#page-42-0) section) or at the FIFO rate (see th[e FIFO Rate Synchronization](#page-42-1) section).

#### <span id="page-42-4"></span>**FIFO Synchronization Modes**

To benefit from the advantages of the FIFO functionality in the different modes of operations, PLL on/off, standalone, or multichip synchronization, the FIFO can operate in the following ways:

- Synchronization at the data rate
- Synchronization at the FIFO rate (data rate/FIFO depth)
- No synchronization

As discussed in th[e Input Data Ports](#page-39-3) section, in single-port mode and byte mode, the FRAME input is used as a data select signal that indicates to which DAC the input data is intended to be written. When synchronization is needed, the FRAME signal is given another function, initializing the FIFO write pointer address. When the FRAME signal is asserted high for at least the time interval needed to load complete data to the four DACs (which correspond to one DCI period in dual-port mode and two DCI periods in single-port mode or byte mode), the FIFO write pointer is reset to a value dependent on the synchronization mode selected and the FIFO phase offset bits of the corresponding FIFO Status/Control Port x register, Register 0x17 or Register 0x19.

#### <span id="page-42-0"></span>**Data Rate Synchronization**

In this mode, the REFCLK/SYNC signal is used to reset the FIFO read pointer to 0. The edge of the CLK used to sample the SYNC signal is selected by Bit 3 of Register 0x10. If the PLL is used, REFCLK is used as a SYNC signal, and the FIFO read pointer is reset at the REFCLK rate divided by 64. The data rate synchronization is selected by setting Bit 6 of Register 0x10 to 0.

As previously mentioned, the FRAME signal is used to reset the FIFO write pointer. When the FRAME is asserted, the FIFO write pointer is reset to the address defined in Bits[2:0] of the corresponding FIFO Status/Control Port x register (Register 0x17 or Register 0x19) the next time the read pointer becomes 0 (see [Figure 51\)](#page-42-2).

The data rate synchronization, the write pointer of the FIFO, and the read pointer of the FIFO are synchronized at the SYNC rate and have a fixed phase offset.



#### <span id="page-42-2"></span><span id="page-42-1"></span>**FIFO Rate Synchronization**

In this mode, the REFCLK/SYNC signal is used to reset the FIFO read pointer to 0. The edge of the CLK\_x used to sample the SYNC signal is selected by Bit 3 of Register 0x10. As previously mentioned, the FRAME signal is used to reset the FIFO write pointer. In the FIFO rate synchronization mode, the FIFO write pointer is reset immediately after the FRAME signal is asserted high for at least the time interval needed to load complete data to the four DACs, and the FIFO write pointer is reset to the address defined in Bits[2:0] of the corresponding FIFO Status/Control Port x register, Register 0x17 or Register 0x19 (se[e Figure 52\)](#page-42-3).

<span id="page-42-3"></span>

#### **No Synchronization**

In this mode, Bit 7 in Register 0x10 is set to 0, the pipeline delay in the signal processing is not controlled, and the read pointer of the FIFO is never reset. However, to assure that the FIFO can operate safely and there is no concurrent access to FIFO from the write and read pointer to the same address, it is important to ensure that the phase offset between the two pointers is greater than 2. In consequence, the only FIFO reset that can be used safely is the data rate synchronization, Bit 6 of Register 0x10 set to 0, where the FIFO is reset with a fixed offset of 4 between the write and read pointers. Because there is no SYNC signal, the reset of the FIFO write pointer can only be done by a FRAME signal or an SPI command.

#### **FIFO Reset Commands**

Depending on the configuration of the system, the FIFO reset can be done manually or periodically for a multichip system. The [AD9148](http://www.analog.com/AD9148) provides two ways to resetting the FIFO pointers: SPI interface or periodic reset using the FRAME signal.

The SPI also gives access to each FIFO phase offset in Bits [2:0] of the corresponding FIFO status/control registers, Register 0x17 and Register 0x19. The value in these three bits corresponds either to the offset between the write and read pointer in the data rate synchronization or to the absolute address of the FIFO write pointer in the FIFO rate synchronization.

#### **SPI Command for Manual Reset**

If a manual reset is acceptable, the FIFO pointer addresses can be reset using the SPI interface.

To initialize the FIFO data level through the SPI, Bit 3 of Register 0x17 (FIFO Port A) or Bit 3 of Register 0x19 (FIFO Port B) should be toggled from 0 to 1 and back. When the write to the register is complete, the corresponding FIFO data level is initialized.

The recommended procedure for a SPI FIFO data level initialization is

- 1. Request FIFO Port A or FIFO Port B level reset by setting Bit 3 in Register 0x17 or Bit 3 in Register 0x19 to Logic 1. The FIFO phase offset, Bits [2:0] in Register 0x17 or Bits [2:0] in Register 0x19, should also be written at the same time to set the desired value of offset between the FIFO write and read pointers.
- 2. Verify that the part acknowledges the request by ensuring that Bit 4 in Register 0x17 or Bit 4 in Register 0x19 is set to Logic 1.
- 3. Remove the request by resetting Bit 3, Register 0x17 or Bit 3, Register 0x19 to 0.
- 4. The FIFO SPI aligned flag in the Event Flag 0 register, Bit 2 in Register 0x06, is set when the reset of the write pointer has been realized. Bit 4 in Register 0x17 or Bit 4 in Register 0x19 is reset to 0 to indicate which FIFO has generated this flag.

Note that the SPI writes to Register 0x17 or Register 0x19 should be done while maintaining a constant value in the FIFO phase offset bits.

### **FIFO Reset Using FRAME Signal**

The FIFO pointers can also be reset using the FRAME signals. If only one DCI is used, only the FRAMEA signal is used for the FIFO reset. This mode is enabled by setting Bit 6 in Register 0x10.

As discussed in th[e FIFO Synchronization Modes](#page-42-4) section, the FRAME input is used to initialize the FIFO data level value. When the FRAME signal is asserted high for at least the time interval needed to load the complete data to the four DACs, the write pointer is reset depending on the mode of synchronization chosen.

- Data rate synchronization (default), Bit 6 of Register 0x10, is set to 0. When read pointer reaches 0, write pointer reset to FIFO offset phase.
- FIFO rate synchronization, Bit 6 of Register 0x10, is set to 1. On the rising edge of the FRAME signal, write pointer reset to FIFO start level.

### **MONITORING THE FIFO STATUS**

The FIFO initialization and status can be read from Register 0x17. This register provides information about the FIFO initialization method and whether the initialization was successful. The MSB of Register 0x17 is a FIFO warning flag that can optionally trigger a device IRQ. This flag is an indication that the FIFO is close to emptying (FIFO level is 1) or overflowing (FIFO level is 7). This is an indication that the data may soon be corrupted, and action should be taken.

The FIFO data level can be read from Register 0x18 at any time. The SPI reported FIFO data level is denoted as a 7-bit thermometer code of the write counter state relative to the absolute read counter being 0. The optimum FIFO data level of four is, therefore, reported as a value of 00001111 in the status register.

Note that, depending on the timing relationship between DCI and the main DACCLK, the FIFO level value can be off by a  $\pm 1$ count. Therefore, it is important to keep the difference between the read and write points to at least 2.

## DEVICE SYNCHRONIZATION **SYNCHRONIZING MULTIPLE DEVICES**

System demands may require that the outputs of multiple DACs be synchronized with each other or with a system clock. Systems that support transmit diversity or beam-forming, where multiple antennas are used to transmit a correlated signal, require multiple DAC outputs to be phase aligned with each other. Systems with a time-division multiplexing transmit chain may require one or more DACs to be synchronized with a system-level reference clock.

Multiple devices are considered synchronized to each other when the state of the clock generation state machines is identical for all parts and time aligned data is being read from the FIFOs of all parts simultaneously. Devices are considered synchronized to a system clock when there is a fixed and known relationship between the clock generation state machine and the data being read from the FIFO and a particular clock edge of the system clock. The [AD9148](http://www.analog.com/AD9148) has provisions for enabling multiple devices to be synchronized to each other or to a system clock.

The [AD9148](http://www.analog.com/AD9148) supports synchronization in two different modes, data rate mode and FIFO rate mode. The two modes are distinguished by the lowest rate clock that the synchronization logic attempts to synchronize. In data rate mode, the input data rate represents the lowest synchronized clock. In FIFO rate mode, the FIFO rate, which is the data rate divided by the FIFO depth of 8, represents the lowest rate clock. The advantage of the FIFO rate synchronization is increased setup and hold times of DCI relative to the CLK input. When in data rate synchronization mode, the elasticity of the FIFO is not used to absorb timing variations between the data source and DAC, resulting in tighter setup and hold time requirements.

The method chosen for providing the DAC sampling clock directly impacts the synchronization methods available. When the device clock multiplier is used, only data rate synchronization is available. When the DAC sampling clock is sourced directly, both data rate mode and FIFO rate mode synchronization are available.

#### **SYNCHRONIZATION WITH CLOCK MULTIPLICATION**

When using the clock multiplier to generate the DACCLK, the REFCLK/SYNC input signal acts as both the reference clock for the PLL-based clock multiplier and as the synchronization signal. To synchronize devices, the REFCLK/SYNC signal must be distributed with low skew to all of the devices to be synchronized. Skew between the REFCLK/SYNC signals of different devices show up directly as a timing mismatch at the DAC outputs.

The frequency of the REFCLK/SYNC signal is typically equal to the input data rate. The FRAME signal and DCI signals can be created in the FPGA along with the data. A circuit diagram of a typical configuration is shown i[n Figure 53.](#page-44-0)



<span id="page-44-0"></span>Figure 53. Typical Circuit Diagram for Synchronizing Devices with Clock Multiplication Enabled

The following procedure outlines the steps required to synchronize multiple devices. The procedure assumes that the REFCLK/SYNC signal is applied to all of the devices and the PLL of each device is phase locked to it. Each individual device must follow this procedure.

The procedure for synchronization when using the PLL follows:

- 1. Configure for data rate, periodic synchronization by writing 0xC0 to the sync control register (Register 0x10).
- 2. Read the sync status register (Register 0x12) and verify that the sync locked bit (Bit 6) is set high indicating that the device achieved back-end synchronization and that the sync lost bit (Bit 7) is low. These levels indicate that the clocks are running with a constant and known phase relative to the sync signal.
- 3. Reset the FIFO by strobing the FRAME signal high for at least the time interval needed to load complete data to the four DACs. Resetting the FIFO ensures that the correct data is being read from the FIFO. This completes the synchronization procedure, and at this stage, all devices should be synchronized.

To maintain synchronization, the skew between REFCLK/SYNC signals of the devices must be less than t<sub>SKEW</sub> nanoseconds. There is also a setup and hold time to be observed between the DCI and data of each device and the REFCLK/SYNC signal. When resetting the FIFO, the FRAME signal must be held high for at least the time interval needed to load complete data to the four DACs (one DCI period for dual-port mode and two DCI periods for single-port or byte mode). A timing diagram of the input signals is shown in [Figure 54.](#page-45-0) 

The example i[n Figure 54](#page-45-0) shows a REFCLK/SYNC frequency equal to the data rate. Whereas this is the most common situation, it is not strictly required for proper synchronization.Any REFCLK/SYNC frequency that satisfies the following equations is acceptable:

 $f_{\textrm{SYNC}} = f_{\textrm{DACCLK}}/2^{\textrm{N}}$  and  $f_{\textrm{SYNC}}$   $\leq$   $f_{\textrm{DATA}}$ 

where 
$$
N = 1, 2, 3
$$
, or 4.

For example, a configuration with 4× interpolation and clock frequencies of  $f_{VCO} = 1600 \text{ MHz}$ ,  $f_{DACCLK} = 800 \text{ MHz}$ , and  $f_{DATA} = 200 \text{ MHz}, f_{SYNC} = 100 \text{ MHz}$  would be a viable solution.

<span id="page-45-0"></span>



Figure 55. Typical Circuit Diagram for Synchronizing Devices to a System Clock

#### <span id="page-46-0"></span>**SYNCHRONIZATION WITH DIRECT CLOCKING**

When directly sourcing the DAC sample rate clock to CLK, a separate REFCLK/SYNC input signal is required for synchronization. To synchronize devices, the CLK signals and the REFCLK/SYNC signals must be distributed with low skew to all of the devices being synchronized. This configuration is shown below in [Figure 55.](#page-46-0) 

#### **Data Rate Mode Synchronization**

The following procedure outlines the steps required to synchronize multiple devices in data rate mode. The procedure assumes that the CLK and REFCLK/SYNC signals are applied to all of the devices. Each individual device must follow the procedure.

The procedure for data rate synchronization when directly sourcing the DAC sampling clock follows:

- 1. Configure for data rate, periodic synchronization by writing 0xC0 to the sync control register (Register 0x10). Additional synchronization options are available (see the [Additional Synchronization Features](#page-47-0) section).
- 2. Poll the sync locked bit (Bit 6, Register 0x12) to verify that the device is back-end synchronized. A high level on this bit indicates that the clocks are running with a constant and known phase relative to the sync signal.
- 3. Reset the FIFO by strobing the FRAME signal for at least the time interval needed to load complete data to the four DACs Resetting the FIFO ensures that the correct data is being read from the FIFO of each of the devices simultaneously. This completes the synchronization procedure, and at this stage, all devices should be synchronized.

To ensure that each of the DACs are updated with the correct data on the same DACCLK edge, two timing relationships must be met on each DAC. DCI (and data) must meet the setup and hold times with respect to the rising edge of CLK, and REFCLK/SYNC must also meet the setup and hold time with respect to the rising edge of CLK. When resetting the FIFO, the FRAME signal must be held high for at least the time interval needed to load complete data to the four DACs (one DCI period for dualport mode and two DCI periods for single-port or byte mode). When these conditions are met, the outputs of the DACs will be updated within  $t_{SKEW}$  +  $t_{\text{OUTDLY}}$  nanoseconds of each other. A timing diagram that illustrates the timing requirements of the input signals is shown in [Figure 56.](#page-46-1) 



2× Interpolation

<span id="page-46-1"></span>[Figure 56](#page-46-1) shows the synchronization signal timing with 2× interpolation, so that  $f_{\text{DCI}} = \frac{1}{2} \times f_{\text{CLK}}$ . The REFCLK/SYNC input is shown equal to the DCI rate. The maximum frequency at which the device can be resynchronized in data rate mode can be expressed as

$$
f_{SYNC} = \frac{f_{DATA}}{2^N}
$$

for any positive integer, N.

Generally, for values of N equal to or greater than 3, the FIFO rate synchronization mode is chosen.

#### **FIFO Rate Mode Synchronization**

The following procedure outlines the steps required to synchronize multiple devices in FIFO rate mode. The procedure assumes that the CLK and REFCLK/SYNC signals are applied to all of the devices. Each individual device must follow the procedure.

The procedure for FIFO rate synchronization when directly sourcing the DAC sampling clock follows:

- 1. Configure for FIFO rate, periodic synchronization by writing 0x80 to the sync control register (Register 0x10). Additional synchronization options are available and are described in the [Additional Synchronization Features](#page-47-0) section.
- 2. Poll the sync locked bit (Bit 6, Register 0x12) to verify that the device is back-end synchronized. A high level on this bit indicates that the clocks are running with a constant and known phase relative to the sync signal.
- 3. Reset the FIFO by strobing the FRAME signal high for at least the time interval needed to load complete data to the four DACs. Resetting the FIFO ensures that the correct data is being read from the FIFO of each of the devices simultaneously. This completes the synchronization procedure, and at this stage, all devices should be synchronized.

To ensure that each of the DACs is updated with the correct data on the same DACCLK edge, two timing relationships must be met on each DAC. DCI (and data) must meet the setup and hold times with respect to the rising edge of CLK, and REFCLK/ SYNC must also meet the setup and hold time with respect to the rising edge of CLK. When resetting the FIFO, the FRAME signal must be held high for at least the time interval needed to load complete data to the four DACs (one DCI period for dualport mode, and two DCI periods for single-port or byte mode). When these conditions are met, the outputs of the DACs will be updated within  $t_{SKEW}$  +  $t_{\text{OUTDLY}}$  nanoseconds of each other. A timing diagram that illustrates the timing requirements of the input signals is shown i[n Figure 57.](#page-47-1)



<span id="page-47-1"></span>

[Figure 57](#page-47-1) shows the synchronization signal timing with  $2\times$ interpolation, so that  $f_{\text{DCI}} = \frac{1}{2} \times f_{\text{CLK}}$ . The REFCLK/SYNC input is shown equal to the FIFO rate. The maximum frequency at which the device can be resynchronized in FIFO rate mode can be expressed as

$$
f_{\text{SYNC}} = \frac{f_{\text{DATA}}}{8 \times 2^N}
$$

for any positive integer, N.

#### <span id="page-47-0"></span>**ADDITIONAL SYNCHRONIZATION FEATURES**

The synchronization logic incorporates additional features that provide means for querying the status of the synchronization and for improving the robustness of the synchronization. For more information on these features, see the [Sync Status Bits](#page-47-2) section and the [Timing Optimization](#page-47-3) section.

#### <span id="page-47-2"></span>**Sync Status Bits**

When the sync locked bit (Bit 6, Register 0x12) is set, it indicates that the synchronization logic has reached alignment. This is determined when the clock generation state machine phase is constant. This takes between  $(11 + \text{Average}) \times 64$  and  $(11 +$ Averaging)  $\times$  128 DACCLK cycles. This bit may optionally trigger an IRQ, as described in th[e Interrupt Request Operation](#page-65-0) section.

When the sync lost bit (Bit 7, Register 0x12) is set, it indicates that a previously synchronized device has lost alignment. This bit is latched and remains set until cleared by overwriting the register. This bit may optionally trigger an IRQ as described in the [Interrupt Request Operation](#page-65-0) section.

#### <span id="page-47-3"></span>**Timing Optimization**

The REFCLK/SYNC signal is sampled by a version of the DACCLK. If sampling errors are detected, the opposite sampling edge can be selected to improve the sampling point. The sampling edge can be selected by setting Bit 3, Register  $0x10(1 =$ rising and  $0 =$  falling).

The synchronization logic resynchronizes when a phase change between the REFCLK/SYNC signal and the state of the clock generation state machine exceeds a threshold. To mitigate the effects of jitter and prevent erroneous resynchronizations, the relative phase can be averaged. The amount of averaging is set by the sync averaging bits (Bits[2:0], Register 0x10) and can be set from 1 to 128. The higher the number of averages, the more slowly the device recognizes and resynchronizes to a legitimate phase correction. Generally, the averaging should be made as large as possible while still meeting the allotted resynchronization time interval.

Additional information on synchronization can be found in the [AN-1093](http://www.analog.com/AN-1093) Application Note, Synchronization of Multiple AD9122 TxDAC+ Converters.

**Table 15. Synchronization Setup and Hold Times**

| <b>Parameter</b>           | Min              | Max                    | Unit |
|----------------------------|------------------|------------------------|------|
| tskew                      | $-t$ DACCLK $/2$ | $+t_{\text{DACCLK}}/2$ | ps   |
| tsu sync                   | $-100$           |                        | ps   |
| <b>t</b> <sub>H</sub> SYNC | +400             |                        | ps   |

The timing diagram for the digital interface port is shown in [Figure 59.](#page-48-0) The sampling point of the data bus nominally occurs 250 ps after each edge of the DCI signal and has an uncertainty of ± 250 ps when the DCI delay is set to 00b (Register 0x72[1:0]), as illustrated by the sampling interval. The data and FRAME signals must be valid throughout this sampling interval. The data and FRAME signals may change at any time between sampling intervals.

The setup (ts) and hold ( $t_H$ ) times with respect to the edges are shown in [Figure 59.](#page-48-0) The minimum setup and hold times are shown in [Table 16.](#page-48-1) 



<span id="page-48-1"></span>**Table 16. Data Port Setup and Hold Times** 

The data interface timing can be verified by using the SED circuitry. See th[e Interface Timing Validation s](#page-66-0)ection for details.

11 **−0.36** 1.16

In data rate mode with synchronization enabled, a second timing constraint between DCI and DACCLK must be met in addition to the DCI-to-data timing shown i[n Table 17.](#page-48-2) In data rate mode, only one FIFO slot is being used. The DCI to DACCLK timing restriction is required to prevent data being written to and read from the FIFO slot at the same time. The required timing between DCI and DACCLK is shown i[n Figure 58.](#page-48-3)



<span id="page-48-3"></span>Figure 58. Timing Diagram for Input Data Port (Data Rate Mode with Sync On)

<span id="page-48-2"></span>**Table 17. DCI to DACCLK Setup and Hold Times vs. DCI Delay Value** 

| ----<br>.                                      |                                               |                                                     |  |  |
|------------------------------------------------|-----------------------------------------------|-----------------------------------------------------|--|--|
| <b>DCI Delay</b><br>(Register 0x72, Bits[1:0]) | <b>Minimum Setup</b><br>Time, $t_{SDCl}$ (ns) | <b>Minimum Hold</b><br>Time, t <sub>HDCI</sub> (ns) |  |  |
| 00                                             | $-0.06$                                       | 0.85                                                |  |  |
| 01                                             | $-0.22$                                       | 1.14                                                |  |  |
| 10                                             | $-0.36$                                       | 1.43                                                |  |  |
| 11                                             | $-0.45$                                       | 1.59                                                |  |  |



<span id="page-48-0"></span>Figure 59. Timing Diagram for Input Data Ports

# DIGITAL DATA PATH

The block diagram i[n Figure 60](#page-49-0) shows the functionality of the complex digital data path. The digital processing includes a premodulation block, a programmable complex filter, three half-band interpolation filters with built-in coarse modulation, a quadrature modulator with a fine resolution NCO as well as phase, gain, and offset adjustment blocks.



Figure 60. Block Diagram of Digital Data Path

<span id="page-49-0"></span>There are two complex digital data paths that feed the four DACs. Each digital data path accepts I and Q data streams and processes them as a quadrature data stream, resulting in two quadrature data streams. All of the signal processing blocks can be used when the input data stream is represented as complex data.

The data path can be used to process an input data stream representing four independent real data streams as well; however, the functionality is somewhat restricted. The premodulation block can be used, as well as any of the nonshifted interpolation filter modes.

### **PREMODULATION**

The half-band interpolation filters have selectable pass bands that allow the center frequencies to be moved in increments of ½ of their input data rate. The premodulation block provides a digital upconversion of the incoming waveform by ½ of the incoming data rate,  $f<sub>DATA</sub>$ . Functionally, the premodulation multiplies the incoming data samples alternatively by +1 and −1. This can be used to frequency shift baseband input data to the center of the interpolation filters pass band.

### **PROGRAMMABLE INVERSE SINC FILTER**

The [AD9148](http://www.analog.com/AD9148) provides a programmable inverse sinc filter to compensate the DAC roll-off over frequency. Because this filter is implemented before the interpolation filter, its coefficients must be changed depending on the interpolation rate and DAC output center frequency.

#### **Filter Structure**

The programmable inverse sinc filter is a nine-tap complex FIR filter using complex conjugate coefficients. The z-transfer function is

$$
H(z) = \frac{y_1 + j \times y_0}{x_1 + j \times x_0} = H_1 + j \times H_0
$$
  
=  $c_0 + c_1 \times z^{-1} + c_2 \times z^{-2} + c_3 \times z^{-3} + c_4 \times z^{-4}$   
+  $\overline{c}_3 \times z^{-5} + \overline{c}_2 \times z^{-6} + \overline{c}_1 \times z^{-7} + \overline{c}_0 \times z^{-8}$ 

where:

 $x_I$  and  $x_O$  are the in-phase (real) and quadrature (imaginary) filter input, respectively.

 $y_I$  and  $y_Q$  are the in-phase (real) and quadrature (imaginary) filter output, respectively.

 $H_I$  and  $H_Q$  are the in-phase (real) and quadrature (imaginary) filter coefficients, respectively.

 $c_0$ ,  $c_1$ ,  $c_2$ ,  $c_3$ , and  $c_4$  are the complex filter coefficient, and  $\overline{c}_X$  their complex conjugate.

The filter coefficients must be calculated and programmed into the [AD9148](http://www.analog.com/AD9148) registers to perform the operation desired.

#### **Filter Implementation**

To perform the complex filtering of the complex input, the filter is divided in four filters working in parallel, two sets of  $H<sub>I</sub>$  and two sets of  $H_Q$  (see [Figure 61\)](#page-49-1).



<span id="page-49-1"></span>The coefficients for the filter are stored in SPI Register 0x20 to Register 0x27 in twos-complement format. They have variable length, three bits to 10 bits.





The real and imaginary filters are implemented using the structure described i[n Figure 62](#page-50-0) an[d Figure 63.](#page-50-1)

<span id="page-50-0"></span>

<span id="page-50-1"></span>Th[e AD9148](http://www.analog.com/AD9148) evaluation tools provide software that allows for the processing of the filter coefficients based on the DAC sampling frequency, the amount of interpolation used (combination of HB1, HB2, and HB3), and the desired center frequency. This center frequency is limited to

 $[-0.4 \times f_{DAC} + 0.5 \times signalBW, 0.4 \times f_{DAC} - 0.5 \times signalBW]$ 

The bandwidth of the inverse sinc filter equals the maximum allowable signal bandwidth of the interpolation filters ( $0.8 \times f_{DATA}$ ). When there is no interpolation used, the real filter coefficients can be fixed at (no imaginary coefficients)



#### **INTERPOLATION FILTERS**

The transmit path contains three interpolation filters. Each of the three interpolation filters provides a  $2\times$  increase in output data rate. The filters can be cascaded to provide 2×, 4×, or 8× interpolation ratios. Each of the half-band filter stages offers a different combination of bandwidths and operating modes.

The bandwidth of the three half-band filters with respect to the data rate at the filter input is as follows:

- Bandwidth of HB1 =  $0.8 \times f_{IN1}$
- Bandwidth of HB2 =  $0.5 \times f_{IN2}$
- Bandwidth of HB3 =  $0.4 \times f_{IN3}$

The usable bandwidth is defined as the frequency over which the filters have a pass-band ripple of less than ±0.001 dB and an image rejection of greater than +85 dB. As is discussed in the [Half-Band Filter 1 \(HB1\)](#page-51-0) section, the image rejection usually sets the usable bandwidth of the filter, not the pass-band flatness.

The half-band filters operate in several modes, providing programmable pass-band center frequencies as well as signal modulation. The HB1 filter has four modes of operation, and the HB2 and HB3 filters each have eight modes of operation.

#### <span id="page-51-0"></span>**Half-Band Filter 1 (HB1)**

HB1 has four modes of operation, as shown i[n Figure 64.](#page-51-1) The shape of the filter response is identical in each of the four modes. The four modes are distinguished by two factors: the filter center frequency and whether the filter modulates the input signal.



<span id="page-51-1"></span>As is shown in [Figure 64,](#page-51-1) the center frequency in each mode is offset by  $\frac{1}{2}$  of the input data rate ( $f_{\text{IN1}}$ ) of the filter. Mode 0 and Mode 1 do not modulate the input signal. Mode 2 and Mode 3 modulate the input signal by  $f_{IN1}$ . When operating in Mode 0 and Mode 2, the I and Q paths operate independently and no mixing of the data between channels occurs. When operating in Mode 1 and Mode 3, mixing of the data between the I and Q paths occurs; therefore, the data input into the filter is assumed complex[. Table 19](#page-51-2) summarizes the HB1 modes.

<span id="page-51-2"></span>**Table 19. 2× Interpolation Filter Modes (Register 0x1C to Register 0x1E)** 

| <b>Interpolation</b> | <b>Filter Modes</b> |     |                 |                 | <b>f</b> <sub>CENTER</sub> |
|----------------------|---------------------|-----|-----------------|-----------------|----------------------------|
| <b>Factor</b>        | Pre-Mod             | HB1 | HB <sub>2</sub> | HB <sub>3</sub> | (f <sub>DAC</sub> )        |
|                      |                     |     | Off             | Off             |                            |
|                      |                     |     | Off             | Off             | f <sub>DAC</sub> /4        |
|                      |                     |     | Off             | Off             | $f_{DAC}/2$                |
|                      |                     |     | Off             | Off             | $-fDAC/4$                  |

[Figure 65](#page-51-3) shows the pass-band filter response for HB1. In most applications, the usable bandwidth of the filter is limited by the image suppression provided by the stop-band rejection and not by the pass-band flatness. [Table 20](#page-51-4) shows the pass-band flatness and stop-band rejection the HB1 filter supports at different bandwidths.



<span id="page-51-4"></span><span id="page-51-3"></span>**Table 20. HB1 Pass-Band and Stop-Band Performance by Bandwidth**



#### **Half-Band Filter 2 (HB2)**

HB2 has eight modes of operation, as shown i[n Figure 66](#page-51-5) and [Figure 67.](#page-52-0) The shape of the filter response is identical in each of the eight modes. The eight modes are distinguished by two factors, the filter center frequency and whether the input signal is modulated by the filter.

<span id="page-51-5"></span>

## Data Sheet **AD9148**



<span id="page-52-0"></span>As shown in [Figure 66](#page-51-5) an[d Figure 67,](#page-52-0) the center frequency in each mode is offset by  $\frac{1}{4}$  of the input data rate ( $f_{IN2}$ ) of the filter. Mode 0 through Mode 3 do not modulate the input signal. Mode 4 through Mode 7 modulate the input signal by  $f_{IN2}$ . When operating in Mode 0 and Mode 4, the I and Q paths operate independently, and no mixing of the data between channels occurs. When operating in the other six modes, mixing of the data between the I and Q paths occurs; therefore, the data input to the filter is assumed complex[. Table 21](#page-52-1) summarizes the HB2 modes.

<span id="page-52-1"></span>**Table 21. 4× Interpolation Filter Modes (Register 0x1C to Register 0x1E)** 

| Interpolation | <b>Filter Modes</b> |                 |                 |                 | <b>f</b> <sub>CENTER</sub> |
|---------------|---------------------|-----------------|-----------------|-----------------|----------------------------|
| <b>Factor</b> | Pre-Mod             | HB <sub>1</sub> | HB <sub>2</sub> | HB <sub>3</sub> | $(f_{\text{DAC}})$         |
| 4             | 0                   | Ω               | 0               | Off             | 0                          |
| 4             |                     |                 |                 | Off             | f <sub>DAC</sub> /8        |
| 4             | 0                   | $\mathcal{P}$   | 2               | Off             | f <sub>DAC</sub> /4        |
| 4             |                     | 3               | 3               | Off             | $3f_{\text{DAC}}/8$        |
| 4             | 0                   | 0               | 4               | Off             | $f_{\text{DAC}}/2$         |
| 4             |                     |                 | 5               | Off             | $-3f_{DAC}/8$              |
| 4             | 0                   | $\overline{2}$  | 6               | Off             | $-f_{\text{DAC}}/4$        |
| 4             |                     | 3               |                 | Off             | $-f_{\text{DAC}}/8$        |

[Figure 68](#page-52-2) shows the pass-band filter response for HB2. In most applications, the usable bandwidth of the filter is limited by the image suppression provided by the stop-band rejection and not by the pass-band flatness. [Table 22](#page-52-3) shows the pass-band flatness and stop-band rejection the HB2 filter supports at different bandwidths.



<span id="page-52-3"></span><span id="page-52-2"></span>**Table 22. HB2 Pass-Band and Stop-Band Performance by Bandwidth**



#### **Half-Band Filter 3 (HB3)**

HB3 has eight modes of operation that function the same as HB2. The primary difference between HB2 and HB3 are the filter bandwidths. [Table 23](#page-52-4) summarizes the filter modes for HB3.

<span id="page-52-4"></span>**Table 23. 8× Interpolation Filter Modes (Register 0x1C to Register 0x1E)**

| Interpolation | <b>Filter Modes</b> |                 |                 |                 | f <sub>center</sub> |
|---------------|---------------------|-----------------|-----------------|-----------------|---------------------|
| <b>Factor</b> | Pre-Mod             | HB <sub>1</sub> | HB <sub>2</sub> | HB <sub>3</sub> | $(f_{\text{DAC}})$  |
| 8             | 0                   | 0               | 0               | 0               | O                   |
| 8             | 0                   | 2               | 2               |                 | f <sub>DAC</sub> /8 |
| 8             | 0                   | 0               | 4               | $\overline{2}$  | f <sub>DAC</sub> /4 |
| 8             | 0                   | 2               | 6               | 3               | $3f_{\text{DAC}}/8$ |
| 8             | 0                   | 0               | 0               | 4               | f <sub>DAC</sub> /2 |
| 8             | 0                   | 2               | 2               | 5               | $-3f_{DAC}/8$       |
| 8             | 0                   | 0               | 4               | 6               | $-fDAC/4$           |
| 8             |                     |                 | 6               | 7               | $-f_{\rm DAC}/8$    |

## AD9148 Data Sheet

[Figure 69 s](#page-53-0)hows the pass-band filter response for HB3. In most applications, the usable bandwidth of the filter is limited by the image suppression provided by the stop-band rejection and not by the pass-band flatness. [Table 24 s](#page-53-1)hows the pass-band flatness and stop-band rejection the HB3 filter supports at different bandwidths.



Figure 69. Pass-Band Detail of HB3

<span id="page-53-1"></span><span id="page-53-0"></span>**Table 24. HB3 Pass-Band and Stop-Band Performance by Bandwidth** 

| Bandwidth $(\%$ of $f_{IN3})$ | Pass-Band<br><b>Flatness (dB)</b> | <b>Stop-Band</b><br><b>Rejection (dB)</b> |
|-------------------------------|-----------------------------------|-------------------------------------------|
| 40                            | 0.001                             | 85                                        |
| 40.8                          | 0.0014                            | 80                                        |
| 42.4                          | 0.002                             | 70                                        |
| 45.6                          | 0.0093                            | 60                                        |
| 49.8                          | 0.03                              | 50                                        |
| 55.6                          | 0.1                               | 40                                        |

The maximum bandwidth can be achieved if the signal carrier frequency is placed directly at the center of one of the filter pass bands. In this case, the entire quadrature bandwidth of the interpolation filter ( $0.8 \times$  f<sub>DATA</sub>) is available. The available signal bandwidth decreases as the carrier frequency of the signal moves away from the center frequency of the filter. The worst-case carrier frequency is one that falls directly between the center frequency of two adjacent filters. [Figure 70 s](#page-53-2)hows how the signal bandwidth changes as a function of placement in the spectrum and interpolation rate.



<span id="page-53-2"></span>Figure 70. Complex Signal Bandwidth as a Function of Output Frequency

#### **FINE MODULATION**

The fine modulation makes use of a numerically controlled oscillator, a phase shifter, and a complex modulator to provide a means for modulating the signal by a programmable carrier signal. A block diagram of the fine modulator is shown i[n Figure 71.](#page-53-3) The fine modulator allows the signal to be placed anywhere in the output spectrum with very fine frequency resolution.



Figure 71. Fine Modulator Block Diagram

<span id="page-53-3"></span>The quadrature modulator is used to mix the carrier signal generated by the NCO with the I and Q signal. The NCO produces a quadrature carrier signal to translate the input signal to a new center frequency. A complex carrier signal is a pair of sinusoidal waveforms of the same frequency, offset 90° from each other. The frequency of the complex carrier signal is set via the FTW[31:0] value in Register 0x54 through Register 0x57.

The NCO operating frequency,  $f_{NCO}$ , is at the DAC rate. The frequency of the complex carrier signal can be set from dc up to f<sub>DAC</sub>/2. The frequency tuning word (FTW) is calculated as

$$
FTW = \frac{f_{\text{CENTER}}}{f_{\text{DAC}}} \times 2^{32}
$$

The generated quadrature carrier signal is mixed with the I and Q data. The quadrature products are then summed into the I and Q data paths, as shown in [Figure 71.](#page-53-3) 

## Data Sheet **AD9148**

When using the fine modulator, the maximum signal bandwidth of  $0.8 \times$  f<sub>DATA</sub> is always achieved.

#### **Updating the Frequency Tuning Word**

The frequency tuning word registers are not updated immediately upon writing as the other configuration registers do. After loading the FTW registers with the desired values, Bit 2 of Register 0x5A must transition from 0 to 1 for the new FTW to take effect.

#### **Phase Offset Adjustment**

A 16-bit phase offset may be added to the output of the phase accumulator via the serial port. This static phase adjustment results in an output signal that is offset by a constant angle relative to the nominal signal. This allows the user to phase align the NCO output with some external signal, if necessary. This can be especially useful when NCOs of multiple [AD9148s](http://www.analog.com/AD9148) are programmed for synchronization. The phase offset allows for the adjustment of the output timing between the devices. The static phase adjustment is sourced from the NCO Phase Offset[15:0] value located in Register 0x58 and Register 0x59.

### **QUADRATURE PHASE CORRECTION**

The purpose of the quadrature phase correction block is to enable compensation of the phase imbalance of the analog quadrature modulator following the DAC. If the quadrature modulator has a phase imbalance, the unwanted sideband appears with significant energy. Tuning the quadrature phase adjust value can optimize image rejection in single sideband radios.

Ordinarily, the I and Q channels have an angle of precisely 90° between them. The quadrature phase adjustment is used to change the angle between the I and Q channels. When I Phase Adj, Bits[9:0] (Register 0x28 and Register 0x29), are set to 1000000000b, the I DAC output moves approximately 1.75° away from the Q DAC output, creating an angle of 91.75° between the channels. When I Phase Adj, Bits[9:0] (Register 0x28 and Register 0x29), are set to 0111111111b, the I DAC output moves approximately 1.75° toward the Q DAC output, creating an angle of 88.25° between the channels.

Q Phase Adj, Bits[9:0] (Register 2A and Register 2B), work in a similar fashion. When Q Phase Adj, Bits[9:0] (Register 2A and Register 2B), are set to 1000000000b, the Q DAC output moves approximately 1.75° away from the I DAC output, creating an angle of 91.75° between the channels. When Q Phase Adj[9:0] is set to 0111111111b, the Q DAC output moves approximately 1.75° toward the I DAC output, creating an angle of 88.25° between the channels.

Based on these two endpoints, the combined resolution of the phase compensation register is approximately 3.5°/1024 or 0.00342° per code. When both I Phase Adj, Bits[9:0] (Register 0x28 and Register 0x29), and Q Phase Adj, Bits[9:0] (Register 2A and Register 2B), are used, the full phase adjustment range is ±3.5°.

### **DC OFFSET CORRECTION**

The dc value of the I data path and the Q data path can be independently controlled by adjusting I DC Offset, Bits[15:0], and Q DC Offset, Bits[15:0], values in Register 0x2C through Register 0x2F. These values are added directly to the data path values. Care should be taken not to overrange the transmitted values.

[Figure 72](#page-54-0) shows how the DAC offset current varies as a function of I DC Offset, Bits[15:0], and Q DC Offset, Bits[15:0], values. With the digital inputs fixed at midscale (0x000, twos complement data format)[, Figure 72](#page-54-0) shows the nominal  $I_{\text{OUT}xP}$  and  $I_{\text{OUT}xN}$ currents as the DC offset value is swept from 0 to 65,535. Because I<sub>OUTxP</sub> and I<sub>OUTxN</sub> are complementary current outputs, the sum of I<sub>OUTxP</sub> and I<sub>OUTxN</sub> is always 20 mA.



#### <span id="page-54-0"></span>**DIGITAL GAIN CONTROL**

The last block in each datapath is an 8-bit scalar (Register 0x50 and Register 0x51) that can be used for digital gain control. The IGain Control, Bits[7:0] (Register 0x50), and QGain control, Bits[7:0] (Register 0x51), values directly scale the samples written to the IDAC and QDAC, respectively. The bit weighting is  $MSB = 2<sup>1</sup>$ and LSB =  $2^{-6}$ , which yields a multiplier range of 0 to 3.984375. The scale factor for each data path is calculated as

$$
ScaleFactor = \frac{IGain[7:0]}{64}or \frac{QGain[7:0]}{64}
$$

Take care not to overrange the DAC when using a scale factor greater than 1.

## CLOCK GENERATION **DAC INPUT CLOCK CONFIGURATIONS**

The [AD9148 D](http://www.analog.com/AD9148)AC sample clock (DACCLK) can be sourced directly or by clock multiplying. Clock multiplying employs the on-chip, phased-locked loop (PLL) that accepts a reference clock (REFCLK\_x) operating at a submultiple of the desired DACCLK rate, most commonly the data input frequency. The PLL then multiplies the reference clock up to the desired DACCLK frequency, which can then be used to generate all the internal clocks required by the DAC. The clock multiplier provides a high quality clock that meets the performance requirements of most applications. Using the on-chip clock multiplier removes the burden of generating and distributing the high speed DACCLK.

The second mode bypasses the clock multiplier circuitry and allows DACCLK to be sourced directly through the CLK\_x pins. This mode enables the user to source a very high quality clock directly to the DAC core. Sourcing the DACCLK directly through the  $CLK<sub>x</sub>$  pins may be necessary in demanding applications that require the lowest possible DAC output noise, particularly at higher output frequencies.

#### **DRIVING THE CLK\_x AND REFCLK\_x INPUTS**

The REFCLK\_x and CLK\_x differential inputs share similar clock receiver input circuitry. [Figure 1](#page-0-0) shows a simplified circuit diagram of the input, along with a recommended drive circuit. The on-chip clock receiver has a differential input impedance of about 10 kΩ. It is self-biased to a common-mode voltage of about 1.25 V. The recommended circuit for driving the input is a pair of ac coupling capacitors and a differential 100  $\Omega$  termination.

The minimum input drive level to either of the clock inputs is 100 mV ppd. The optimal performance is achieved when the clock input signal is between 500 mV ppd and 1.6 V ppd. Whether using the on-chip clock multiplier or sourcing the DACCLK directly, it is necessary that the input clock signal to the device have low jitter and fast edge rates to optimize the DAC noise performance.

#### **DIRECT CLOCKING**

When a high quality, sample rate clock is connected to the AD9148, it provides the lowest noise spectral density at the DAC outputs. To select the differential CLK inputs as the source for the DAC sampling clock, set the PLL enable bit to 0 (Register 0x0A, Bit 7). Setting this bit to 0 powers down the internal PLL clock multiplier and selects the input from the CLK\_x pins as the source for the internal DACCLK.

The device also has duty-cycle correction circuitry and differential input level correction circuitry. Enabling these circuits may provide improved performance in some cases. The control bits for these functions can be found in Register 0x08.



Figure 73. Clock Receiver Circuitry and Recommended Drive Circuitry using LVPECL (Left) and LVDS (Right)



Figure 74. PLL Clock Multiplication Circuit

#### <span id="page-56-1"></span><span id="page-56-0"></span>**Table 25. PLL Settings**



#### **CLOCK MULTIPLICATION**

The on-chip PLL clock multiplier circuit can be used to generate the DAC sample rate clock from a lower frequency reference clock. When the PLL clock multiplier is enabled (Register  $0x0A[7] = 1$ ), the clock multiplication circuit generates the DAC sample clock from the lower rate REFCLK input. The functional diagram of the clock multiplier is shown i[n Figure 74.](#page-56-0)

The clock multiplication circuit operates such that the VCO outputs a frequency, f<sub>VCO</sub>, equal to the REFCLK input signal frequency multiplied by  $N0 \times N1$ .

 $f_{VCO} = f_{REFCLK} \times (NO \times N1)$ 

The DAC sample clock frequency, f<sub>DACCLK</sub>, is equal to

 $f_{DACCLK} = f_{REFCLK} \times N1$ 

The output frequency of the VCO must be chosen to keep f<sub>VCO</sub> in the optimal operating range of 1.0 GHz to 2.1 GHz. The frequency of the reference clock and the values of N1 and N0 must be chosen so that the desired DACCLK frequency can be synthesized and the VCO output frequency is in the correct range.

#### **PLL Bias Settings**

There are four bias settings for the PLL circuitry that should be programmed to their nominal values. The PLL values shown in [Table 25](#page-56-1) are the recommended settings for these parameters.

#### **Configuring the VCO Tuning Band**

The PLL VCO has a valid operating range from approximately 1.0 GHz to 2.1 GHz covered in 63 overlapping frequency bands. For any desired VCO output frequency, there may be several valid PLL band select values. The frequency bands of a typical device are shown in [Figure 75.](#page-56-2) Device-to-device variations and operating temperature affect the actual band frequency range.

Therefore, it is required that the optimal PLL band select value be determined for each individual device.



Figure 75. PLL Lock Range Overtemperature for a Typical Device

#### <span id="page-56-2"></span>**Automatic VCO Band Select**

The device has an automatic VCO band select feature on chip; using this feature is a simple and reliable method for configuring the VCO frequency band. To use the automatic VCO band select feature, enable the PLL by writing 0xC0 to Register 0x0A and enable the auto band select mode by writing 0x80 to Register 0x0A. When this value is written, the device executes an automated routine that determines the optimal VCO band setting for the device. The setting selected by the device ensures that the PLL remains locked over the full −40°C to +85°C operating temperature range of the device without further adjustment. (The PLL remains locked over the full temperature range even if the temperature during initialization is at one of the temperature extremes.)

#### **Manual VCO Band Select**

The device also has a manual band select mode that allows the user to select the VCO tuning band. When in manual mode (enabled by setting Bit 6, Register 0x0A to 1), the VCO band is set directly with the value written to the manual VCO band bit enabled (Bits[5:0], Register 0x0A). To properly select the VCO band, complete the following sequence:

- 1. Put the device in manual band select mode.
- 2. Sweep the VCO band over a range of bands that results in the PLL being locked.
- 3. Verify that the PLL is locked and read the VCO control voltage for each band.
- 4. Select the band that results in the control voltage being closest to the center of the range (that is, 1000). Se[e Table 26](#page-57-0) for more details.

The resulting VCO band should be the optimal setting for the device. This band should be written to the manual VCO band register value.

If desired, an indication of where the VCO is within the operating frequency band can be determined by querying the VCO control voltage[. Table 26](#page-57-0) shows how to interpret the VCO control voltage value.

# <span id="page-57-0"></span>**Table 26. VCO Control Voltage Range Indications VCO Control Voltage Indication**



# ANALOG OUTPUTS

#### **TRANSMIT DAC OPERATION**

[Figure 77](#page-58-0) shows a simplified block diagram of one pair of the transmit path DACs. The DAC core consists of a current source array, switch core, digital control logic, and full-scale output current control. The DAC full-scale output current  $(I<sub>OUTFS</sub>)$  is nominally 20 mA. The output currents from the IOUTx\_P and IOUTx\_N pins are complementary, meaning that the sum of the two currents always equals the full-scale current of the DAC. The digital input code to the DAC determines the effective differential current delivered to the load.

The DAC has a 1.2 V band gap reference with an output impedance of 5 kΩ. The reference output voltage appears on the VREF pin. When using the internal reference, the VREF pin should be decoupled to AVSS with a 0.1 µF capacitor. The internal reference should only be used for external circuits that draw dc currents of 2 µA or less. For dynamic loads or static loads greater than 2 µA, the VREF pin should be buffered. If desired, an external reference (between 1.10 V to 1.30 V) can be applied to the VREF pin.

A 10 kΩ external resistor, R<sub>SET</sub>, must be connected from the RESET pin to AVSS. This resistor, along with the reference control amplifier, sets up the correct internal bias currents for the DAC. Because the full-scale current is inversely proportional to this resistor, the tolerance of RSET is reflected in the full-scale output amplitude.

The full-scale current can be calculated by

$$
I_{\text{OUTFS}} = \frac{V_{\text{REF}}}{R_{\text{SET}}} \times \left(72 + \left(\frac{3}{16} \times DAC \text{ gain}\right)\right)
$$

<span id="page-58-0"></span>where DAC gain is set individually for the I and Q DACs in Register 0x30, Register 0x31, Register 0x34, and Register 0x35, respectively.

For nominal values of VREF (1.2 V),  $R_{\text{SET}}$  (10 k $\Omega$ ), and DAC gain (512), the full-scale current of the DAC is typically 20.16 mA. The DAC full-scale current can be adjusted from 8.66 mA to 31.66 mA by setting the DAC gain parameter setting as shown in [Figure 76.](#page-58-1) 



#### <span id="page-58-1"></span>**Transmit DAC Transfer Function**

The output currents from the IOUTx\_P and IOUTx\_N pins are complementary, meaning that the sum of the two currents always equals the full-scale current of the DAC. The digital input code to the DAC determines the effective differential current delivered to the load. IOUTx\_P provides the maximum output current when all bits are high. The output currents vs. DACCODE for the DAC outputs are expressed as

$$
I_{OUT\_P} = \left[\frac{DACCODE}{2^N}\right] \times I_{OUTFS}
$$
 (1)

$$
I_{OUT\_N} = I_{OUTFS} - I_{OUT\_P}
$$
 (2)

where 
$$
DACCODE = 0
$$
 to  $2^N - 1$ .



Figure 77. Simplified Block Diagram of the DAC Core

#### **Transmit DAC Output Configurations**

The optimum noise and distortion performance of the [AD9148](http://www.analog.com/AD9148) is realized when it is configured for differential operation. The common-mode error sources of the DAC outputs are reduced significantly by the common-mode rejection of a transformer or differential amplifier. These common-mode error sources include even-order distortion products and noise. The enhancement in distortion performance becomes more significant as the frequency content of the reconstructed waveform increases and/or its amplitude increases. This is due to the first-order cancellation of various dynamic common-mode distortion mechanisms, digital feedthrough, and noise.



Figure 78. Basic Transmit DAC Output Circuit

<span id="page-59-0"></span>[Figure 78 s](#page-59-0)hows the most basic DAC output circuitry. A pair of resistors, RO, are used to convert each of the complementary output currents to a differential voltage output, Vout. Because the current outputs of the DAC are high impedance, the differential driving point impedance of the DAC outputs, Routr, is equal to  $2 \times R_0$ [. Figure 79 i](#page-59-1)llustrates the output voltage waveforms.



Figure 79. Voltage Output Waveforms

<span id="page-59-1"></span>The common-mode signal voltage,  $V_{CM}$ , is calculated by

$$
V_{CM} = \frac{I_{FS}}{2} \times R_O
$$

The peak output voltage, VPEAK, is calculated by

 $V_{PEAK} = I_{FS} \times R_O$ 

With this circuit configuration, the single-ended peak voltage is the same as the peak differential output voltage.

#### **Transmit DAC Linear Output Signal Swing**

The DAC outputs have a linear output compliance voltage range of  $\pm 1$  V that must be adhered to achieve optimum performance. The linear output signal swing is dependent on the full-scale output current, IOUTFS, and the common-mode level of the output.

#### **AUXILIARY DAC OPERATION**

Th[e AD9148 h](http://www.analog.com/AD9148)as four 10-bit auxiliary DACs (AUX1, AUX2, AUX3, and AUX4). The full-scale output current on these DACs is derived from the 1.2 V band gap reference and external resistor. The gain scale from the reference amplifier current, IREF, to the auxiliary DAC reference current is 16.67 with the auxiliary DAC gain set to full-scale. This gives a full-scale current of approximately 2 mA for each auxiliary DAC.

The magnitude of the AUX1 DAC current is controlled via Bits[1:0], Register 0x33 (MSBs) and Bits[7:0], Register 0x32 (LSBs) when DAC SPI select =  $0$  (Bit 4, Register 0x00). The magnitude of the AUX2 DAC current is controlled via Bits[1:0], Register 0x37 (MSBs) and Bits[7:0], Register  $0x36$  (LSBs) when DAC SPI select = 0 (Bit 4, Register 0x00). Likewise, the magnitudes of AUX3 DAC current and AUX4 DAC current are controlled via Register 0x33 to Register 0x32 and Register 0x37 to Register 0x36, respectively when DAC SPI Select = 1 (Register 0x00, Bit[4]).

The auxiliary DAC structure is shown i[n Figure 80.](#page-59-2) There are two output signals on each auxiliary DAC. One signal is P, and the other is N. The auxiliary DAC outputs are not differential. Only one side of the auxiliary DAC (P or N) is active at one time. The inactive side goes into a high impedance state (100 kΩ). Control of the P side and N side for the auxiliary DACs is via Bit 7, Register 0x33 and Bit 7, Register 0x37 (DAC SPI select is 0 to control AUX1 and AUX2, and DAC SPI select is 1 to control AUX3 and AUX4).



<span id="page-59-2"></span>Figure 80. Auxiliary DAC Structure

## Data Sheet **AD9148**

In addition, the P or N output can act as a current source or a current sink. When sourcing current, the output compliance voltage is 0 V to 1.6 V. When sinking current, the output compliance voltage is 0.8 V to 1.6 V. The auxiliary DAC current direction is programmable via Bit 6, Register 0x33 and Bit 6, Register 0x37 (DAC SPI select is 0 to control AUX1 and AUX2, and DAC SPI select is 1 to control AUX3 and AUX4). The choice of sinking or sourcing should be made at circuit design time. There is no advantage to switching between sourcing and sinking current after the circuit is in place.

These auxiliary DACs can be used for local oscillator (LO) cancellation when the DAC output is followed by a quadrature modulator. More information and example application circuits are given in the [Interfacing to Modulators](#page-60-0) section.

### <span id="page-60-0"></span>**INTERFACING TO MODULATORS**

Th[e AD9148](http://www.analog.com/AD9148) interfaces to the ADL537x family with a minimal number of components. An example of the recommended interface circuitry is shown in [Figure 81.](#page-60-1) 



<span id="page-60-1"></span>Figure 81. Typical Interface Circuitry Between th[e AD9148](http://www.analog.com/AD9148) and ADL537x Family of Modulators

The baseband inputs of the ADL537x family require a dc bias of 500 mV. The nominal midscale output current on each output of the DAC is 10 mA (1/2 the full-scale current). Therefore, a single 50  $\Omega$  resistor to ground from each of the DAC outputs results in the desired 500 mV dc common-mode bias for the inputs to the ADL537x. The signal level can be reduced by the addition of the load resistor in parallel with the modulator inputs (RLI, RLQ). The peak-to-peak voltage swing of the transmitted signal is

<span id="page-60-2"></span>
$$
V_{SGNAL} = I_{FS} \times \frac{\left[2 \times R_{B} \times R_{L}\right]}{\left[2 \times R_{B} + R_{L}\right]}
$$

#### **Baseband Filter Implementation**

Most applications require a baseband anti-imaging filter between the DAC and modulator to filter out Nyquist images and broadband DAC noise. The filter can be inserted between the I-to-V resistors at the DAC output and the signal level setting resistor across the modulator input. Doing this establishes the input and output impedances for the filter.

[Figure 83](#page-60-2) shows a fifth-order low-pass filter. A common-mode choke is used between the I-to-V resistors and the remainder of the filter. This removes the common-mode signal produced by the DAC and prevents the common-mode signal from being converted to a differential signal, which would appear as unwanted spurious signals in the output spectrum. The common-mode choke or balun may not be needed if the layout between the DAC and IQ modulator is optimized and balanced. Splitting the second filter capacitor into two and grounding the center point creates a common-mode low-pass filter, providing additional common-mode rejection of high frequency signals. A purely differential filter passes common-mode signals.

#### **Driving the ADL5375-15 with th[e AD9148](http://www.analog.com/AD9148)**

The ADL5375-15 requires a 1500 mV dc bias and therefore requires a slightly more complex interface than most other Analog Devices, Inc., modulators. It is necessary to level shift the DAC output from a 500 mV dc bias to the 1500 mV dc bias that the ADL5375-15 requires. Level shifting can be achieved with a purely passive network, as shown i[n Figure 82.](#page-60-3) In this network, the dc bias of the DAC remains at 500 mV, while the input to the ADL5375-15 is 1500 mV. Note that this passive level shifting network introduces approximately 2 dB of loss in the ac signal.

<span id="page-60-3"></span>



Figure 83. DAC Modulator Interface with Fifth-Order, Low Pass Filter

#### **Reducing LO Leakage and Unwanted Sidebands**

Analog Devices modulators can introduce unwanted signals at the LO frequency due to dc offset voltages in the I and Q baseband inputs as well as feedthrough paths from the LO input to the output. The LO feedthrough can be nulled by applying the correct dc offset voltages at the DAC output. This can be done either by using the auxiliary DACs (Register 0x32, Register 0x33, Register 0x36, and Register 0x37) or by using the digital dc offset adjustments (Register 0x2C to Register 0x2F). Using the auxiliary DACs has the advantage that none of the main DAC dynamic range is used for performing the dc offset adjustment. The disadvantage is that the common-mode level of the output signal changes as a function of the auxiliary DAC current. The opposite is true when the digital offset adjustment is used.

Good sideband suppression requires both gain and phase matching of the I and Q signals. The phase adjust (Register 0x28 to Register 0x2B) and gain control (Register 0x50 and Register 0x51) registers can be used to calibrate I and Q transmit paths to optimize the sideband suppression. As an alternative to the digital gain scaling, the DAC full-scale output current (Register 0x30, Register 0x31, Register 0x34, and Register 0x35) can also be adjusted to calibrate the I and Q transmit paths; however, changing the DAC full-scale output current affects the common-mode voltage level.

For more information on correcting imperfections in IQ modulators to improve RF signal fidelity, refer to the [AN-1039](http://www.analog.com/AN-1039) [Application Note.](http://www.analog.com/AN-1039)

## DEVICE POWER DISSIPATION

Th[e AD9148](http://www.analog.com/AD9148) has four supply rails: AVDD33, IOVDD, DVDD18, and CVDD18.

The AVDD33 supply powers the DAC core circuitry. The power dissipation of the AVDD33 supply rail is independent of the digital operating mode and sample rate. The current drawn from the AVDD33 supply rail is typically 98 mA (320 mW) when the full-scale current of the four main DACs (DAC 1, DAC 2, DAC 3, and DAC 4) is set to the nominal value of 20 mA. Changing the full-scale current directly impacts the supply current drawn from the AVDD33 rail. For example, if the full-scale current of the four main DACs is changed to 10 mA, the AVDD33 supply current drops by 40 mA to 58 mA.

The IOVDD voltage supplies the serial port I/O pins (SCLK, SDIO, SDO, CSB, TCK, TDI, TDO, TMS), the RESET pin, and the IRQ pin. The voltage applied to the IOVDD pin can range from 1.8 V to 3.3 V. The current drawn by the IOVDD supply pin is typically 1 mA.

The DVDD18 supply powers all of the digital signal processing blocks of the device. The power consumption from this supply is a function of which digital blocks are enabled and the frequency at which the device is operating.

The CVDD18 supply powers the clock receiver and clock distribution circuitry. The power consumption from this supply varies directly with the operating frequency of the device. CVDD18 also powers the PLL. The power dissipation of the PLL is typically 80 mW.

[Figure 84 t](#page-62-0)[o Figure 89](#page-63-0) detail the power dissipation of th[e AD9148](http://www.analog.com/AD9148) under a variety of operating conditions. All of the graphs are taken with data being supplied to all four DACs. The power consumption of the device does not vary significantly with changes in the coarse modulation mode selected or analog output frequency. Graphs of the total power dissipation are shown along with the power dissipation of the DVDD18 and CVDD18 supplies.



<span id="page-62-0"></span>Figure 84. Total Power Dissipation vs.  $f_{DATA}$  with Coarse Modulation, PLL, and Inverse Sinc Filter Disabled



Figure 85. Total Power Dissipation vs. f<sub>DATA</sub> with Fine Modulation, PLL, and Inverse Sinc Filter Disabled



Figure 86. DVDD18 Power Dissipation vs.  $f_{DATA}$  with Coarse Modulation, PLL, and Inverse Sinc Filter Disabled



Figure 87. DVDD18 Power Dissipation vs.  $f_{DATA}$  with Fine Modulation, PLL, and Inverse Sinc Filter Disabled



Figure 88. CVDD18 Power Dissipation vs. f<sub>DAC</sub>, PLL Disabled



<span id="page-63-0"></span>Figure 89. DVDD18 Power Dissipation vs.  $f_{\text{DATA}}$  Due to Inverse Sinc Filter

## TEMPERATURE SENSOR

Th[e AD9148](http://www.analog.com/AD9148) has a diode-based temperature sensor for measuring the temperature of the die. The temperature reading is accessed by Register 0x5E and Register 0x5F. The temperature of the die can be calculated as

$$
T_{DIE} = \frac{(DieTemp[15:0] - 13,700)}{130}
$$

where  $T_{\text{DIE}}$  is the die temperature in degrees Celsius. The temperature accuracy is ±5°C typical over the +85°C to −35°C range. A typical plot of the [AD9148](http://www.analog.com/AD9148) die temperature vs. die temperature code readback is shown i[n Figure 90.](#page-64-0) 



<span id="page-64-0"></span>Figure 90. Die Temperature vs. Die Temperature Code Readback

Estimates of the ambient temperature can be made if the power dissipation of the device is known. For example, if the device power dissipation is 800 mW and the measured die temperature is 50°C, then the ambient temperature can be calculated as

$$
T_A = T_{DIE} - P_D \times T_{JA} = 50 - 0.8 \times 18 = 35.6^{\circ}\text{C}
$$

where:

T<sup>A</sup> is the ambient temperature in degrees Celsius.

T<sub>JA</sub> is the thermal resistance from junction to ambient of the [AD9148](http://www.analog.com/AD9148) as shown i[n Table 7.](#page-8-0) 

To use the temperature sensor, it must be enabled by setting Bit 0, Register 0x5C to 0. Before the temperature sensor data can be read back, it must be latched by toggling Bit 1, Register 0x5C from 0 to 1. In addition, to get accurate readings, the die temperature control register (Register 0x5D) should be set to 0x0A.

# <span id="page-65-0"></span>INTERRUPT REQUEST OPERATION

Th[e AD9148](http://www.analog.com/AD9148) provides an interrupt request output signal (Pin H4, IRQ) that can be used to notify an external host processor of significant device events. Upon assertion of the interrupt, the device should be queried to determine the precise event that occurred. The  $\overline{\text{IRQ}}$  pin is an open-drain, active low output.

Pull the IRQ pin high external to the device. This pin may be tied to the interrupt pins of other devices with open-drain outputs to wired-OR these pins together.

Ten different event flags provide visibility into the device. These 10 flags are located in the two event flag registers (Register 0x06 and Register 0x07). The behavior of each of the event flags is independently selected in the interrupt enable registers (Register 0x04 and Register 0x05). When the flag interrupt enable is active, the event flag latches and triggers an external interrupt. When the flag interrupt is disabled, the event flag simply monitors the source signal, and the external IRQ remains inactive.

[Figure 91](#page-65-1) shows the IRQ-related circuitry[. Figure 91](#page-65-1) shows how the event flag signals propagate to the  $\overline{IRQ}$  output. The interupt enable signal represents one bit from the interrupt enable register. The event\_flag signal represents one bit from the event flag register. The event\_flag\_source signal represents one of the device signals that can be monitored such as the PLL\_locked signal from the PLL phase detector or the FIFO Warning 1 signal from the FIFO controller.

When an interrupt enable bit is set high, the corresponding event flag bit reflects a positively tripped (that is, latched on the rising edge of the event\_flag\_source version of the event\_flag\_source signal. This signal also asserts the external IRQ. When an interrupt enable bit is set low, the event flag bit reflects the current status of the

event\_flag\_source signal, and the event flag has no effect on the external IRQ.

The latched version of an event flag (the interupt source signal) can be cleared in two ways. The recommended way is by writing 1 to the corresponding event flag bit. A hardware or software reset also clears the interupt\_source.

#### **INTERRUPT SERVICE ROUTINE**

Interrupt request management starts by selecting the set of event flags that require host intervention or monitoring. Those events that require host action should be enabled so that the host is notified when they occur. For events requiring host intervention, upon IRQ activation, run the following routine to clear an interrupt request:

- Read the status of the event flag bits that are being monitored.
- Set the interupt enable bit low so that the unlatched event\_flag\_source can be monitored directly.
- Perform any actions that may be required to quiet the event\_source\_flag. In many cases, no specific actions may be required.
- Read the event flag to verify that the actions taken have quieted the event flag\_source.
- Clear the interrupt by writing 1 to the event flag bit.
- Set the interrupt enable bits of the events to be monitored.

Noted that some of the event\_flag\_source signals are latched signals. These are cleared by writing to the corresponding event flag bit. Details of each of the event flags can be found i[n Table 12.](#page-23-0) 

<span id="page-65-1"></span>

Figure 91. Simplified Schematic of IRQ Circuitry

# <span id="page-66-0"></span>INTERFACE TIMING VALIDATION

The [AD9148](http://www.analog.com/AD9148) provides on-chip sample error detection (SED) circuitry that simplifies verification of the input data interface. The SED compares the input data samples captured at the digital input pins with a set of comparison values. The comparison values are loaded into registers through the SPI port. Differences between the captured values and the comparison values are detected and stored. Options are available for customizing SED test sequencing and error handling.

### **SED OPERATION**

The SED circuitry operates on two data sets, one for each data port, each made up of four 16-bit input words, denoted as S0, S1, S2, and S3. To properly align the input samples, the first data-word (that is, S0) is indicated by asserting FRAME for at least one complete input sample.

[Figure 92](#page-66-1) shows the input timing of the interface for each port. The FRAME signal can be issued once at the start of the data transmission, or it can be asserted repeatedly at intervals coinciding with the S0 and S1 data-words.



<span id="page-66-1"></span>Input Data for SED

The SED has five flag bits (Register 0x40, Bit 0, Bit 1, Bit 2, Bit 5 and Bit 6) that indicate the results of the input sample comparisons. The sample error detected bit (Bit 5, Register 0x40 for Port A and Bit 6, Register 0x40 for Port B) is set when an error is detected and remains set until cleared. The SED also provides registers that indicate which input data bits experienced errors (Register 0x41 through Register 0x44). These bits are latched and indicate the accumulated errors detected until cleared.

The autoclear mode has two effects: it activates the compare fail bits and the compare pass bit (Register 0x40, Bit 2, Bit 1, and Bit 0) and changes the behavior of Register 0x41 through Register 0x44. The compare pass bit sets if the last comparison indicated that the sample was error free. The compare fail bit sets if an error is detected. The compare fail bit is cleared automatically by the reception of eight consecutive error-free comparisons. When autoclear mode is enabled (Bit 3, Register 0x40), Register 0x41 through Register 0x44 accumulate errors as previously described but reset to all 0s after eight consecutive error-free sample comparisons are made.

The sample error, compare pass, and compare fail flags can be configured to trigger an IRQ when active, if desired. This is done by enabling the appropriate bits in the event flag register (Register 0x07).

# **SED EXAMPLE**

### **Normal Operation**

The following example illustrates the SED configuration for continuously monitoring the input data and assertion of an IRQ when a single error is detected.

Write to the following registers to enable the SED and load the comparison values:

Register  $0x40 \rightarrow 0x80$ Register  $0x00[4] \rightarrow 0$  (to configure Port A SED) Register  $0x38 \rightarrow S0[7:0]$ Register  $0x39 \rightarrow S0[15:8]$ Register  $0x3A \rightarrow S1[7:0]$ Register  $0x3B \rightarrow S1[15:8]$ Register  $0x3C \rightarrow S2[7:0]$ Register  $0x3D \rightarrow S2[15:8]$ Register  $0x3E \rightarrow S3[7:0]$ Register  $0x3F \rightarrow S3[15:8]$ Register  $0x00[4] \rightarrow 1$  (to configure Port B SED) Register  $0x38 \rightarrow S0[7:0]$ Register  $0x39 \rightarrow $0[15:8]$ Register  $0x3A \rightarrow S1[7:0]$ Register  $0x3B \rightarrow S1[15:8]$ Register  $0x3C \rightarrow S2[7:0]$ Register  $0x3D \rightarrow S2[15:8]$ Register  $0x3E \rightarrow S3[7:0]$ Register  $0x3F \rightarrow S3[15:8]$ 

Comparison values can be chosen arbitrarily; however, choosing values that require frequent bit toggling provides the most robust test.

- 2. Enable the SED error detect flag to assert the IRQ pin. Register  $0x05 \rightarrow 0x04$
- 3. Begin transmitting the input data pattern.

If IRQ is asserted, read Register 0x40 and Register 0x41 through Register 0x44 with Bit 4, Register  $0x00 = 0$  for Port A and with Bit 4, Register 0x00 = 1 for Port B, to verify that a SED error was detected, and determine which input bits were in error. The bits in Register 0x41 through Register 0x44 are latched; therefore, the bits indicate any errors that occurred on those bits throughout the test and not just the errors that caused the error detected flag to be set.

Note that the FRAME signal is not required during normal operation when the device is configured for dual-port mode. To enable the alignment of the S0 sample as previously described requires the use of both the FRAMEA and FRAMEB signals.

The timing diagrams for single-port and byte modes are the same as during normal operation and are shown i[n Figure 47](#page-39-2) an[d Figure 48,](#page-40-0)  respectively. For single-port and byte mode, only FRAMEA and the IRQs for Port A should be used. The FRAMEA rising edge should always be aligned with the first sample of the data transmission. There should not be another rising edge until four complete words of data are received. This means four data samples for dualport mode and eight data samples for single-port and byte modes.

# EXAMPLE START-UP ROUTINE

To ensure reliable start-up of th[e AD9148,](http://www.analog.com/AD9148) certain sequences should be followed. An example start-up routine using the following device configuration is used for this example.

- $\bullet$  f<sub>DATA</sub> = 122.88 MSPS
- Interpolation =  $4 \times$ , using HB1 = '00' and HB2 = '000'
- Input data = baseband data
- Dual port mode with 1 DCI
- $f_{OUT} = 140 \text{ MHz}$
- $f_{REFCLK} = 122.88 \text{ MHz}$
- $PLL = enabled$
- Fine NCO = enabled
- Inverse sinc filter = disabled
- Synchronization = enabled

### **DERIVED PLL SETTINGS**

The following PLL settings can be derived from the device configuration:

- $f_{\text{DACALK}} = f_{\text{DATA}} \times \text{Interpolation} = 491.52 \text{ MHz}$
- $f_{VCO} = 4 \times f_{DACCLK} = 1966.08 \text{ MHz}$  (1 GHz <  $f_{VCO}$  < 2 GHz)
- $N1 = f_{\text{DACCLK}}/f_{\text{REFCLK}} = 4$
- $N0 = f_{VCO}/f_{DACC} = 4$

#### **DERIVED NCO SETTINGS**

The following NCO settings can be derived from the device configuration:

- $\bullet$  four = 140 MHz
- $f_{\text{DACALK}} = f_{\text{DATA}} \times \text{Interpolation} = 491.52 \text{ MHz}$
- FTW =  $140/(491.52) \times 2^{32} = 0x48$ , EAAAAA

#### **START-UP SEQUENCE**

The power clock and register write sequencing for reliable device start-up follows:

- Power up the device (no specific power supply sequence is required)
- Apply a stable REFCLK input signal.
- Apply a stable DCI input signal.
- Issue a hardware reset (optional)
- Configure device registers with the following write sequence:

 $0x0C \rightarrow 0xC9$  $0x0D \rightarrow 0xD9$  $0x0A \rightarrow 0xC0$  $0x0A \rightarrow 0x80$  $0x10 \rightarrow 0x48$  $0x14 \rightarrow 0x40$  $0x17 \rightarrow 0x08$  $0x17 \rightarrow 0x00$  $0x19 \rightarrow 0x08$  $0x19 \rightarrow 0x00$  $0x1C \rightarrow 0x40$  $0x1D \rightarrow 0x00$  $0x1E \rightarrow 0x01$  $0x54 \rightarrow 0xAA$  $0x55 \rightarrow 0xAA$  $0x56 \rightarrow 0xEA$  $0x57 \rightarrow 0x48$  $0x5A \rightarrow 0x01$  $0x5A \rightarrow 0x00$ 

### **DEVICE VERIFICATION SEQUENCE**

The following device polling can be conducted to verify that the device is working properly:

- Read 0x06, Expect Bit  $7 = 0$ , Bit  $6 = 1$ , Bit  $5 = 0$ , Bit  $4 = 1$ , Bit  $2 = 1$
- Read 0x12, Expect Bit  $6 = 1$
- Read 0x18, Expect 0x0F (0x07 is also normal)
- Read 0x1A, Expect 0x0F (0x07 is also normal)

# OUTLINE DIMENSIONS





**COMPLIANT TO JEDEC STANDARDS MO-192.**

**02-07-2012-A**

Figure 94. 196-Ball Ball Grid Array, Thermally Enhanced [BGA\_ED] BP-196-1 Dimensions shown in millimeters

#### **ORDERING GUIDE**



 $1 Z =$  RoHS Compliant Part.

# **NOTES**

# **NOTES**



www.analog.com

<span id="page-71-0"></span>**©2010–2012 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D08910-0-1/12(B)**