### MCU with 64K/2K with LCD/LED Controller

#### **GENERAL DESCRIPTION**

IS31CS5523 is a general-purpose microcontroller with 64K embedded flash memory and 2K SRAM. Extensive peripherals are included targeted for embedded system with LCD/LED displays. The CPU is based on 1-T 8051 with T0/T1/T2 and additional 16-bit T3/T4, 24-bit T5 and a 30-bit WDT. Embedded in the CPU core are also a full-duplex UART port, an enhanced EUART port with LIN capability, one I<sup>2</sup>C master/slave and two I<sup>2</sup>C pure slave controllers, one SPI mater/slave controller, up to 55 GPIO pins with each GPIO pin configurable as external interrupt and wake up.

The flexibility in clock setting includes an on-chip precision oscillator with the accuracy deviation of +/-2%, or a low power internal 32KHz oscillator, or an ultra low power precision real time clock (RTC) and a programmable PLL up to 10MHz. The clock selections are combined with flexible power management schemes, including NORMAL, PMM, IDLE, and STOP, and SLEEP modes to balance CPU speed and power consumption.

The built-in LCD controller can support up to 8 common and 28 segment output with ½, ⅓ or ¼bias. When configured as LED controller, it supports a directdrive mode that can drive up to 8 SEG by 15 digits with 64-level brightness control. A Programmable Counter Array (PCA) with 6 channels of Capture/Compare/PWM modules can be used for various purposes controlling external devices. There are additional 2 independent 8-bit PWM and a buzzer waveform generator with frequency range of 128Hz to 2048Hz and programmable duty cycle.

Analog peripherals include a high performance 12-bit Analog to Digital Converter (ADC) with 30usec conversion time. There is an on-chip temperature sensor within the ADC block.

IS31CS5523 also provides a flexible means of flash programming that supports ISP and IAP. The protection of data loss is implemented in hardware by access restriction of critical storage segments. The code security is reinforced with sophisticated writer commands and ISP commands. The on-chip break point processor also allows easy debugging which can be integrated with ISP. Reliable power-on-reset circuit and low supply voltage detection allows reliable operations under harsh environments.

### **FEATURES**

#### CPU and Memory

- ◆ 1-Cycle 8051 CPU core up to 16MHz
- 16-bit Timers T0/T1/T2/T3/T4 and 24-bit T5
- Programmable 30-bit Watch Dog Timer
- Integrated break point controller and debug port through I<sup>2</sup>C slave
- Up to 32 external interrupts shared with GPIO pins
- Power saving modes Normal, PMM, IDLE, STOP, and SLEEP modes
- Wake-Up noise filter up to 8.4 msec

- 256B IRAM and 1792B XRAM
- 64KB Flash Memory and 256B Information Block
  - Code security and data loss protection
  - Endurance: 100K cycles and Retention: 10 years @85°C

#### Clock Sources

- Internal oscillator at 16MHz of +/- 2% accuracy
- Internal low power 32KHz oscillator
- RTC 32.768KHz of low power consumption
- ◆ PLL (M + 64)/N, M = 0 255, N = 1 16

#### **Digital Peripherals**

- 16-bit PCA and 6 channels of CCP modules
  - Capture/Compare/Timer Mode
  - 8/16-bit PWM Mode and 8-bit WPWM Mode
- Two 8-bit PWM Controllers
- One buzzer waveform generator
- One I<sup>2</sup>C Master, two I<sup>2</sup>C pure Slave
- One SPI Master/Slave Controllers
- One 8051 UART
- One full-duplex LIN-capable EUART2
- Two full-duplex EUART3 and EUART4
- LCD Controller
  - 32 x 4, 31 x 5, 30 x 6, 29 x 7, 28 x 8
  - 1/2 or 1/3 or 1/4 Bias and 8 Brightness
- LED Controller
  - Up to 8 SEG x 15 DIGIT common cathode direct drive
  - Up to 8 COM x 28 SEG external drive
  - Programmable 64 brightness

#### Analog Peripherals

- 12-bit monotonic SAR ADC
  - 500KHz, 128µsec conversion time (1.8~2.4V)
  - 4MHz, 16usec conversion time (2.5~5.5V)
  - 16 inputs multiplexed with GPIO
- Programmable Gain Amplifier
- 3-channel Analog Comparator
- On-chip trim-able 1.2V reference
- On-chip temperature sensor
- Capacitance sense touch-key controller scan up to 15-key
  - Oscillator type for low power and wake up
  - Charge conversion for EMI
- Power on reset (1.5V) and LVD/LVR (2.0V-4.5V)

#### **Miscellaneous**

- Up to 55 GPIO pins
- 2.5V to 5.5V single supply with on-chip 1.8V regulator. Operating down to 1.8V
- Active current < 400uA/MHz in NORMAL mode</li>
- Low power standby 25uA in SLEEP mode
- Operating temperature -40°C to 85°C
- LQFP-64, LQFP-48 and QFN-48 package and RoHS compliant
- Also available as dice





### IS31CS5523 BLOCK DIAGRAM





### IS31CS5523 PIN CONNECTION





Note: The Part Number and Logo is reference only and do not reflect the actual marking on the package.



| PIN DES     | PIN DESCRIPTIONS   |                        |                                       |                                                                                                                                           |  |  |  |
|-------------|--------------------|------------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| PIN<br>NAME | TYPE               | LQFP-<br>64 Pin<br>NO. | LQFP-<br>48/<br>QFN-<br>48 PIN<br>NO. | PIN FUNCTION DESCRIPTION                                                                                                                  |  |  |  |
|             |                    |                        |                                       | Port 0.0 GPIO                                                                                                                             |  |  |  |
|             |                    |                        |                                       | 8051 P0.0 GPIO.                                                                                                                           |  |  |  |
|             |                    |                        |                                       | PINT                                                                                                                                      |  |  |  |
|             |                    |                        |                                       | This pin can be configured as the PINT0 or PINT1 pin external interrupt input                                                             |  |  |  |
|             |                    |                        |                                       | CEX4                                                                                                                                      |  |  |  |
| P0.0        | IOCELL2A<br>I/O, A | 62                     | 47                                    | This pin can also be configured as the CEX pin for CCP4. CEX is an input for compare/capture mode, and an output for PWM mode. <b>SSN</b> |  |  |  |
|             |                    |                        |                                       | This pin can be configured as SSN input for SPI Controller                                                                                |  |  |  |
|             |                    |                        |                                       | ADC0                                                                                                                                      |  |  |  |
|             |                    |                        |                                       | Thin pin can be configured as input to ADC and PGA by setting IOCFGP0.0 ANEN1.                                                            |  |  |  |
|             |                    |                        |                                       | CREF                                                                                                                                      |  |  |  |
|             |                    |                        |                                       | External capacitor must be connected for touch key controller.                                                                            |  |  |  |
|             |                    |                        |                                       | Port 0.1 GPIO                                                                                                                             |  |  |  |
|             |                    |                        |                                       | 8051 P0.1 GPIO.                                                                                                                           |  |  |  |
|             | IOCELL2A<br>I/O, A |                        |                                       | PINT                                                                                                                                      |  |  |  |
|             |                    | 61                     |                                       | This pin can be configured as the PINT0 or PINT1 pin external interrupt                                                                   |  |  |  |
|             |                    |                        |                                       | input<br>CEX5                                                                                                                             |  |  |  |
| P0.1        |                    |                        | 46                                    | This pin can also be configured as the CEX pin for CCP5. CEX is an input                                                                  |  |  |  |
|             |                    |                        |                                       | for compare/capture mode, and an output for PWM mode.                                                                                     |  |  |  |
|             |                    |                        |                                       |                                                                                                                                           |  |  |  |
|             |                    |                        |                                       | Thin pin can be configured as input to ADC and PGA by setting IOCFGP0.1 ANEN1.                                                            |  |  |  |
|             |                    |                        |                                       | KEY1                                                                                                                                      |  |  |  |
|             |                    |                        |                                       | This pin can be configured as input to touch key controller by setting IOCFGP0.1 ANEN.                                                    |  |  |  |
|             |                    |                        |                                       | Port 0.2 GPIO                                                                                                                             |  |  |  |
|             |                    |                        |                                       | 8051 P0.2 GPIO.                                                                                                                           |  |  |  |
|             |                    | 60                     | 45                                    | PINT                                                                                                                                      |  |  |  |
|             | IOCELL2A           |                        |                                       | This pin can be configured as the PINT0 or PINT1 pin external interrupt                                                                   |  |  |  |
| P0.2        | I/O, A             |                        |                                       | input ADC2                                                                                                                                |  |  |  |
|             |                    |                        |                                       | Thin pin can be configured as input to ADC and PGA by setting IOCFGP0.2 ANEN1.                                                            |  |  |  |
|             |                    |                        |                                       | KEY2                                                                                                                                      |  |  |  |
|             |                    |                        |                                       | This pin can be configured as input to touch key controller by setting IOCFGP0.2 ANEN.                                                    |  |  |  |
|             |                    |                        | -                                     | Port 0.3 GPIO                                                                                                                             |  |  |  |
|             |                    | 59                     |                                       | 8051 P0.3 GPIO.                                                                                                                           |  |  |  |
|             |                    |                        |                                       | PINT                                                                                                                                      |  |  |  |
| P0.3        | IOCELL2A<br>I/O, A |                        |                                       | This pin can be configured as the PINT0 or PINT1 pin external interrupt<br>input                                                          |  |  |  |
|             |                    |                        |                                       | ADC3                                                                                                                                      |  |  |  |
|             |                    |                        |                                       | Thin pin can be configured as input to ADC and PGA by setting IOCFGP0.3 ANEN1.                                                            |  |  |  |



| 15310       | <u>S5523</u>       |                        |                                       | A Division of [155]                                                                                      |
|-------------|--------------------|------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------|
| PIN<br>NAME | TYPE               | LQFP-<br>64 PIN<br>NO. | LQFP-<br>48/<br>QFN-<br>48 PIN<br>NO. | PIN FUNCTION DESCRIPTION                                                                                 |
|             |                    |                        |                                       | <b>KEY3</b><br>This pin can be configured as input to touch key controller by setting<br>IOCFGP0.3 ANEN. |
|             |                    |                        |                                       | Port 0.4 GPIO                                                                                            |
|             |                    |                        |                                       | 8051 P0.4 GPIO.                                                                                          |
|             |                    |                        |                                       | PINT                                                                                                     |
|             |                    |                        |                                       | This pin can be configured as the PINT0 or PINT1 pin external interrupt input                            |
| P0.4        | IOCELL2A           | 58                     | -                                     |                                                                                                          |
|             | I/O, A             |                        |                                       | This pin can also be configured as the transmit output pin for UART0.<br>ADC4                            |
|             |                    |                        |                                       | Thin pin can be configured as input to ADC and PGA by setting IOCFGP0.4 ANEN1.                           |
|             |                    |                        |                                       | KEY4                                                                                                     |
|             |                    |                        |                                       | This pin can be configured as input to touch key controller by setting IOCFGP0.4 ANEN.                   |
|             |                    |                        |                                       | Port 0.5 GPIO                                                                                            |
|             |                    |                        | 8051 P0.5 GPIO.                       |                                                                                                          |
|             |                    | 57                     | -                                     | PINT                                                                                                     |
|             |                    |                        |                                       | RXD0                                                                                                     |
|             |                    |                        |                                       | This pin can also be configured as the receiving input pin for UART0.                                    |
| P0.5        | IOCELL2A<br>I/O, A |                        |                                       | This pin can be configured as the PINT0 or PINT1 pin external interrupt input.                           |
|             |                    |                        |                                       | ADC5                                                                                                     |
|             |                    |                        |                                       | Thin pin can be configured as input to ADC and PGA by setting IOCFGP0.5 ANEN1.                           |
|             |                    |                        |                                       | KEY5                                                                                                     |
|             |                    |                        |                                       | This pin can be configured as input to touch key controller by setting IOCFGP0.5 ANEN.                   |
|             |                    |                        | 44                                    | Port 0.6 GPIO                                                                                            |
|             |                    |                        |                                       | 8051 P0.6 GPIO.                                                                                          |
|             |                    |                        |                                       | PINT                                                                                                     |
|             |                    |                        |                                       | This pin can be configured as the PINT0 or PINT1 pin external interrupt input                            |
|             |                    |                        |                                       | TXD0                                                                                                     |
| P0.6        | IOCELL2A           | 56                     |                                       | This pin can also be configured as the transmit output pin for UART0. <b>TXD2</b>                        |
|             | I/O, A             |                        |                                       | This pin can also be configured as the transmit output pin for EUART2.                                   |
|             |                    |                        |                                       | ADC6                                                                                                     |
|             |                    |                        |                                       | Thin pin can be configured as input to ADC and PGA by setting IOCFGP0.6 ANEN1.                           |
|             |                    |                        |                                       | KEY6                                                                                                     |
|             |                    |                        |                                       | This pin can be configured as input to touch key controller by setting IOCFGP0.6 ANEN.                   |
|             |                    |                        |                                       | Port 0.7 GPIO                                                                                            |
|             | IOCELL2A           |                        |                                       | 8051 P0.7 GPIO.                                                                                          |
| P0.7        | I/O, A             | 55                     | 43                                    | PINT                                                                                                     |
|             |                    |                        |                                       | This pin can be configured as the PINT0 or PINT1 pin external interrupt                                  |
|             |                    |                        | 1                                     | input                                                                                                    |



| <u>IS31C</u> | <u>S5523</u>            |                        |                                       | A Division of 🚮                                                                                                                                     |
|--------------|-------------------------|------------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| PIN<br>NAME  | TYPE                    | LQFP-<br>64 PIN<br>NO. | LQFP-<br>48/<br>QFN-<br>48 PIN<br>NO. | PIN FUNCTION DESCRIPTION                                                                                                                            |
|              |                         |                        |                                       | RXD0This pin can also be configured as the receiving input pin for UART0.RXD2This pin can also be configured as the receiving input pin for EUART2. |
|              |                         |                        |                                       | ADC7<br>Thin pin can be configured as input to ADC and PGA by setting<br>IOCFGP0.7 ANEN1.<br>KEY7                                                   |
|              |                         |                        |                                       | This pin can be configured as input to touch key controller by setting IOCFGP0.7 ANEN.                                                              |
|              |                         |                        |                                       | Port 1.0 GPIO                                                                                                                                       |
|              |                         |                        |                                       | 8051 P1.0 GPIO.                                                                                                                                     |
|              |                         |                        |                                       | PINT         This pin can be configured as the PINT0 or PINT1 pin external interrupt input         TXD2                                             |
|              |                         |                        | 42                                    | This pin can also be configured as the transmit output pin for UART2<br>TXD3                                                                        |
| P1.0         | P1.0 IOCELL2A<br>I/O, A | 54                     |                                       | This pin can also be configured as the transmit output pin for EUART3<br>CEX0                                                                       |
|              |                         |                        |                                       | This pin can also be configured as the CEX pin for CCP0. CEX is an input for compare/capture mode, and an output for PWM mode.                      |
|              |                         |                        |                                       | Thin pin can be configured as input to ADC and PGA by setting IOCFGP1.0 ANEN1.                                                                      |
|              |                         |                        |                                       | KEY 8<br>This pin can be configured as input to touch key controller by setting<br>IOCFGP1.0 ANEN.                                                  |
|              |                         |                        |                                       | Port 1.1 GPIO                                                                                                                                       |
|              |                         |                        |                                       | 8051 P1.1 GPIO.                                                                                                                                     |
|              |                         |                        |                                       | PINT                                                                                                                                                |
|              |                         |                        | 41                                    | This pin can be configured as the PINT0 or PINT1 pin external interrupt input                                                                       |
|              |                         |                        |                                       | RXD2         This pin can also be configured as the receiving input pin for UART2         RXD3                                                      |
| P1.1         | IOCELL2A<br>I/O, A      |                        |                                       | This pin can also be configured as the receiving input pin for EUART3<br>CEX1                                                                       |
|              |                         |                        |                                       | This pin can also be configured as the CEX pin for CCP1. CEX is an input for compare/capture mode, and an output for PWM mode.                      |
|              |                         |                        |                                       | ADC9<br>Thin pin can be configured as input to ADC and PGA by setting<br>IOCFGP1.1 ANEN1.                                                           |
|              |                         |                        |                                       | <b>KEY9</b><br>This pin can be configured as input to touch key controller by setting IOCFGP1.1 ANEN.                                               |
|              |                         |                        |                                       | Port 1.2 GPIO                                                                                                                                       |
| P1.2         | IOCELL2A<br>I/O, A      | 52                     | 40                                    | 8051 P1.2 GPIO.                                                                                                                                     |
|              | "O, A                   |                        |                                       | PINT                                                                                                                                                |
|              |                         |                        |                                       |                                                                                                                                                     |



| <u>1531C</u> | <u>55523</u>         |                        |                                       | A Division of 1551                                                                                                                                                          |
|--------------|----------------------|------------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIN<br>NAME  | TYPE                 | LQFP-<br>64 PIN<br>NO. | LQFP-<br>48/<br>QFN-<br>48 PIN<br>NO. | PIN FUNCTION DESCRIPTION                                                                                                                                                    |
|              |                      |                        |                                       | This pin can be configured as the PINT0 or PINT1 pin external interrupt input                                                                                               |
|              |                      |                        |                                       | <b>SSDA1</b><br>This pin can be configured as I2CS1 SDA I/O. The IOCOFG must also be configured as Open-Drain and external pull up resistor connecting to VDD is necessary. |
|              |                      |                        |                                       | CEX2                                                                                                                                                                        |
|              |                      |                        |                                       | This pin can also be configured as the CEX pin for CCP2. CEX is an input for compare/capture mode, and an output for PWM mode.                                              |
|              |                      |                        |                                       | TXD0                                                                                                                                                                        |
|              |                      |                        |                                       | This pin can also be configured as the transmit output pin for UART0<br>TXD4                                                                                                |
|              |                      |                        |                                       | This pin can also be configured as the transmit output pin for EUART4                                                                                                       |
|              |                      |                        |                                       | ADC10                                                                                                                                                                       |
|              |                      |                        |                                       | Thin pin can be configured as input to ADC and PGA by setting IOCFGP1.2 ANEN1.                                                                                              |
|              |                      |                        |                                       | KEY10                                                                                                                                                                       |
|              |                      |                        |                                       | This pin can be configured as input to touch key controller by setting IOCFGP1.2 ANEN.                                                                                      |
|              |                      |                        |                                       | Port 1.3 GPIO                                                                                                                                                               |
|              |                      |                        |                                       | 8051 P1.3 GPIO.                                                                                                                                                             |
|              |                      |                        | 39                                    |                                                                                                                                                                             |
|              |                      |                        |                                       | PINT                                                                                                                                                                        |
|              |                      | 51                     |                                       | This pin can be configured as the PINT0 or PINT1 pin external interrupt input                                                                                               |
|              |                      |                        |                                       | SSCL1                                                                                                                                                                       |
|              |                      |                        |                                       | This pin can be configured as I2CS1 SCL I/O. The IOCOFG must also be configured as Open-Drain and external pull up resistor connecting to VDD is necessary.                 |
|              |                      |                        |                                       | CEX3                                                                                                                                                                        |
| P1.3         | P1.3 IOCELL2A I/O, A |                        |                                       | This pin can also be configured as the CEX pin for CCP3. CEX is an input for compare/capture mode, and an output for PWM mode.                                              |
|              |                      |                        |                                       | RXD0                                                                                                                                                                        |
|              |                      |                        |                                       | This pin can also be configured as the receiving input pin for UART0<br>RXD4                                                                                                |
|              |                      |                        |                                       | This pin can also be configured as the receiving input pin for EUART4                                                                                                       |
|              |                      |                        |                                       | ADC11                                                                                                                                                                       |
|              |                      |                        |                                       | Thin pin can be configured as input to ADC and PGA by setting IOCFGP1.3 ANEN1.                                                                                              |
|              |                      |                        |                                       | KEY11                                                                                                                                                                       |
|              |                      |                        |                                       | This pin can be configured as input to touch key controller by setting IOCFGP1.3 ANEN.                                                                                      |
|              |                      |                        |                                       | Port 1.4 GPIO                                                                                                                                                               |
|              |                      |                        |                                       | 8051 P1.4 GPIO.                                                                                                                                                             |
|              |                      |                        |                                       | PINT                                                                                                                                                                        |
| P1.4         | IOCELL2A<br>I/O, A   | 50                     | 38                                    | This pin can be configured as the PINT0 or PINT1 pin external interrupt input                                                                                               |
|              |                      |                        |                                       | SSCL2                                                                                                                                                                       |
|              |                      |                        |                                       | This pin can be configured as I2CS2 SCL I/O. The IOCOFG must also be configured as Open-Drain and external pull up resistor connecting to VDD is necessary.                 |
|              |                      |                        |                                       | MSCL                                                                                                                                                                        |
| L            |                      | 1                      | I                                     |                                                                                                                                                                             |



| PIN<br>NAME | TYPE     | LQFP-<br>64 PIN<br>NO. | LQFP-<br>48/<br>QFN-<br>48 PIN<br>NO. | PIN FUNCTION DESCRIPTION                                                                                                                                                    |
|-------------|----------|------------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             |          |                        |                                       | This pin can be configured as I2CM SCL I/O. The IOCOFG must also be configured as Open-Drain and external pull up resistor connecting to VDD is necessary.<br>ADC12         |
|             |          |                        |                                       | Thin pin can be configured as input to ADC and PGA by setting IOCFGP1.4 ANEN1.                                                                                              |
|             |          |                        |                                       | KEY12           This pin can be configured as input to touch key controller by setting                                                                                      |
|             |          |                        |                                       | IOCFGP1.4 ANEN. Port 1.5 GPIO                                                                                                                                               |
|             |          |                        |                                       | 8051 P1.5 GPIO.                                                                                                                                                             |
|             |          |                        |                                       | PINT                                                                                                                                                                        |
|             |          |                        |                                       | This pin can be configured as the PINT0 or PINT1 pin external interrupt input                                                                                               |
| P15         | IOCELL2A |                        |                                       | <b>SSDA2</b><br>This pin can be configured as I2CS2 SDA I/O. The IOCOFG must also be configured as Open-Drain and external pull up resistor connecting to VDD is necessary. |
|             | I/O, A   | 49                     | 37                                    | MSDA                                                                                                                                                                        |
|             |          |                        |                                       | This pin can be configured as I2CM SDA I/O. The IOCOFG must also be configured as Open-Drain and external pull up resistor connecting to VDD is necessary.                  |
|             |          |                        |                                       | ADC13                                                                                                                                                                       |
|             |          |                        |                                       | Thin pin can be configured as input to ADC and PGA by setting IOCFGP1.5 ANEN1.                                                                                              |
|             |          |                        |                                       | KEY13                                                                                                                                                                       |
|             |          |                        |                                       | This pin can be configured as input to touch key controller by setting IOCFGP1.5 ANEN.                                                                                      |
|             |          |                        |                                       | Port 1.6 GPIO                                                                                                                                                               |
|             |          |                        | 36                                    | 8051 P1.6 GPIO.                                                                                                                                                             |
|             |          |                        |                                       | PINT                                                                                                                                                                        |
|             |          | 48                     |                                       | This pin can be configured as the PINT0 or PINT1 pin external interrupt input                                                                                               |
|             |          |                        |                                       | T1<br>This pin can be configured as T1 external input                                                                                                                       |
|             |          |                        |                                       | CEX0                                                                                                                                                                        |
| B4 C        | IOCELL2A |                        |                                       | This pin can also be configured as the CEX pin for CCP0. CEX is an input for compare/capture mode, and an output for PWM mode.                                              |
| P1.6        | I/O, A   |                        |                                       | MSCL<br>This pin can be configured as I2CM SCL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary     |
|             |          |                        |                                       | SCK                                                                                                                                                                         |
|             |          |                        |                                       | This pin can be configured as SPI SCK I/O.                                                                                                                                  |
|             |          |                        |                                       | СМРА                                                                                                                                                                        |
|             |          |                        |                                       | This pin can be configured as input to analog comparator A by setting IOCFG1.6 ANEN1.                                                                                       |
|             |          |                        |                                       | KEY14<br>This pin can be configured as input to touch key controller by setting<br>IOCFGP1.6 ANEN.                                                                          |
| P1.7        | IOCELL2A | 47                     | 35                                    | Port 1.7 GPIO                                                                                                                                                               |



| PIN<br>NAME         TYPE         LOFP-<br>64 PN<br>MO.         LOFP-<br>48 PN<br>MO.         PIN FUNCTION DESCRIPTION           I/O, A         8051 P1.7 GPIO.         8051 P1.7 GPIO.           PIN         FINT         This pin can be configured as the PINT0 or PINT1 pin external interrupt<br>input         TO           TO         This pin can be configured as the CEX pin for CCP1. CEX is an input<br>for compare/capture mode, and an output for PWM mode.         MSDA           This pin can be configured as the CEX pin for CCP1. CEX is an input<br>for compare/capture mode, and an output for PWM mode.         MSDA           This pin can be configured as ICM SDA (VO. The IOCOFG must also be<br>configured as CPM-Drain and external pull up resistor connecting to VDD<br>is necessary.         OMPB           This pin can be configured as SPI SCK UO.         KEV15         This pin can be configured as input to touch key controller by setting<br>IOCFG1.7 ANEN1.           SCC         This pin can be configured as input to touch key controller by setting<br>IOCFG1.7 ANEN1.         PO12.0 GPIO           MSCL         This pin can be configured as ISCK UO.         This pin can be configured as input to touch key controller by setting<br>IOCFG1.7 ANEN1.           MCCELL2A<br>I/O, A         46         PO12.0 GPIO.         SCL           MSCL         This pin can be configured as ISCK SCL UO. The IOCOFG must also be<br>configured as SPE-Drain and external pull up resistor connecting to VDD<br>is necessary.           MSCL         This pin can abo be configured as th                                                                                                            | <u>IS31C</u> | 55523    |        |                       | A Division of                                                                                                                                 |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------|--------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| P2.0       IOCELL2A<br>I/O, A       46       34       8051 P1.7 GPIO.         P2.1       IOCELL2A<br>I/O, A       45       33       8051 P1.7 GPIO.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              | TYPE     | 64 PIN | 48/<br>QFN-<br>48 PIN |                                                                                                                                               |
| P2.0         IOCELL2A<br>I/O, A         46         34         Port 2.0 GPI0<br>This pin can also be configured as 12CM SQL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.           P2.0         IOCELL2A<br>I/O, A         46         34         Port 2.0 GPI0<br>This pin can be configured as 12CM SQL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.           P2.0         IOCELL2A<br>I/O, A         46         34         Port 2.0 GPI0.           BSCL<br>IVO, A         46         34         Port 2.0 GPI0.         This pin can be configured as I2CM SQL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.           P2.1         I/O, A         46         34         Port 2.0 GPI0.           BSCL<br>This pin can be configured as I2CM SQL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.         MSOL           MOSI         This pin can be configured as I2CM SQL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.         MSOL           This pin can also be configured as I2CM SQL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.         MOSI           This pin can also be configured as I2CM SQL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.                            |              | I/O, A   |        |                       | 8051 P1 7 GPIO                                                                                                                                |
| P2.0       IOCELL2A<br>I/O, A       46       34       This pin can be configured as the PINT0 or PINT1 pin external interrupt<br>input.         To       This pin can be configured as T0 external input       CEX1         This pin can also be configured as the CEX pin for CCP1. CEX is an input<br>for compare/capture mode, and an output for PWM mode.       MSDA         This pin can be configured as CPM SDA I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.       CMPB         This pin can be configured as SPI SCK I/O.       KEY15         This pin can be configured as SPI SCK I/O.       KEY15         This pin can be configured as input to analog comparator B by setting<br>IOCFG1.7 ANEN.       SCK         This pin can be configured as SPI SCK I/O.       KEY15         This pin can be configured as SPI SCK I/O.       KEY15         This pin can be configured as I2CM SCL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.         MSCL       This pin can be configured as I2CM SCL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.         MSCL       This pin can be configured as I2CM SCL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.         MSCL       This pin can also be configured as the transmit output pin for UART2.         EZOUT       This pin can also be con                                                                                                                     |              |          |        |                       |                                                                                                                                               |
| P2.0       IOCELL2A<br>I/O, A       46       34       To<br>This pin can be configured as TO external input<br>CEX1         P2.1       IOCELL2A<br>I/O, A       46       34       To<br>This pin can be configured as TO external input<br>to compare/capture mode, and an output for PWM mode.         P2.1       IOCELL2A<br>I/O, A       45       33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |              |          |        |                       | This pin can be configured as the PINT0 or PINT1 pin external interrupt                                                                       |
| P2.0       IOCELL2A<br>I/O, A       46       34         P2.1       IOCELL2A<br>I/O, A       45       33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |              |          |        |                       |                                                                                                                                               |
| P2.0       IOCELL2A<br>I/O, A       46       34       This pin can be configured as the CEX pin for CCP1. CEX is an input<br>for compare/capture mode, and an output for PWM mode.         P2.1       IOCELL2A<br>I/O, A       45       33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |              |          |        |                       | This pin can be configured as T0 external input                                                                                               |
| P2.0       IOCELL2A<br>I/O, A       46       34              for compare/capture mode, and an output for PWM mode.<br>MSDA<br>This pin can be configured as I2CM SDA I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.<br><b>CMPB</b><br>This pin can be configured as input to analog comparator B by setting<br>IOCFG1.7 ANEN1.<br>SCK<br>This pin can be configured as SPI SCK I/O.<br><b>KEY15</b><br>This pin can be configured as input to touch key controller by setting<br>IOCFG1.7 ANEN.<br>Port 2.0 GPIO<br>8051 P2.0 GPIO.<br>SSCL1<br>This pin can be configured as I2CM SCL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |              |          |        |                       | CEX1                                                                                                                                          |
| P2.0       IOCELL2A<br>I/O, A       46       34       This pin can be configured as I2CM SDA I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.         P2.0       IOCELL2A<br>I/O, A       46       34       Port 2.0 GPIO.<br>SSCL1         P2.1       IOCELL2A<br>I/O, A       45       33         P2.1       IOCELL2A<br>I/O, A       45       33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |              |          |        |                       | for compare/capture mode, and an output for PWM mode.                                                                                         |
| P2.0       IOCELL2A<br>I/O, A       46       34       Configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.         P2.1       IOCELL2A<br>I/O, A       45       33       Port 2.0 GPIO.         P2.1       IOCELL2A<br>I/O, A       45       33       Port 2.1 GPIO.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |              |          |        |                       |                                                                                                                                               |
| P2.0       IOCELL2A<br>I/O, A       46       34       This pin can be configured as input to analog comparator B by setting<br>IOCFG1.7 ANEN1.         P2.0       IOCELL2A<br>I/O, A       46       34       Port 2.0 GPIO<br>8051 P2.0 GPIO.         B2.0       IOCELL2A<br>I/O, A       46       34         P2.1       IOCELL2A<br>I/O, A       45       33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              |          |        |                       | configured as Open-Drain and external pull up resistor connecting to VDD                                                                      |
| P2.0       IOCELL2A<br>I/O, A       46       34       IOCFG1.7 ANEN1.         SCK       This pin can be configured as SPI SCK I/O.       KEY15         This pin can be configured as input to touch key controller by setting<br>IOCFG1.7 ANEN.       Port 2.0 GPIO.         SSCL1       This pin can be configured as I2CS1 SCL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.         MSCL       This pin can be configured as I2CM SCL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.         MSCL       This pin can be configured as I2CM SCL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.         MOSI       This pin can be configured as SPI MOSI I/O.         CEX4       This pin can also be configured as the CEX pin for CCP4. CEX is an input<br>for compare/capture mode, and an output for PWM mode.         This pin can also be configured as the transmit output pin for UART2.       BZOUT         This pin can be configured as input to analog comparator C by setting<br>IOCFG2.0 ANEN1.       ADC14         Thin pin can be configured as input to ADC and PGA by setting<br>IOCFEP2.0 ANEN.       Port 2.1 GPIO.         Port 2.1 GPIO.       8051 P2.1 GPIO.       8051 P2.1 GPIO.                                                                                                                                                                                                                                                                                               |              |          |        |                       |                                                                                                                                               |
| P2.0       IOCELL2A<br>I/O, A       46       34       This pin can be configured as SPI SCK I/O.<br>KEY15<br>This pin can be configured as input to touch key controller by setting<br>IOCFGP1.7 ANEN.         Port 2.0 GPIO       SSCL1         This pin can be configured as I2CS1 SCL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.         MSCL       This pin can be configured as I2CM SCL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.         MOSI       This pin can be configured as I2CM SCL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.         MOSI       This pin can also be configured as SPI MOSI I/O.         CEX4       This pin can also be configured as the CEX pin for CCP4. CEX is an input<br>for compare/capture mode, and an output for PWM mode.         TXD2       This pin can also be configured as the Buzzer output.         CMPC       This pin can be configured as input to analog comparator C by setting<br>IOCFG2.0 ANEN1.         ADC14       Thin pin can be configured as input to ADC and PGA by setting<br>IOCFGP2.0 ANEN.         P2.1       IOCELL2A<br>I/O, A       45       33                                                                                                                                                                                                                                                                                                                                                                        |              |          |        |                       | IOCFG1.7 ANEN1.                                                                                                                               |
| P2.0       IOCELL2A<br>I/O, A       46       34       KEY15<br>This pin can be configured as input to touch key controller by setting<br>IOCFGP1.7 ANEN.         P2.0       IOCELL2A<br>I/O, A       46       34       For t.0 GPIO.<br>SSCL 1         This pin can be configured as I2CS1 SCL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.       MSCL         This pin can be configured as I2CM SCL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.       MSCL         This pin can be configured as I2CM SCL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.       This pin can be configured as I2CM SCL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.         MOSI       This pin can be configured as I2CM SCL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.         MOSI       This pin can also be configured as I2CM SCL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.         MOSI       This pin can also be configured as the CEX pin for CCP4. CEX is an input<br>for compare/capture mode, and an output for PWM mode.         TXD2       This pin can be configured as the Buzzer output.       CMPC         This pin can be configured as input to analog comparator C by setting<br>IOCFGP2.0 ANEN.       ADC14       Thin pin can be configured as in |              |          |        |                       |                                                                                                                                               |
| P2.0       IOCELL2A<br>I/O, A       46       34       Port 2.0 GPIO<br>BOSI P2.0 GPIO.<br>SSCL1<br>This pin can be configured as I2CS1 SCL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.<br>MSCL<br>This pin can be configured as I2CM SCL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.<br>MSCL<br>This pin can be configured as I2CM SCL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.<br>MOSI<br>This pin can be configured as SPI MOSI I/O.<br>CEX4<br>This pin can also be configured as the CEX pin for CCP4. CEX is an input<br>for compare/capture mode, and an output for PWM mode.<br>TXD2<br>This pin can be configured as the transmit output pin for UART2.<br>BZOUT<br>This pin can be configured as the Buzzer output.<br>CMPC<br>This pin can be configured as input to analog comparator C by setting<br>IOCFG2.0 ANEN1.<br>ADC14<br>Thin pin can be configured as input to ADC and PGA by setting<br>IOCFGP2.0 ANEN.         P2.1       IOCELL2A<br>I/O, A       45       33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |              |          |        |                       |                                                                                                                                               |
| P2.0       IOCELL2A<br>I/O, A       46       34       Port 2.0 GPIO<br>8051 P2.0 GPIO.<br>SSCL1         P9.0       8051 P2.0 GPIO.<br>SSCL1       B051 P2.0 GPIO.<br>SSCL1         This pin can be configured as I2CS1 SCL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.         MSI       This pin can be configured as I2CM SCL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.         MOSI       This pin can be configured as SPI MOSI I/O.<br>CEX4         This pin can also be configured as the CEX pin for CCP4. CEX is an input<br>for compare/capture mode, and an output for PWM mode.<br>This pin can also be configured as the transmit output pin for UART2.<br>BZOUT         This pin can be configured as the Buzzer output.       CMPC<br>This pin can be configured as input to analog comparator C by setting<br>IOCFG2.0 ANENI.         P2.1       IOCELL2A<br>I/O, A       45       33         P01 2.1 GPIO.       8051 P2.1 GPIO.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |              |          |        |                       |                                                                                                                                               |
| P2.0IOCELL2A<br>I/O, A46348051 P2.0 GPIO.<br>SSCL1<br>This pin can be configured as I2CS1 SCL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.P2.0IOCELL2A<br>I/O, A4634This pin can be configured as I2CM SCL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.MOSIThis pin can be configured as I2CM SCL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.MOSIThis pin can be configured as I2CM SCL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.MOSIThis pin can be configured as I2CM SCL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.MOSIThis pin can be configured as I2CM SCL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.MOSIThis pin can be configured as I2CM SCL I/O. The IOCOFG must also be<br>configured as SPI MOSI I/O.This pin can also be configured as the CEX pin for CCP4. CEX is an input<br>for compare/capture mode, and an output for PWM mode.TXD2This pin can also be configured as the Buzzer output.CMPCThis pin can be configured as input to analog comparator C by setting<br>IOCFG2.0 ANEN1.P2.1IOCELL2A<br>I/O, A45338051 P2.1 GPIO.8051 P2.1 GPIO.                                                                                                                                                                                        |              |          |        |                       |                                                                                                                                               |
| P2.0IOCELL2A<br>I/O, A4634SSCL1<br>This pin can be configured as I2CS1 SCL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.P2.0IOCELL2A<br>I/O, A4634This pin can be configured as I2CM SCL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.MOSI<br>This pin can be configured as SPI MOSI I/O.CEX4This pin can be configured as the CEX pin for CCP4. CEX is an input<br>for compare/capture mode, and an output for PWM mode.TXD2<br>This pin can also be configured as the transmit output pin for UART2.BZOUT<br>This pin can be configured as the Buzzer output.CMPC<br>This pin can be configured as input to analog comparator C by setting<br>IOCFG2.0 ANEN1.ADC14<br>Thin pin can be configured as input to ADC and PGA by setting<br>IOCFGP2.0 ANEN.P2.1IOCELL2A<br>I/O, A45338051 P2.1 GPIO.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |              |          |        |                       | Port 2.0 GPIO                                                                                                                                 |
| P2.0IOCELL2A<br>I/O, A4634SSCL1<br>This pin can be configured as I2CS1 SCL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.P2.0IOCELL2A<br>I/O, A4634This pin can be configured as I2CM SCL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.MOSI<br>This pin can be configured as SPI MOSI I/O.CEX4This pin can be configured as the CEX pin for CCP4. CEX is an input<br>for compare/capture mode, and an output for PWM mode.TXD2<br>This pin can also be configured as the transmit output pin for UART2.BZOUT<br>This pin can be configured as the Buzzer output.CMPC<br>This pin can be configured as input to analog comparator C by setting<br>IOCFG2.0 ANEN1.ADC14<br>Thin pin can be configured as input to ADC and PGA by setting<br>IOCFGP2.0 ANEN.P2.1IOCELL2A<br>I/O, A45338051 P2.1 GPIO.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |              |          |        |                       | 8051 P2.0 GPIQ.                                                                                                                               |
| P2.0IOCELL2A<br>I/O, A4634This pin can be configured as I2CS1 SCL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.P2.0IOCELL2A<br>I/O, A4634MSCL<br>This pin can be configured as I2CM SCL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.P2.0IOCELL2A<br>I/O, A4634This pin can be configured as SPI MOSI I/O.<br>CEX4This pin can also be configured as SPI MOSI I/O.<br>CEX4This pin can also be configured as the CEX pin for CCP4. CEX is an input<br>for compare/capture mode, and an output for PWM mode.TXD2This pin can also be configured as the Buzzer output.CMPCThis pin can be configured as input to analog comparator C by setting<br>IOCFG2.0 ANEN.P2.1IOCELL2A<br>I/O, A4533P2.1IOCELL2A<br>I/O, A4533                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |              |          |        |                       |                                                                                                                                               |
| P2.0IOCELL2A<br>I/O, A4634MSCL<br>This pin can be configured as I2CM SCL I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary.P2.0IOCELL2A<br>I/O, A4634This pin can be configured as SPI MOSI I/O.<br>CEX4<br>This pin can also be configured as the CEX pin for CCP4. CEX is an input<br>for compare/capture mode, and an output for PWM mode.TXD2<br>This pin can also be configured as the Buzzer output.This pin can also be configured as the Buzzer output.CMPC<br>This pin can be configured as input to analog comparator C by setting<br>IOCFG2.0 ANEN1.CMPC<br>This pin can be configured as input to ADC and PGA by setting<br>IOCFGP2.0 ANEN.P2.1IOCELL2A<br>I/O, A4533Port 2.1 GPIO.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |              |          |        |                       | This pin can be configured as I2CS1 SCL I/O. The IOCOFG must also be configured as Open-Drain and external pull up resistor connecting to VDD |
| P2.0IOCELL2A<br>I/O, A4634configured as Open-Ďrain and external pull up resistor connecting to VDD<br>is necessary.P2.0IOCELL2A<br>I/O, A4634This pin can be configured as SPI MOSI I/O.<br>CEX4This pin can also be configured as the CEX pin for CCP4. CEX is an input<br>for compare/capture mode, and an output for PWM mode.TXD2This pin can also be configured as the transmit output pin for UART2.BZOUTThis pin can be configured as the Buzzer output.CMPCThis pin can be configured as input to analog comparator C by setting<br>IOCFG2.0 ANEN1.ADC14Thin pin can be configured as input to ADC and PGA by setting<br>IOCFGP2.0 ANEN.P2.1IOCELL2A<br>I/O, A45338051 P2.1 GPIO.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |              |          |        |                       | · · · · · · · · · · · · · · · · · · ·                                                                                                         |
| P2.0IOCELL2A<br>I/O, A4634This pin can be configured as SPI MOSI I/O.<br>CEX4This pin can also be configured as the CEX pin for CCP4. CEX is an input<br>for compare/capture mode, and an output for PWM mode.TXD2TXD2This pin can also be configured as the transmit output pin for UART2.BZOUTBZOUTThis pin can be configured as the Buzzer output.CMPCThis pin can be configured as input to analog comparator C by setting<br>IOCFG2.0 ANEN1.P2.1IOCELL2A<br>I/O, A45338051 P2.1 GPIO.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |              |          |        | 34                    | configured as Open-Drain and external pull up resistor connecting to VDD                                                                      |
| P2.0       I/O, A       46       34       CEX4         This pin can also be configured as the CEX pin for CCP4. CEX is an input for compare/capture mode, and an output for PWM mode.       TXD2         This pin can also be configured as the transmit output pin for UART2.       BZOUT         BZOUT       This pin can be configured as the Buzzer output.         CMPC       This pin can be configured as input to analog comparator C by setting IOCFG2.0 ANEN1.         ADC14       Thin pin can be configured as input to ADC and PGA by setting IOCFGP2.0 ANEN.         P2.1       IOCELL2A I/O, A       45       33         8051 P2.1 GPIO.       8051 P2.1 GPIO.       8051 P2.1 GPIO.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              |          |        |                       | MOSI                                                                                                                                          |
| I/O, A       I/O, A       This pin can also be configured as the CEX pin for CCP4. CEX is an input for compare/capture mode, and an output for PWM mode.         TXD2       This pin can also be configured as the transmit output pin for UART2.         BZOUT       This pin can be configured as the Buzzer output.         CMPC       This pin can be configured as input to analog comparator C by setting IOCFG2.0 ANEN1.         ADC14       Thin pin can be configured as input to ADC and PGA by setting IOCFGP2.0 ANEN.         P2.1       IOCELL2A I/O, A       45       33         8051 P2.1 GPIO.       8051 P2.1 GPIO.       8051 P2.1 GPIO.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |              | IOCELL2A | 46     |                       |                                                                                                                                               |
| P2.1       IOCELL2A       45       33       for compare/capture mode, and an output for PWM mode.         TXD2       This pin can also be configured as the transmit output pin for UART2.         BZOUT       This pin can be configured as the Buzzer output.         CMPC       This pin can be configured as input to analog comparator C by setting IOCFG2.0 ANEN1.         ADC14       Thin pin can be configured as input to ADC and PGA by setting IOCFGP2.0 ANEN.         P2.1       IOCELL2A       45       33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | P2.0         | I/O, A   |        |                       |                                                                                                                                               |
| P2.1       IOCELL2A       45       33       TxD2         This pin can also be configured as the transmit output pin for UART2.         BZOUT         This pin can be configured as the Buzzer output.         CMPC         This pin can be configured as input to analog comparator C by setting IOCFG2.0 ANEN1.         ADC14         Thin pin can be configured as input to ADC and PGA by setting IOCFGP2.0 ANEN.         Port 2.1 GPIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |              |          |        |                       |                                                                                                                                               |
| P2.1       IOCELL2A       45       33       This pin can also be configured as the transmit output pin for UART2.         BZOUT       This pin can be configured as the Buzzer output.       CMPC         This pin can be configured as input to analog comparator C by setting IOCFG2.0 ANEN1.       DOCFG2.0 ANEN1.         ADC14       Thin pin can be configured as input to ADC and PGA by setting IOCFGP2.0 ANEN.         P2.1       IOCELL2A       45       33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |              |          |        |                       |                                                                                                                                               |
| P2.1       IOCELL2A       45       33       BZOUT       This pin can be configured as the Buzzer output.         P2.1       IOCELL2A       45       33       BZOUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |              |          |        |                       |                                                                                                                                               |
| P2.1       IOCELL2A       45       33       This pin can be configured as the Buzzer output.         CMPC       This pin can be configured as input to analog comparator C by setting IOCFG2.0 ANEN1.         ADC14       Thin pin can be configured as input to ADC and PGA by setting IOCFGP2.0 ANEN.         P2.1       IOCELL2A I/O, A       45       33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |              |          |        |                       |                                                                                                                                               |
| P2.1       IOCELL2A       45       45       33       CMPC         This pin can be configured as input to analog comparator C by setting IOCFG2.0 ANEN1.         ADC14       Thin pin can be configured as input to ADC and PGA by setting IOCFGP2.0 ANEN.         P2.1       IOCELL2A I/O, A       45       33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |              |          |        |                       |                                                                                                                                               |
| P2.1     IOCELL2A<br>I/O, A     45     33     Port 2.1 GPIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |              |          |        |                       |                                                                                                                                               |
| P2.1     IOCELL2A<br>I/O, A     45     33     Port 2.1 GPIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |              |          |        |                       | IOCFG2.0 ANEN1.                                                                                                                               |
| P2.1         IOCELL2A<br>I/O, A         45         33         Port 2.1 GPIO.           8051 P2.1 GPIO.         8051 P2.1 GPIO.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |              |          |        |                       |                                                                                                                                               |
| P2.1 IOCELL2A 45 33 8051 P2.1 GPIO.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              |          |        |                       | IOCFGP2.0 ANEN.                                                                                                                               |
| P2.1 I/O, A 45 33 8051 P2.1 GPIO.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |              |          |        |                       | Port 2.1 GPIO                                                                                                                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | P2.1         |          | 45     | 33                    | 8051 P2.1 GPIO.                                                                                                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |              | ,        |        |                       | SSDA1                                                                                                                                         |





| <u>1531C</u> | 55523                |                        |                                       | A Division of 🚮                                                                                                                                                          |
|--------------|----------------------|------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIN<br>NAME  | TYPE                 | LQFP-<br>64 PIN<br>NO. | LQFP-<br>48/<br>QFN-<br>48 PIN<br>NO. | PIN FUNCTION DESCRIPTION                                                                                                                                                 |
|              |                      |                        |                                       | This pin can be configured as I2CS1 SDA I/O. The IOCOFG must also be configured as Open-Drain and external pull up resistor connecting to VDD is necessary.              |
|              |                      |                        |                                       | MSDA<br>This pin can be configured as I2CM SDA I/O. The IOCOFG must also be<br>configured as Open-Drain and external pull up resistor connecting to VDD<br>is necessary. |
|              |                      |                        |                                       | MISO                                                                                                                                                                     |
|              |                      |                        |                                       | This pin can be configured as SPI MISO I/O.                                                                                                                              |
|              |                      |                        |                                       | PWM1                                                                                                                                                                     |
|              |                      |                        |                                       | This pin can be configured as PWM1 output.                                                                                                                               |
|              |                      |                        |                                       | CEX5                                                                                                                                                                     |
|              |                      |                        |                                       | This pin can also be configured as the CEX pin for CCP5. CEX is an input for compare/capture mode, and an output for PWM mode.                                           |
|              |                      |                        |                                       | CMPEX                                                                                                                                                                    |
|              |                      |                        |                                       | This pin can be configured as input to analog comparator external threshold by setting IOCFG2.1 ANEN1. <b>TXD2</b>                                                       |
|              |                      |                        |                                       | This pin can also be configured as the transmit output pin for UART2.                                                                                                    |
|              |                      |                        |                                       | ADC15                                                                                                                                                                    |
|              |                      |                        |                                       | Thin pin can be configured as input to ADC and PGA by setting IOCFGP2.1 ANEN.                                                                                            |
|              |                      |                        | 29                                    | Port 2.3 GPIO                                                                                                                                                            |
|              |                      |                        |                                       | 8051 P2.3 GPIO.                                                                                                                                                          |
|              |                      |                        |                                       | RXD2                                                                                                                                                                     |
|              |                      |                        |                                       | This pin can also be configured as the receiving input pin for EUART2.<br>TXD3                                                                                           |
|              |                      |                        |                                       | This pin can also be configured as the transmit output pin for EUART3<br>RXD3                                                                                            |
|              | P2.3 IOCELL<br>IO, A |                        |                                       | This pin can also be configured as the receiving input pin for EUART3.                                                                                                   |
|              |                      |                        |                                       | TXD4                                                                                                                                                                     |
| P2.3         |                      | 41                     |                                       | This pin can also be configured as the transmit output pin for EUART4                                                                                                    |
|              |                      |                        |                                       | RXD4                                                                                                                                                                     |
|              |                      |                        |                                       | This pin can also be configured as the receiving input pin for EUART4.                                                                                                   |
|              |                      |                        |                                       | SSN                                                                                                                                                                      |
|              |                      |                        |                                       | This pin can be configured as SPI SSN input. <b>LSEG23</b>                                                                                                               |
|              |                      |                        |                                       | This pin can be configured as the output of the LED segment driver                                                                                                       |
|              |                      |                        |                                       | SEG23                                                                                                                                                                    |
|              |                      |                        |                                       | This pin can be configured as the LCD segment driving output by setting ANEN of IOCFGP2.3 to 1.                                                                          |
|              |                      |                        |                                       | Port 2.4 GPIO                                                                                                                                                            |
|              |                      |                        |                                       | 8051 P2.4 GPIO.                                                                                                                                                          |
|              |                      |                        |                                       | T2                                                                                                                                                                       |
|              | IOCELL               |                        |                                       | This pin can be configured as T2 external input                                                                                                                          |
| P2.4         | IOOLLL<br>IO, A      | 40                     | 28                                    | SSDA1                                                                                                                                                                    |
|              | ю, А                 |                        |                                       | This pin can be configured as I2CS1 SDA I/O. The IOCOFG must also be configured as Open-Drain and external pull up resistor connecting to VDD is necessary.              |
|              |                      |                        |                                       | SSDA2                                                                                                                                                                    |
| F            |                      | 1                      | 1                                     |                                                                                                                                                                          |



| PIN<br>NAME       TYPE       LOFP-<br>64 PIN<br>NO.       LOFP-<br>48/<br>QFN-<br>NO.       PIN FUNCTION DESCRIPTION         NO.       This pin can be configured as I2CS2 SDA I/O. The IOCOFG must als<br>configured as Open-Drain and external pull up resistor connecting to V<br>is necessary.       This pin can be configured as I2CM SDA I/O. The IOCOFG must also<br>configured as Open-Drain and external pull up resistor connecting to V<br>is necessary. <b>MSDA</b> This pin can be configured as I2CM SDA I/O. The IOCOFG must also<br>configured as Open-Drain and external pull up resistor connecting to V<br>is necessary. <b>LSEG22</b> This pin can be configured as the output of the LED segment driver<br>SEG22         This pin can be configured as the LCD segment driving output by setti<br>ANEN of IOCFGP2.4 to 1. <b>Port 2.5 GPIO</b> 8051 P2.5 GPIO. <b>CEX4</b> This pin can also be configured as the CEX pin for CCP4. CEX is an in | /DD<br>be<br>/DD |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| This pin can be configured as I2CS2 SDA I/O. The IOCOFG must als configured as Open-Drain and external pull up resistor connecting to V is necessary.         MSDA         This pin can be configured as I2CM SDA I/O. The IOCOFG must also configured as Open-Drain and external pull up resistor connecting to V is necessary.         LSEG22         This pin can be configured as the output of the LED segment driver         SEG22         This pin can be configured as the LCD segment driving output by setti ANEN of IOCFGP2.4 to 1.         Port 2.5 GPIO         8051 P2.5 GPIO.         CEX4         This pin can also be configured as the CEX pin for CCP4. CEX is an ir                                                                                                                                                                                                                                                                                | /DD<br>be<br>/DD |
| This pin can be configured as I2CM SDA I/O. The IOCOFG must also configured as Open-Drain and external pull up resistor connecting to V is necessary.         LSEG22         This pin can be configured as the output of the LED segment driver         SEG22         This pin can be configured as the LCD segment driving output by setti ANEN of IOCFGP2.4 to 1.         Port 2.5 GPIO         8051 P2.5 GPIO.         CEX4         This pin can also be configured as the CEX pin for CCP4. CEX is an ir                                                                                                                                                                                                                                                                                                                                                                                                                                                           | /DD              |
| This pin can be configured as the output of the LED segment driver         SEG22         This pin can be configured as the LCD segment driving output by setti         ANEN of IOCFGP2.4 to 1.         Port 2.5 GPIO         8051 P2.5 GPIO.         CEX4         This pin can also be configured as the CEX pin for CCP4. CEX is an ir                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ng               |
| ANEN of IOCFGP2.4 to 1.  Port 2.5 GPIO  8051 P2.5 GPIO.  CEX4  This pin can also be configured as the CEX pin for CCP4. CEX is an ir                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ''9              |
| 8051 P2.5 GPIO.<br>CEX4<br>This pin can also be configured as the CEX pin for CCP4. CEX is an ir                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                  |
| <b>CEX4</b><br>This pin can also be configured as the CEX pin for CCP4. CEX is an ir                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                  |
| This pin can also be configured as the CEX pin for CCP4. CEX is an ir                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                  |
| for compare/capture mode, and an output for PWM mode.  SSCL1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | iput             |
| This pin can be configured as I2CS1 SCL I/O. The IOCOFG must also configured as Open-Drain and external pull up resistor connecting to V is necessary.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                  |
| SSCL2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                  |
| P2.5       IOCELL<br>IO, A       39       27       This pin can be configured as I2CS2 SCL I/O. The IOCOFG must also<br>configured as Open-Drain and external pull up resistor connecting to V<br>is necessary.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                  |
| MSCL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                  |
| This pin can be configured as I2CM SCL I/O. The IOCOFG must also configured as Open-Drain and external pull up resistor connecting to V is necessary.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                  |
| LSEG21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                  |
| This pin can be configured as the output of the LED segment driver                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                  |
| SEG21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                  |
| This pin can be configured as the LCD segment driving output by setti<br>ANEN of IOCFGP2.5 to 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ng               |
| Port 2.6 GPIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                  |
| 8051 P2.6 GPIO.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                  |
| CEX5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | t                |
| This pin can also be configured as the CEX pin for CCP5. CEX is an ir for compare/capture mode, and an output for PWM mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ιραι             |
| P2.6 IOCELL 38 26 SSN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                  |
| IO, A IO, A This pin can be configured as SPI SSN input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                  |
| This pin can be configured as the output of the LED segment driver                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                  |
| SEG20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                  |
| This pin can be configured as the LCD segment driving output by setti<br>ANEN of IOCFGP2.6 to 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ng               |
| Port 2.7 GPIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                  |
| B051 P2.7 GPIO.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                  |
| P2.7 IO, A 37 25 SCK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                  |
| This pin can be configured as SPI SCK I/O.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                  |
| T2EX Timer 2 Trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                  |



| PIN<br>NAME | TYPE            | LQFP-<br>64 PIN<br>NO. | LQFP-<br>48/<br>QFN-<br>48 PIN<br>NO. | PIN FUNCTION DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------|-----------------|------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             |                 |                        |                                       | This pin also can be configured as T2EX signal for Timer 2. T2EX is the<br>Timer 2 trigger input.LSEG19This pin can be configured as the output of the LED segment driverSEG19This pin can be configured as the LCD segment driving output by setting                                                                                                                                                                                                                                                                                                                                                                                                                     |
| P3.0        | IOCELL<br>IO, A | 36                     | -                                     | ANEN of IOCFGP2.7 to 1.<br>Port 3.0 GPIO<br>8051 P3.0 GPIO.<br>PINT<br>This pin can be configured as the PINT0 or PINT1 pin external interrupt<br>input<br>CEX2<br>This pin can also be configured as the CEX pin for CCP2. CEX is an input<br>for compare/capture mode, and an output for PWM mode.<br>LSEG18<br>This pin can be configured as the output of the LED segment driver<br>SEG18<br>This pin can be configured as the LCD segment driving output by setting                                                                                                                                                                                                  |
| P3.1        | IOCELL<br>IO, A | 35                     | -                                     | ANEN of IOCFGP3.0 to 1. Port 3.0 GPIO 8051 P3.0 GPIO. PINT This pin can be configured as the PINT0 or PINT1 pin external interrupt input CEX3 This pin can also be configured as the CEX pin for CCP3. CEX is an input for compare/capture mode, and an output for PWM mode. LSEG17 This pin can be configured as the output of the LED segment driver SEG17 This pin can be configured as the LCD segment driving output by setting ANEN of IOCFGP3.1 to 1.                                                                                                                                                                                                              |
| P3.2        | IOCELL<br>IO, A | 34                     | -                                     | Port 3.2 GPIO         8051 P3.2 GPIO.         PINT         This pin can be configured as the PINT0 or PINT1 pin external interrupt input         CEX4         This pin can also be configured as the CEX pin for CCP4. CEX is an input for compare/capture mode, and an output for PWM mode.         TXD2         This pin can also be configured as the transmit output pin for EUART2.         MOSI         This pin can be configured as SPI MOSI I/O.         LSEG16         This pin can be configured as the output of the LED segment driver         SEG16         This pin can be configured as the LCD segment driving output by setting ANEN of IOCFGP3.2 to 1. |



| <u>IS31C</u> | <u>33523</u> |                        |                                       | A Division of 🔀                                                                                                                |
|--------------|--------------|------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| PIN<br>NAME  | TYPE         | LQFP-<br>64 PIN<br>NO. | LQFP-<br>48/<br>QFN-<br>48 PIN<br>NO. | PIN FUNCTION DESCRIPTION                                                                                                       |
|              |              |                        |                                       | Port 3.3 GPIO                                                                                                                  |
|              |              |                        |                                       | PINT                                                                                                                           |
|              |              |                        |                                       | This pin can be configured as the PINT0 or PINT1 pin external interrupt                                                        |
|              |              |                        |                                       | input                                                                                                                          |
|              |              |                        |                                       | 8051 P3.3 GPIO.                                                                                                                |
|              |              |                        |                                       | CEX5                                                                                                                           |
|              |              |                        |                                       | This pin can also be configured as the CEX pin for CCP5. CEX is an input                                                       |
| <b>D</b> 0.0 | IOCELL       | 00                     |                                       | for compare/capture mode, and an output for PWM mode.                                                                          |
| P3.3         | IO, A        | 33                     | -                                     | RXD2                                                                                                                           |
|              |              |                        |                                       | This pin can also be configured as the receiving input pin for EUART2.                                                         |
|              |              |                        |                                       |                                                                                                                                |
|              |              |                        |                                       | This pin can be configured as SPI MISOI I/O.                                                                                   |
|              |              |                        |                                       | LSEG15                                                                                                                         |
|              |              |                        |                                       | This pin can be configured as the output of the LED segment driver <b>SEG15</b>                                                |
|              |              |                        |                                       | This pin can be configured as the LCD segment driving output by setting                                                        |
|              |              |                        |                                       | ANEN of IOCFGP3.3 to 1.                                                                                                        |
|              |              |                        |                                       | Port 3.4 GPIO                                                                                                                  |
|              |              |                        |                                       | 8051 P3.4 GPIO.                                                                                                                |
|              |              |                        |                                       | PINT                                                                                                                           |
|              |              |                        |                                       | This pin can be configured as the PINT0 or PINT1 pin external interrupt                                                        |
|              |              |                        |                                       | input                                                                                                                          |
|              | IOCELLHN     |                        |                                       | CEX5                                                                                                                           |
| P3.4         | I/O, A       | 32                     | -                                     | This pin can also be configured as the CEX pin for CCP5. CEX is an input for compare/capture mode, and an output for PWM mode. |
|              |              |                        |                                       | LSEG14/DIG14                                                                                                                   |
|              |              |                        |                                       | This pin can be configured as the output of the LED segment driver or the                                                      |
|              |              |                        |                                       | digit direct driver                                                                                                            |
|              |              |                        |                                       | SEG14                                                                                                                          |
|              |              |                        |                                       | This pin can be configured as the LCD segment driving output by setting                                                        |
|              |              |                        |                                       | ANEN of IOCFGP3.4 to 1. Port 3.5 GPIO                                                                                          |
|              |              |                        |                                       | 8051 P3.5 GPIO.                                                                                                                |
|              |              |                        |                                       | PINT                                                                                                                           |
|              |              |                        |                                       | This pin can be configured as the PINT0 or PINT1 pin external interrupt                                                        |
|              |              |                        |                                       | input                                                                                                                          |
|              |              |                        | _                                     | CEX4                                                                                                                           |
| P3.5         | IOCELLHN     | 31                     |                                       | This pin can also be configured as the CEX pin for CCP4. CEX is an input                                                       |
|              | I/O, A       |                        |                                       | for compare/capture mode, and an output for PWM mode.                                                                          |
|              |              |                        |                                       | LSEG13/DIG13                                                                                                                   |
|              |              |                        |                                       | This pin can be configured as the output of the LED segment driver or the digit direct driver                                  |
|              |              |                        |                                       | SEG13                                                                                                                          |
|              |              |                        |                                       | This pin can be configured as the LCD segment driving output by setting ANEN of IOCFGP3.5 to 1.                                |
|              |              |                        |                                       | Port 3.6 GPIO                                                                                                                  |
|              |              |                        |                                       | 8051 P3.6 GPIO.                                                                                                                |
| P3.6         | IOCELLHN     | 30                     |                                       | PINT                                                                                                                           |
| ۲۵.0         | I/O, A       | 30                     | -                                     | This pin can be configured as the PINT0 or PINT1 pin external interrupt                                                        |
|              |              |                        |                                       | input                                                                                                                          |
|              |              |                        |                                       | CEX3                                                                                                                           |



| PIN<br>NAME | TYPE                   | LQFP-<br>64 PIN<br>NO. | LQFP-<br>48/<br>QFN-<br>48 PIN<br>NO. | PIN FUNCTION DESCRIPTION                                                                                                                                                                                                                  |
|-------------|------------------------|------------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             |                        |                        |                                       | This pin can also be configured as the CEX pin for CCP3. CEX is an input for compare/capture mode, and an output for PWM mode.           LSEG11/DIG11           This pin can be configured as the output of the LED segment driver or the |
|             |                        |                        |                                       | digit direct driver<br><b>SEG11</b><br>This pin can be configured as the LCD segment output by enabling ANEN<br>of IOCFGP3.6.                                                                                                             |
|             |                        |                        |                                       | Port 3.7 GPIO<br>8051 P3.7 GPIO.<br>PINT<br>This pin can be configured as the PINT0 or PINT1 pin external interrupt                                                                                                                       |
| P3.7        | IOCELLHN<br>I/O, A     | 29                     | 24                                    | input         CEX2         This pin can also be configured as the CEX pin for CCP2. CEX is an input for compare/capture mode, and an output for PWM mode.                                                                                 |
|             | 1/O, A                 | 28                     |                                       | LSEG9/DIG9         This pin can be configured as the output of the LED segment driver or the digit direct driver         SEG9                                                                                                             |
|             |                        |                        |                                       | This pin can be configured as the LCD segment driving output by setting ANEN of IOCFGP3.7 to 1.<br>Port 4.0 GPIO                                                                                                                          |
| P4 0        | 4.0 IOCELLHN<br>I/O, A |                        |                                       | 8051 P4.0 GPIO.<br>CEX1<br>This pin can also be configured as the CEX pin for CCP1. CEX is an input<br>for compare/capture mode, and an output for PWM mode.<br>LSEG7/DIG7                                                                |
| 1 4.0       |                        |                        |                                       | This pin can be configured as the output of the LED segment driver or the digit direct driver <b>SEG7</b>                                                                                                                                 |
|             |                        |                        |                                       | This pin can be configured as the LCD segment driving output by setting ANEN of IOCFGP4.0 to 1. <b>Port 4.1 GPIO</b>                                                                                                                      |
|             |                        |                        |                                       | 8051 P4.1 GPIO.<br>PINT                                                                                                                                                                                                                   |
|             |                        | 27                     |                                       | This pin can be configured as the PINT0 or PINT1 pin external interrupt input CEX0                                                                                                                                                        |
| P4.1        | IOCELLHN<br>I/O, A     |                        |                                       | This pin can also be configured as the CEX pin for CCP0. CEX is an input for compare/capture mode, and an output for PWM mode.<br>LSEG5/DIG5                                                                                              |
|             |                        |                        |                                       | This pin can be configured as the output of the LED segment driver or the digit direct driver <b>SEG5</b>                                                                                                                                 |
|             |                        |                        |                                       | This pin can be configured as the LCD segment driving output by setting ANEN of IOCFGP4.1 to 1.                                                                                                                                           |
| D.( a)      | IOCELLHN               | 00                     |                                       | Port 4.2 GPIO<br>8051 P4.2 GPIO.<br>PINT                                                                                                                                                                                                  |
| P4.2        | I/O, A                 | 26                     | 21                                    | This pin can be configured as the PINT0 or PINT1 pin external interrupt input TXD0                                                                                                                                                        |



| PIN<br>NAME | TYPE               | LQFP-<br>64 PIN<br>NO. | LQFP-<br>48/<br>QFN-<br>48 PIN<br>NO. | PIN FUNCTION DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------|--------------------|------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             |                    |                        |                                       | This pin can also be configured as the transmit output pin for UART0         LSEG3/DIG3         This pin can be configured as the output of the LED segment driver or the digit direct driver         SEG3         This pin can be configured as the LCD segment driving output by setting                                                                                                                                                                                |
| P4.3        | IOCELLHN<br>I/O, A | 25                     | 20                                    | ANEN of IOCFGP4.2 to 1.<br>Port 4.3 GPIO<br>8051 P4.3 GPIO.<br>PINT<br>This pin can be configured as the PINT0 or PINT1 pin external interrupt<br>input<br>BZOUT<br>This pin can also be configured as the buzzer output<br>LSEG1/DIG1<br>This pin can be configured as the output of the LED segment driver or the<br>digit direct driver<br>SEG1<br>This pin can be configured as the LCD segment driving output by setting                                             |
| P4.4        | IOCELLHN<br>I/O, A | 23                     | 18                                    | ANEN of IOCFGP4.3 to 1.<br>Port 4.4 GPIO<br>8051 P4.4 GPIO.<br>PINT<br>This pin can be configured as the PINT0 or PINT1 pin external interrupt<br>input<br>RXD2<br>This pin can also be configured as the receiving input pin for EUART2.<br>LSEG0/DIG0<br>This pin can be configured as the output of the LED segment driver or the<br>digit direct driver<br>SEG0<br>This pin can be configured as the LCD segment driving output by setting<br>ANEN of IOCFGP4.4 to 1. |
| P4.5        | IOCELLHN<br>I/O, A | 22                     | 17                                    | Port 4.5 GPIO         8051 P4.5 GPIO.         TXD2         This pin can also be configured as the transmit output pin for EUART2         LSEG2/DIG2         This pin can be configured as the output of the LED segment driver or the digit direct driver         SEG2         This pin can be configured as the LCD segment driving output by setting ANEN of IOCFGP4.5 to 1.                                                                                            |
| P4.6        | IOCELLHN<br>I/O, A | 21                     | 16                                    | Port 4.6 GPIO         8051 P4.6 GPIO.         PINT         This pin can be configured as the PINT0 or PINT1 pin external interrupt input         PWM0         This pin can also be configured as the PWM0 output         LSEG4/DIG4                                                                                                                                                                                                                                       |







| <b>IS31C</b> | 55523              |                        |                                       | A Division of ISS                                                                                                                     |
|--------------|--------------------|------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| PIN<br>NAME  | TYPE               | LQFP-<br>64 PIN<br>NO. | LQFP-<br>48/<br>QFN-<br>48 PIN<br>NO. | PIN FUNCTION DESCRIPTION                                                                                                              |
|              | I/O, A             |                        |                                       | LCOM0/DSEG0<br>This pin can be configured as the output of the LED common driver or the segment direct driver.<br>COM0                |
|              |                    |                        |                                       | This pin can be configured as the LCD commons driving output by setting ANEN of IOCFGP5.3 to 1.                                       |
|              |                    |                        |                                       | Port 5.4 GPIO<br>8051 P5.4 GPIO.<br>LCOM1/DSEG1                                                                                       |
| P5.4         | IOCELLHP<br>I/O, A | 15                     | 11                                    | This pin can be configured as the output of the LED common driver or the segment direct driver.                                       |
|              |                    |                        |                                       | This pin can be configured as the LCD commons driving output by setting ANEN of IOCFGP5.4 to 1.                                       |
|              |                    |                        |                                       | Port 5.5 GPIO                                                                                                                         |
|              |                    |                        |                                       | 8051 P5.5 GPIO.                                                                                                                       |
| P5.5         | IOCELLHP<br>I/O, A | 14                     | 10                                    | LCOM2/DSEG2<br>This pin can be configured as the output of the LED common driver or the segment direct driver.                        |
|              |                    |                        |                                       | <b>COM2</b><br>This pin can be configured as the LCD commons driving output by setting                                                |
|              |                    |                        |                                       | ANEN of IOCFGP5.5 to 1.                                                                                                               |
|              |                    |                        |                                       | Port 5.6 GPIO                                                                                                                         |
|              |                    |                        |                                       | 8051 P5.6 GPIO.<br>LCOM3/DSEG3                                                                                                        |
| P5.6         | IOCELLHP<br>I/O, A | 13                     | 9                                     | This pin can be configured as the output of the LED common driver or the segment direct driver .                                      |
|              |                    |                        |                                       | COM3                                                                                                                                  |
|              |                    |                        |                                       | This pin can be configured as the LCD commons driving output by setting ANEN of IOCFGP5.6 to 1.                                       |
|              |                    |                        |                                       | Port 5.7 GPIO                                                                                                                         |
|              |                    |                        |                                       | 8051 P5.7 GPIO.                                                                                                                       |
|              |                    |                        |                                       | LSEG31<br>This pin can be configured as the output of the LED segment driver.<br>LCOM4/DSEG4                                          |
| P5.7         | IOCELLHP<br>I/O, A | 12                     | 8                                     | This pin can be configured as the output of the LED common driver or the segment direct driver                                        |
|              | 1/O, A             |                        |                                       | SEG31                                                                                                                                 |
|              |                    |                        |                                       | This pin can be configured as the LCD segment driving output by setting ENCOM4 of LCDCFGA to 0 and ANEN of MFCFGP5.7 to 1.            |
|              |                    |                        |                                       | COM4<br>This pin can be configured as the LCD commons driving output by setting<br>ENCOM4 of LCDCFGA to 1 and ANEN of MFCFGP5.7 to 1. |
|              |                    |                        |                                       | Port 6.0 GPIO                                                                                                                         |
|              |                    |                        |                                       | 8051 P6.0 GPIO.                                                                                                                       |
|              |                    |                        |                                       | CEX5                                                                                                                                  |
| P6.0         | IOCELLHP<br>I/O, A | 11                     | 7                                     | This pin can also be configured as the CEX pin for CCP5. CEX is an input for compare/capture mode, and an output for PWM mode.        |
|              |                    |                        |                                       | RXD2This pin can also be configured as the receiving input pin for EUART2.BZOUT                                                       |
|              |                    |                        |                                       | This pin can also be configured as the buzzer output                                                                                  |
|              | 1                  |                        | 1                                     | וווס אוז סמו מוסס סס סטוווקטוכט מס נווכ סטבצטו סטנףטנ                                                                                 |



| PIN<br>NAME         TYPE         LOFE<br>48 (N)<br>48 (N)<br>NO.         LOFE<br>48 (N)<br>48 (N)<br>NO.         LOFE<br>48 (N)<br>48 (N)<br>NO.         PIN FUNCTION DESCRIPTION           VAME         V         LSEG30         This pin can be configured as the output of the LED segment driver<br>SEG30         This pin can be configured as the output of the LED common driver or the<br>segment drived driver           SEG30         This pin can be configured as the LCD segment driving output by setting<br>ENCOM45 of LCDCFQA to 0 and ANEN of MFCFQP6.0 to 1.           COM5         This pin can be configured as the LCD commons driving output by setting<br>ENCOM45 of LCDCFQA to 1 and ANEN of MFCFQP6.0 to 1.           P6.1         IOCELLHP<br>IO, A         10         8         Port 6.1 GPIO<br>OBST P6.1 GPIO.           CEX4         This pin can also be configured as the CEX pin for CCP4 CEX is an input<br>for compare/capture mode, and an output for PWM mode.         This<br>pin can also be configured as the output of the LED segment driver<br>LCOM60SEG6           This pin can also be configured as the output of the LED segment driver<br>LCOM60SEG6         This pin can also be configured as the output of the LED segment driver<br>LCOM60 of LCDCFGA to 1 and ANEN of MFCFGP6.1 to 1.           P6.2         IOCELLHP<br>IO, A         9         5         This pin can also be configured as the LCD commons driving output by setting<br>ENCOM6 of LCDCFGA to 1 and ANEN of MFCFGP6.1 to 1.           P6.2         IOCELLHP<br>IO, A         9         5         This pin can also be configured as the CDD commons driving output by setting<br>ENCOM6 of LCDCFG                                                                                                                                                                           | <u>1531C</u> | <u> 30020</u> |        |                       | A Division of [55]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|---------------|--------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P6.1         IOCELLHP<br>I/O, A         10         6         This pin can be configured as the output of the LED segment driving output by setting<br>ENCOM4 of LCDCFGA to 0 and ANEN of MFCFGP6.0 to 1.           P6.1         IOCELLHP<br>I/O, A         10         6         For the configured as the output of the LED segment driving output by setting<br>ENCOM4 of LCDCFGA to 1 and ANEN of MFCFGP6.0 to 1.           P6.1         IOCELLHP<br>I/O, A         10         6         For the configured as the CEX pin for CCP4. CEX is an input<br>for compare/capture mode, and an output for PWM mode.           This pin can also be configured as the cutput of the LED segment driver<br>LCOM/DEEGG         This pin can also be configured as the cutput of the CEA is an input<br>for compare/capture mode, and an output for PWM mode.           TNB pin can also be configured as the output of the LED segment driver<br>LCOM/DEEGG         This pin can also be configured as the output of the LED segment driver<br>LCOM/DEEGG           This pin can be configured as the output of the LED common driver or the<br>segment drived driver<br>SEG29         This pin can be configured as the output of the LED common driver or the<br>segment drived driver<br>SEG29           This pin can be configured as the LCD segment driving output by setting<br>ENCOM6 of LCDCFGA to 1 and ANEN of MFCFGP6.1 to 1.           COM6         This pin can be configured as the CEX pin for CCP3. CEX is an input<br>for compare/capture mode, and an output for PWM mode.           SSN         This pin can also be configured as the CEX pin for CCP3. CEX is an input<br>for compare/capture mode, and an output of the LED common driver or the<br>segment driver </td <td></td> <td>TYPE</td> <td>64 PIN</td> <td>48/<br/>QFN-<br/>48 PIN</td> <td>PIN FUNCTION DESCRIPTION</td> |              | TYPE          | 64 PIN | 48/<br>QFN-<br>48 PIN | PIN FUNCTION DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| P6.1       IOCELLHP<br>I/O, A       10       6       Port 6.1 GPIO.<br>CEX4<br>CEX4<br>This pin can also be configured as the CEX pin for CCP4. CEX is an input<br>for compare/capture mode, and an output for PWM mode.         P6.1       I/OCELLHP<br>I/O, A       10       6       Fins pin can also be configured as the transmit output pin for EUART2.<br>PWM0<br>This pin can also be configured as the PWM0 output         LOBE/COMPARIANCE       PWM0<br>This pin can also be configured as the output of the LED segment driver<br>LOOM6/DSEG6<br>This pin can be configured as the output of the LED common driver or the<br>segment direct driver<br>SEG29<br>This pin can be configured as the LCD segment driving output by setting<br>ENCOM6 of LCDCFGA to 1 and ANEN of MFCFGP6.1 to 1.         COM6<br>This pin can also be configured as the CD commons driving output by setting<br>ENCOM6 of LCDCFGA to 1 and ANEN of MFCFGP6.1 to 1.         P6.2       IOCELLHP<br>I/O, A       9       5         For 6.2 GPIO.       CEX3<br>CEX3<br>This pin can also be configured as the CD commons driving output by setting<br>ENCOM6 of LCDCFGA to 1 and ANEN of MFCFGP6.1 to 1.         P6.2       IOCELLHP<br>I/O, A       9       5         For 6.2 GPIO.       CEX3<br>CEX3<br>This pin can also be configured as the CD commons driving output by setting<br>ENCOM7 of LCDCFGA to 1 and ANEN of MFCFGP6.2 to 1.         P6.2       INS pin can be configured as the output of the LED segment driver<br>LCOM7/DSEG8<br>This pin can be configured as the output of the LED common driver or the<br>segment driver<br>SEG28<br>This pin can be configured as                                                                                                                                                                                                                     |              |               |        |                       | This pin can be configured as the output of the LED segment driver         LCOM5/DSEG5         This pin can be configured as the output of the LED common driver or the segment direct driver         SEG30         This pin can be configured as the LCD segment driving output by setting ENCOM45 of LCDCFGA to 0 and ANEN of MFCFGP6.0 to 1.         COM5         This pin can be configured as the LCD commons driving output by setting                                                                                                                                                                                                                                                                                                                                                                                     |
| P6.2       IOCELLHP       9       5       Fort 6.2 GPIO.         Bost P6.2 GPIO.       CEX3         This pin can also be configured as the CEX pin for CCP3. CEX is an input for compare/capture mode, and an output for PWM mode.         SSN         This pin can also be configured as SPI SSN I/O.         PWM1         This pin can also be configured as the PWM0 output         LSEG28         This pin can be configured as the output of the LED segment driver         LCOM7/DSEG8         This pin can be configured as the output of the LED common driver or the segment direct driver         SEG28         This pin can be configured as the LCD segment driving output by setting ENCOM7 of LCDCFGA to 0 and ANEN of MFCFGP6.2 to 1.         COM7         This pin can be configured as the LCD commons driving output by setting ENCOM7 of LCDCFGA to 1 and ANEN of MFCFGP6.2 to 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | P6.1         |               | 10     | 6                     | Port 6.1 GPIO         8051 P6.1 GPIO.         CEX4         This pin can also be configured as the CEX pin for CCP4. CEX is an input for compare/capture mode, and an output for PWM mode.         TXD2         This pin can also be configured as the transmit output pin for EUART2.         PWM0         This pin can also be configured as the PWM0 output         LSEG29         This pin can be configured as the output of the LED segment driver         LCOM6/DSEG6         This pin can be configured as the output of the LED common driver or the segment direct driver         SEG29         This pin can be configured as the LCD segment driving output by setting ENCOM6 of LCDCFGA to 0 and ANEN of MFCFGP6.1 to 1.         COM6         This pin can be configured as the LCD commons driving output by setting |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | P6.2         |               | 9      | 5                     | Port 6.2 GPIO         8051 P6.2 GPIO.         CEX3         This pin can also be configured as the CEX pin for CCP3. CEX is an input for compare/capture mode, and an output for PWM mode.         SSN         This pin can be configured as SPI SSN I/O.         PWM1         This pin can also be configured as the PWM0 output         LSEG28         This pin can be configured as the output of the LED segment driver         LCOM7/DSEG8         This pin can be configured as the output of the LED common driver or the segment direct driver         SEG28         This pin can be configured as the LCD segment driving output by setting ENCOM7 of LCDCFGA to 0 and ANEN of MFCFGP6.2 to 1.         COM7         This pin can be configured as the LCD commons driving output by setting                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | P6.3         | IOCEL1        | 7      | 3                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |



| <u>IS31C</u> | 55523  |                        |                                       | A Division of 133                                                                                                              |
|--------------|--------|------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| PIN<br>NAME  | TYPE   | LQFP-<br>64 PIN<br>NO. | LQFP-<br>48/<br>QFN-<br>48 PIN<br>NO. | PIN FUNCTION DESCRIPTION                                                                                                       |
|              | I/O, A |                        |                                       | 8051 P6.3 GPIO.                                                                                                                |
|              |        |                        |                                       | BZOUT                                                                                                                          |
|              |        |                        |                                       | This pin can also be configured as the buzzer output                                                                           |
|              |        |                        |                                       | CEX2                                                                                                                           |
|              |        |                        |                                       | This pin can also be configured as the CEX pin for CCP2. CEX is an input for compare/capture mode, and an output for PWM mode. |
|              |        |                        |                                       | RXD2                                                                                                                           |
|              |        |                        |                                       | This pin can also be configured as the receiving input pin for EUART2.                                                         |
|              |        |                        |                                       | TXD4                                                                                                                           |
|              |        |                        |                                       | This pin can also be configured as the transmit output pin for EUART4.                                                         |
|              |        |                        |                                       | RXD4                                                                                                                           |
|              |        |                        |                                       | This pin can also be configured as the receiving input pin for EUART4.                                                         |
|              |        |                        |                                       | MISO                                                                                                                           |
|              |        |                        |                                       | This pin can be configured as SPI MISOI I/O.                                                                                   |
|              |        |                        |                                       | LSEG27                                                                                                                         |
|              |        |                        |                                       | This pin can be configured as the output of the LED segment driver                                                             |
|              |        |                        |                                       | SEG27                                                                                                                          |
|              |        |                        |                                       |                                                                                                                                |
|              |        |                        |                                       | This pin can be configured as the LCD segment driving output by setting ANEN of IOCFGP6.3 to 1.                                |
|              |        |                        |                                       | Port 6.4 GPIO                                                                                                                  |
|              |        |                        |                                       | 8051 P6.4 GPIO.                                                                                                                |
|              |        |                        |                                       | PWM1                                                                                                                           |
|              |        |                        |                                       | This pin can also be configured as the PWM1 output                                                                             |
|              |        |                        |                                       | CEX1                                                                                                                           |
|              |        |                        |                                       | This pin can also be configured as the CEX pin for CCP1. CEX is an input                                                       |
|              |        |                        |                                       | for compare/capture mode, and an output for PWM mode.                                                                          |
|              |        |                        |                                       | TXD2                                                                                                                           |
|              |        |                        |                                       | This pin can also be configured as the transmit output pin for EUART2.                                                         |
|              | IOCELL |                        |                                       | TXD3                                                                                                                           |
| P6.4         | I/O, A | 6                      | 2                                     | This pin can also be configured as the transmit output pin for EUART3.                                                         |
|              | ,      |                        |                                       | RXD3                                                                                                                           |
|              |        |                        |                                       | This pin can also be configured as the receiving input pin for EUART3.                                                         |
|              |        |                        |                                       | MOSI                                                                                                                           |
|              |        |                        |                                       | This pin can be configured as SPI MOSI I/O.                                                                                    |
|              |        |                        |                                       | LSEG26                                                                                                                         |
|              |        |                        |                                       | This pin can be configured as the output of the LED segment driver                                                             |
|              |        |                        |                                       | SEG26                                                                                                                          |
|              |        |                        |                                       | This pin can be configured as the LCD segment driving output by setting                                                        |
|              |        |                        |                                       | ANEN of IOCFGP6.4 to 1.                                                                                                        |
|              |        |                        |                                       | Port 6.5 GPIO                                                                                                                  |
|              |        |                        |                                       | 8051 P6.5 GPIO.                                                                                                                |
|              |        |                        |                                       | TXD4                                                                                                                           |
|              |        |                        |                                       | This pin can also be configured as the transmit output pin for EUART4.                                                         |
|              | IOCELL |                        |                                       | RXD4                                                                                                                           |
| P6.5         | I/O, A | 5                      | 1                                     | This pin can also be configured as the receiving input pin for EUART4.                                                         |
|              | "O, A  |                        |                                       | PWM0                                                                                                                           |
|              |        |                        |                                       | This pin can also be configured as the PWM0 output                                                                             |
|              |        |                        |                                       | BZOUT                                                                                                                          |
|              |        |                        |                                       | This pin can also be configured as the buzzer output                                                                           |
|              |        |                        |                                       | CEX0                                                                                                                           |
|              |        |                        |                                       |                                                                                                                                |



| 10010        |        |                        |                                       | A Division of 📶                                                                                                                                                                                                          |
|--------------|--------|------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIN<br>NAME  | TYPE   | LQFP-<br>64 Pin<br>NO. | LQFP-<br>48/<br>QFN-<br>48 PIN<br>NO. | PIN FUNCTION DESCRIPTION                                                                                                                                                                                                 |
|              |        |                        |                                       | This pin can also be configured as the CEX pin for CCP0. CEX is an input for compare/capture mode, and an output for PWM mode.                                                                                           |
|              |        |                        |                                       | SCK                                                                                                                                                                                                                      |
|              |        |                        |                                       | This pin can be configured as SPI SCK I/O.                                                                                                                                                                               |
|              |        |                        |                                       | LSEG25                                                                                                                                                                                                                   |
|              |        |                        |                                       | This pin can be configured as the output of the LED segment driver                                                                                                                                                       |
|              |        |                        |                                       | SEG25                                                                                                                                                                                                                    |
|              |        |                        |                                       | This pin can be configured as the LCD segment driving output by setting ANEN of IOCFGP6.5 to 1.                                                                                                                          |
|              |        |                        |                                       | Port 6.6 GPIO                                                                                                                                                                                                            |
|              |        |                        |                                       | 8051 P6.6 GPIO.                                                                                                                                                                                                          |
|              |        |                        |                                       | CLKO                                                                                                                                                                                                                     |
|              |        |                        |                                       | This pin can be configured as clock output pin.                                                                                                                                                                          |
|              |        |                        |                                       | TXD3                                                                                                                                                                                                                     |
|              |        |                        |                                       | This pin can also be configured as the transmit output pin for EUART3.                                                                                                                                                   |
| P6.6         | IOCELL | 4                      | -                                     | RXD3                                                                                                                                                                                                                     |
|              | I/O, A |                        |                                       | This pin can also be configured as the receiving input pin for EUART3.                                                                                                                                                   |
|              |        |                        |                                       | SSN                                                                                                                                                                                                                      |
|              |        |                        |                                       | This pin can be configured as SPI SSN I/O.                                                                                                                                                                               |
|              |        |                        |                                       | SEG24                                                                                                                                                                                                                    |
|              |        |                        |                                       | This pin can be configured as the LCD segment driving output by setting ANEN of IOCFGP6.6 to 1.                                                                                                                          |
|              |        |                        |                                       | Port 6.7 GPIO                                                                                                                                                                                                            |
|              |        |                        |                                       | 8051 P6.7 GPIO.                                                                                                                                                                                                          |
| P6.7         | IOCELL | 63                     | -                                     | PLLLPF                                                                                                                                                                                                                   |
|              | I/O, A |                        |                                       | This pin should be configured as PLL low pass filter by setting ANEN of IOCFGP6.7 when PLL is in use.                                                                                                                    |
| RTCXO<br>*1  | А      | 3                      | -                                     | RTC Crystal Output.                                                                                                                                                                                                      |
| RXCXI<br>*1  | А      | 2                      | -                                     | RTC Crystal Input                                                                                                                                                                                                        |
| VDDRTC<br>*1 | Р      | 1                      | -                                     | RTC Supply Voltage. VDDRTC is an independent power supply for RTC.<br>This should be 1.8V to 5.5V range.                                                                                                                 |
| VSS          | G      | 24, 64                 | 19,<br>48                             | Ground connection.                                                                                                                                                                                                       |
| VDD          | Р      | 8, 42                  | 4, 30                                 | VDD supplies power to I/O buffers as well as analog circuits such as ADC and comparators. A good decoupling capacitor between VDD and VSS pins is critical for good performance. VDD ranges from 2.5V to 5.5V            |
| VDDC         | Р      | 43                     | 31                                    | Supply voltage for internal circuits<br>Typical 1.6V – 2.0V and should have external decoupling capacitor > 1uF.                                                                                                         |
| RSTN         | I/O, A | 44                     | 32                                    | Typically connect a resistor to VDD and a capacitor to VSS.<br>RSTN is pulled low actively when LVR occurs. The threshold of RSTN is<br>set at 0.3VDD. RSTN is also used for special test mode and writer mode<br>entry. |
|              |        |                        |                                       | Reset Low Active.                                                                                                                                                                                                        |
|              |        |                        |                                       | 1                                                                                                                                                                                                                        |

Note: "P" denotes power supply pins

"G" denotes ground pins. All VSS pins are internally shorted resistively.

"O", "IO", "A" denotes output only, input/output, and analog types.

"IOCELL" denotes standard IOCELL.

"IOCELLHN" denotes high sink current Pad.

"IOCELLHP" denotes high source current pad.



"IOCELL2A" denotes IOCELL with two analog inputs.

Remark: \*1 Due to its low leakage requirement, VDDRTC, RTCXI, and RTCXO have lower ESD rating at 1KV(Human Body Mode). If RTC function is not used, all these pins should be tied to VSS externally.



### IS31CS5523 MEMORY MAP

There are total 256 bytes internal RAM in IS31CS5523, the same as standard 8052. There are total 1792 bytes auxiliary RAM allocated in the 8051 extended RAM area 0x0100h – 0x07FFh. Programs can use "MOVX" instruction to access the XRAM. The 64KB embedded flash occupies the code address space from 0x0000h – 0xFFFFh. The CPU reset to address 0xF000h. The memory map is shown in the following:





### REGISTER MAP SFR(0x80 – 0xFF) and XFR (0xA000 – 0xAFFF)

The SFR address map maintains maximum compatibilities to most commonly used 8051 like MCU. The following table shows the SFR address map. Since SFR can be accessed by direct addressing mode, registers of built-in peripherals that require fast access are mostly located in SFR. XFR is mainly used for on-chip peripheral control and configurations.

|      | 0     | 1      | 2      | 3        | 4       | 5        | 6        | 7      |
|------|-------|--------|--------|----------|---------|----------|----------|--------|
| 0XF0 | В     |        | CLSR   | CHSR     | I2CMSA  | I2CMCR   | I2CMBUF  | I2CMTP |
| 0XE0 | ACC   | PCACON | CCAP3L | CCAP3H   | CCAP4L  | CCAP4H   | CCAP5L   | CCAP5H |
| 0XD0 | PSW   | PCAMOD | CCAP0L | CCAP0H   | CCAP1L  | CCAP1H   | CCAP2L   | CCAP2H |
| 0XC0 | P6    |        | SCON2  | I2CMTO   | PMR     | STATUS   | MCON     | ТА     |
| 0XB0 | P3    | -      | CCAPM0 | CCAPM1   | CCAPM2  | CCAPM3   | CCAPM4   | CCAPM5 |
| 0XA0 | P2    | SPICR  | SPIMR  | SPIST    | SPIDATA | SFIFO2   | SBUF2    | SINT2  |
| 0X90 | P1    | EXIF   | WTST   | DPX      | CMPST   | DPX1     | SFIFO4   | SBUF4  |
| 0X80 | P0    | SP     | DPL    | DPH      | DPL1    | DPH1     | DPS      | PCON   |
|      | 8     | 9      | А      | В        | С       | D        | E        | F      |
| 0XF8 | EXIP  | MD0    | MD1    | MD2      | MD3     | MD4      | MD5      | ARCON  |
| 0XE8 | EXIE  | СН     | MXAX   | I2CSCON1 | I2CSST1 | I2CSADR1 | I2CSDAT1 | P4     |
| 0XD8 | WDCON | CL     | DPXR   | I2CSCON2 | I2CSST2 | I2CSADR2 | I2CSDAT2 | P5     |
| 0XC8 | T2CON | TB     | RLDL   | RLDH     | TL2     | TH2      | ADCCTL   | T34CON |
| 0XB8 | IP    | ADCPGA | ADCL   | ADCH     | SCON3   | SFIFO3   | SBUF3    | SINT3  |
| 0XA8 | IE    | ADCCFG | -      | -        | TL4     | TH4      | TL3      | TH3    |
| 0X98 | SCON0 | SBUF0  | SINT4  | ESP      | SCON4   | ACON     | I2CSADR3 | WKMASK |
| 0X88 | TCON  | TMOD   | TL0    | TL1      | TH0     | TH1      | CKCON    | CKSEL  |

### IS31CS5523 REGISTER MAP XFR (0xA000 – 0xAFFF)

|                              | 0                                      | 1                                                  | 2                        | 3                                      | 4                                 | 5                   | 6                                        | 7                             |
|------------------------------|----------------------------------------|----------------------------------------------------|--------------------------|----------------------------------------|-----------------------------------|---------------------|------------------------------------------|-------------------------------|
| A000                         | REGTRM                                 | IOSCITRM                                           | IOSCVTRM                 | T5CON                                  | TL5                               | TH5                 | TT5                                      |                               |
| A010                         | LVDCFG                                 | LVDTHD                                             | FLSHADM                  | INTPCT1                                | INTPCT2                           | LVDTHH              | PGACFG                                   | COMPCFG                       |
| A020                         | FLSHCMD                                | FLSHDAT                                            | FLSHADH                  | FLSHADL                                | ISPCLKF                           | CNTPCTL             | CNTPCTH                                  | -                             |
| A030                         | CMPCFGAB                               | CMPCFGCD                                           | CMPVTH0                  | CMPVTH1                                | -                                 | -                   | PLLM                                     | PLLN                          |
| A040                         | IOCFGP0.0                              | IOCFGP0.1                                          | IOCFGP0.2                | IOCFGP0.3                              | IOCFGP0.4                         | IOCFGP0.5           | IOCFGP0.6                                | IOCFGP0.7                     |
| A050                         | MFCFGP0.0                              | MFCFGP0.1                                          | MFCFGP0.2                | MFCFGP0.3                              | MFCFGP0.4                         | MFCFGP0.5           | MFCFGP0.6                                | MFCFGP0.7                     |
| A060                         | IOCFGP2.0                              | IOCFGP2.1                                          | IOCFGP2.2                | IOCFGP2.3                              | IOCFGP2.4                         | IOCFGP2.5           | IOCFGP2.6                                | IOCFGP2.7                     |
| A070                         | MFCFGP2.0                              | MFCFGP2.1                                          | MFCFGP2.2                | MFCFGP2.3                              | MFCFGP2.4                         | MFCFGP2.5           | MFCFGP2.6                                | MFCFGP2.7                     |
|                              | 8                                      | 9                                                  | А                        | В                                      | С                                 | D                   | E                                        | F                             |
|                              |                                        | _                                                  |                          |                                        |                                   |                     |                                          | _                             |
| A008                         | RTCSCND0                               |                                                    | RTCSCND2                 | RTCSCND3                               | -                                 | -                   | RTCCMD                                   | -                             |
| A008<br>A018                 | RTCSCND0<br>-                          |                                                    | RTCSCND2<br>-            | RTCSCND3<br>-                          | -                                 | -                   |                                          | -                             |
|                              | RTCSCND0<br>-<br>PIOEDGR0              |                                                    | RTCSCND2<br>-<br>-       | RTCSCND3<br>-<br>PIOEDGR3              | -<br>-<br>PIOEDGR4                | -                   |                                          | -<br>CLKOUT                   |
| A018                         | -                                      | RTCSCND1<br>-                                      | RTCSCND2<br>-<br>-<br>-  | -                                      |                                   | -<br>-<br>-<br>-    | RTCCMD<br>-                              | -                             |
| A018<br>A028                 | -<br>PIOEDGR0                          | RTCSCND1<br>-<br>PIOEDGR1                          | -                        | -<br>PIOEDGR3                          | PIOEDGR4                          | -                   | RTCCMD<br>-                              | -                             |
| A018<br>A028<br>A038<br>A048 | -<br>PIOEDGR0<br>PIOEDGF0<br>IOCFGP1.0 | RTCSCND1<br>-<br>PIOEDGR1<br>PIOEDGF1<br>IOCFGP1.1 | -<br>-<br>-<br>IOCFGP1.2 | -<br>PIOEDGR3<br>PIOEDGF3<br>IOCFGP1.3 | PIOEDGR4<br>PIOEDGF4<br>IOCFGP1.4 | -<br>-<br>IOCFGP1.5 | RTCCMD<br>-<br>GPWKCFG<br>-<br>IOCFGP1.6 | -<br>-<br>CLKOUT<br>-         |
| A018<br>A028<br>A038<br>A048 | -<br>PIOEDGR0<br>PIOEDGF0<br>IOCFGP1.0 | RTCSCND1<br>-<br>PIOEDGR1<br>PIOEDGF1<br>IOCFGP1.1 | -<br>-<br>-<br>IOCFGP1.2 | -<br>PIOEDGR3<br>PIOEDGF3<br>IOCFGP1.3 | PIOEDGR4<br>PIOEDGF4<br>IOCFGP1.4 | -<br>-<br>IOCFGP1.5 | RTCCMD<br>-<br>GPWKCFG<br>-<br>IOCFGP1.6 | -<br>CLKOUT<br>-<br>IOCFGP1.7 |

|                              | 0                                                         | 1                                                         | 2                                                         | 3                                                         | 4                                                       | 5                                                   | 6                                        | 7                                        |
|------------------------------|-----------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------|---------------------------------------------------------|-----------------------------------------------------|------------------------------------------|------------------------------------------|
| A080                         | -                                                         | -                                                         | -                                                         | -                                                         | -                                                       | -                                                   | -                                        | -                                        |
| A090                         | LINCTRL                                                   | LINCNTRH                                                  | LINCNTRL                                                  | LINSBRH                                                   | LINSBRL                                                 | LININT                                              | LININTEN                                 | -                                        |
| A0A0                         | -                                                         | SBAUD3H -                                                 | SBAUD3L-                                                  | SBAUD4H -                                                 | SBAUD4L-                                                | PCACPS                                              | CLRLD                                    | CHRLD                                    |
| A0B0                         | LINTCON                                                   | TXDTOL                                                    | TXDTOH                                                    | RXDTOL                                                    | RXDTOH                                                  | BSDCLR                                              | BSDACT                                   | BSDWKC                                   |
| A0C0                         | IOCFGP4.0                                                 | IOCFGP4.1                                                 | IOCFGP4.2                                                 | IOCFGP4.3                                                 | IOCFGP4.4                                               | IOCFGP4.5                                           | IOCFGP4.6                                | IOCFGP4.7                                |
| A0D0                         | MFCFGP4.0                                                 | MFCFGP4.1                                                 | MFCFGP4.2                                                 | MFCFGP4.3                                                 | MFCFGP4.4                                               | MFCFGP4.5                                           | MFCFGP4.6                                | MFCFGP4.7                                |
| A0E0                         | BPINTF                                                    | BPINTE                                                    | BPINTC                                                    | BPCTRL                                                    | PC5AL                                                   | PC5AH                                               | PC5AT                                    | -                                        |
| A0F0                         | PC1AL                                                     | PC1AH                                                     | PC1AT                                                     | -                                                         | PC2AL                                                   | PC2AH                                               | PC2AT                                    | -                                        |
|                              |                                                           |                                                           |                                                           |                                                           |                                                         |                                                     |                                          |                                          |
|                              | 8                                                         | 9                                                         | А                                                         | В                                                         | С                                                       | D                                                   | E                                        | F                                        |
| A088                         | 8<br>PWM0CFG                                              | 9<br>PWM0DTY                                              | A<br>PWM1CFG                                              | B<br>PWM1DTY                                              | C<br>PWMFG                                              | D<br>-                                              | E<br>-                                   | F<br>-                                   |
| A088<br>A098                 | •                                                         | •                                                         |                                                           | _                                                         | -                                                       | D<br>-<br>DBPCNXT                                   | E<br>-<br>-                              | F<br>-<br>-                              |
|                              | PWM0CFG                                                   | PWM0DTY                                                   | PWM1CFG                                                   | PWM1DTY                                                   | PWMFG                                                   | -                                                   | E<br>-<br>-<br>IOCFGP6.6                 | F<br>-<br>-<br>IOCFGP6.7                 |
| A098                         | PWM0CFG<br>DBPCIDL                                        | PWM0DTY<br>DBPCIDH<br>IOCFGP6.1                           | PWM1CFG<br>DBPCIDT<br>IOCFGP6.2                           | PWM1DTY<br>DBPCNXL                                        | PWMFG<br>DBPCNXH<br>IOCFGP6.4                           | -<br>DBPCNXT<br>IOCFGP6.5                           | -<br>-<br>IOCFGP6.6                      | -<br>IOCFGP6.7                           |
| A098<br>A0A8                 | PWM0CFG<br>DBPCIDL<br>IOCFGP6.0                           | PWM0DTY<br>DBPCIDH<br>IOCFGP6.1                           | PWM1CFG<br>DBPCIDT<br>IOCFGP6.2                           | PWM1DTY<br>DBPCNXL<br>IOCFGP6.3                           | PWMFG<br>DBPCNXH<br>IOCFGP6.4                           | -<br>DBPCNXT<br>IOCFGP6.5                           | -<br>-<br>IOCFGP6.6                      | -<br>IOCFGP6.7                           |
| A098<br>A0A8<br>A0B8         | PWM0CFG<br>DBPCIDL<br>IOCFGP6.0<br>MFCFGP6.0              | PWM0DTY<br>DBPCIDH<br>IOCFGP6.1<br>MFCFGP6.1<br>IOCFGP5.1 | PWM1CFG<br>DBPCIDT<br>IOCFGP6.2<br>MFCFGP6.2              | PWM1DTY<br>DBPCNXL<br>IOCFGP6.3<br>MFCFGP6.3<br>IOCFGP5.3 | PWMFG<br>DBPCNXH<br>IOCFGP6.4<br>MFCFGP6.4<br>IOCFGP5.4 | -<br>DBPCNXT<br>IOCFGP6.5<br>MFCFGP6.5<br>IOCFGP5.5 | -<br>IOCFGP6.6<br>MFCFGP6.6<br>IOCFGP5.6 | -<br>IOCFGP6.7<br>MFCFGP6.7<br>IOCFGP5.7 |
| A098<br>A0A8<br>A0B8<br>A0C8 | PWM0CFG<br>DBPCIDL<br>IOCFGP6.0<br>MFCFGP6.0<br>IOCFGP5.0 | PWM0DTY<br>DBPCIDH<br>IOCFGP6.1<br>MFCFGP6.1<br>IOCFGP5.1 | PWM1CFG<br>DBPCIDT<br>IOCFGP6.2<br>MFCFGP6.2<br>IOCFGP5.2 | PWM1DTY<br>DBPCNXL<br>IOCFGP6.3<br>MFCFGP6.3<br>IOCFGP5.3 | PWMFG<br>DBPCNXH<br>IOCFGP6.4<br>MFCFGP6.4<br>IOCFGP5.4 | -<br>DBPCNXT<br>IOCFGP6.5<br>MFCFGP6.5<br>IOCFGP5.5 | -<br>IOCFGP6.6<br>MFCFGP6.6<br>IOCFGP5.6 | -<br>IOCFGP6.7<br>MFCFGP6.7<br>IOCFGP5.7 |





|      | 0          | 1         | 2         | 3         | 4         | 5         | 6         | 7         |
|------|------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| A100 | DISPDAT00- | DISPDAT01 | DISPDAT02 | DISPDAT03 | DISPDAT04 | DISPDAT05 | DISPDAT06 | DISPDAT07 |
| A110 | DISPDAT16- | DISPDAT17 | DISPDAT18 | DISPDAT19 | DISPDAT20 | DISPDAT21 | DISPDAT22 | DISPDAT23 |
| A120 | LCDCSL     | LCDCSH    | LCDCFGA   | LCDCFGB   | LCDCFGC   | -         | -         | -         |
| A130 | TKCCFG     | TKCAFG    | TKCFFG    | TKCATH0   | TKCATH1   | TKCATH2   | -         | -         |
| A140 | TKCTMR0    | TKCTMR1   | TKCTMR2   | -         | TKCVAL0   | TKCVAL1   | TKCVAL2   | -         |
| A150 | TKCCFGII   | TKCAFGII  | TKCCMDII  | TKCCNTL   | TKCCNTH   | -         | -         | -         |
| A160 | -          | -         | -         | -         | -         | -         | -         | -         |
| A170 | -          | -         | -         | -         | -         | -         | -         | -         |
|      | 8          | 9         | А         | В         | С         | D         | Е         | F         |
| A108 | DISPDAT08- | DISPDAT09 | DISPDAT10 | DISPDAT11 | DISPDAT12 | DISPDAT13 | DISPDAT14 | DISPDAT15 |
| A118 | DISPDAT24- | DISPDAT25 | DISPDAT26 | DISPDAT27 | DISPDAT28 | DISPDAT29 | DISPDAT30 | DISPDAT31 |
| A128 | BZFRQ      | BZFMCFG   | BZSNFMCT  | BZCFG     | BZSNMUTE  | -         | -         | -         |
| A138 | CAPMVFT    | CAPMVFH   | CAPMVFM   | CAPMVFL   | CAPMVST   | CAPMVSH   | CAPMVSM   | CAPMVSL   |
| A148 | TKCMVF0    | TKCMVF1   | TKCMVF2   | -         | TKCMVS0   | TKCMVS1   | TKCMVS2   | -         |
| A158 | -          | -         | -         | -         | -         | -         | -         | -         |
| A168 | -          | -         | -         | -         | -         | -         | -         | -         |
| A178 | -          | -         | -         | -         | -         | -         | -         | -         |



### 1. Enhanced 1-Cycle 8051 CPU

The CPU core is an enhanced version of standard 8051 used by series of ISSI MCU products. The CPU core is in RISC architecture and maintains binary instruction set compatible with the industry standard 8051. There is average 10 times performance enhancement in typical applications. The CPU operates at 20-bit addressing space that allows up to 1M bytes of program and data space for expansion. The CPU includes the following enhanced features compared with standard 8051:

- 16-bit LARGE addressing mode and 20-bit FLAT addressing mode control register ACON
- Two data pointers DPTR and DPTR1, and additional DPS, DPX, DPX1, MXAX registers for MOVX instruction
- 8-bit stack pointer for LARGE mode and 16-bit extended stack pointer for FLAT mode control register ESP
- Hardware Multiplication and Division Unit (MDU) provides 12 times faster performance using MD[5-0] and ARCON
- Programmable wait state for program space for on-chip flash memory using WTST register
- 256 Bytes of Direct Data Memory
- Enhanced Interrupt Controller allows 15 interrupt sources and 2 priority levels.
- Power Saving modes include IDLE mode, Power Management mode (PMM), and STOP mode. The PMM mode also supports switchback features.
- Access Control of critical registers TA, and TB registers
- Eight break pointers allows integration of common IDE

In addition to standard 8051 peripherals, the CPU core also integrates the following peripherals. These peripherals are in the same CPU clock domain.

- Six 8-Bit I/O ports
- ◆ 30-bit Watch Dog Timer. WDT, WDCON, and CKCON registers
- Three 16-bit Timers, T0/T1 and T2. TCON, RLDL, RLDH, TL2, TH2, and T2CON registers
- UART0.
- I<sup>2</sup>C Master Controller. I2CMSA, I2CMCR, I2CMBUF, and I2CMTP register.



The following sections describe in detail these enhanced features and peripherals. Assuming readers are familiar with 8051 standard operations and peripherals, the compatible functions is not covered here.



#### 1.1 System Reset

After system reset, all registers resume the default value. The default value is shown in the register description. The reset conditions include power on/off reset, external RSTN pin being pulled low, low supply voltage detection reset, and WDT reset. The block diagram illustrating these reset conditions is shown as follows:



The power on/off reset (POR) is asserted when VDD is less than 1.6V or VDDC is less than 1.5V. The external RSTN pin can also generate reset to the device. In typical applications, the RSTN should have a resister (R1) connected to VDD and a capacitor (C1) to ground. For a system with a hardware reset control, there is usually a button switch connecting RSTN pin to ground. When the switch is pressed, it causes RSTN to short to ground, and the device enters reset state. The RSTN logic has a built-in filter that ignores RSTN duration shorter than 5usec. It is, therefore, recommended that RSTN needs to be actively pulled low for at least 50usec to guarantee a solid reset. The LVD circuits can detect the main supply voltage level VDD and the threshold can be adjusted. LVD reset is disabled by default, yet may be enabled by the software. The LVD output can be enabled to generate LVR (Low Voltage Reset). Both POR and LVR will also forces RSTN low. This ensures a solid and extended reset when the voltage supply to the internal logic and flash memory is lower than the rated level.

The last reset source is from the watchdog counter(WDT). The WDT reset function is enabled whenever a system reset occurs, and WDT timeout is set to maximum. It is recommended that all software should keep WDT enabled to ensure reliable software executions.

The program counter is loaded with 0x07000 after reset. This differs from standard 8051. In typical cases, 0x0F000 starts Calibration and ISP boot codes and then jumps to 0x0000. The clock selection after reset is set to using internal oscillator automatically. The IOSC is disabled only in STOP and SLEEP modes.

#### 1.2 <u>CPU Registers</u>

#### ACC (0xE0) Accumulator R/W (0x00)

|    | 7 | 6        | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----|---|----------|---|---|---|---|---|---|--|
| RD |   | ACC[7-0] |   |   |   |   |   |   |  |
| WR |   | ACC[7-0] |   |   |   |   |   |   |  |

ACC is the CPU accumulator register and is involved in direct operations of many instructions. ACC is bit addressable.

#### B (0xF0) B Register R/W (0x00)

|    | 7      | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|--------|---|---|---|---|---|---|---|
| RD | B[7-0] |   |   |   |   |   |   |   |
| WR | B[7-0] |   |   |   |   |   |   |   |



B register is used in standard 8051 multiply and divide instructions and also used as an auxiliary register for temporary storage. B is also bit addressable.

#### PSW (0xD0) Program Status Word R/W (0x00)

|    | 7        | 6          | 5  | 4   | 3   | 2  | 1  | 0 |
|----|----------|------------|----|-----|-----|----|----|---|
| RD | CY       | AC         | FO | RS1 | RS0 | OV | UD | Р |
| WR | CY       | AC         | FO | RS1 | RS0 | OV | UD | Р |
|    | <u>v</u> | Carry Flac | N  |     |     |    |    |   |

| ACAuxiliary Carry Flag (BCD OperationsF0General PurposeRS1,RS0Register Bank SelectOVOverflow FlagUDUser Defined (reserved)PParity Flag | CY      | Carry Flag                            |
|----------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------------|
| RS1,RS0Register Bank SelectOVOverflow FlagUDUser Defined (reserved)                                                                    | AC      | Auxiliary Carry Flag (BCD Operations) |
| OVOverflow FlagUDUser Defined (reserved)                                                                                               | F0      | General Purpose                       |
| UD User Defined (reserved)                                                                                                             | RS1,RS0 | Register Bank Select                  |
| · · · · · · · · · · · · · · · · · · ·                                                                                                  | OV      | Overflow Flag                         |
| P Parity Flag                                                                                                                          | UD      | User Defined (reserved)               |
|                                                                                                                                        | Р       | Parity Flag                           |

#### SP (0x81) Stack Pointer R/W (0x00)

|    | 7 | 6       | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----|---|---------|---|---|---|---|---|---|--|--|
| RD |   | SP[7-0] |   |   |   |   |   |   |  |  |
| WR |   | SP[7-0] |   |   |   |   |   |   |  |  |

PUSH will result ACC to be written to SP+1 address. POP will load ACC from IRAM with the address of SP.

#### ESP (0x9B) Extended Stack Pointer R/W (0x00)

|    | 7        | 6        | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----|----------|----------|---|---|---|---|---|---|--|
| RD | ESP[7-0] |          |   |   |   |   |   |   |  |
| WR |          | ESP[7-0] |   |   |   |   |   |   |  |

In FLAT address mode, ESP and SP together form a 16-bit address for stack pointer. ESP holds the higher byte of the 16-bit address.

#### STATUS (0xC5) Program Status Word RO(0x00)

|                                 | 7     | 6                                            | 5               | 4              | 3            | 2     | 1     | 0     |  |  |  |
|---------------------------------|-------|----------------------------------------------|-----------------|----------------|--------------|-------|-------|-------|--|--|--|
| RD                              | -     | HIP                                          | LIP             | -              | SPTA1        | SPRA1 | SPTA0 | SPRA0 |  |  |  |
| WR                              | -     | -                                            | -               | -              | -            | -     | -     | -     |  |  |  |
|                                 | HIP   | High Prior                                   | ity Interrupt S | tatus          |              |       |       |       |  |  |  |
|                                 |       | HIP=0 ind                                    | icates no HP    | interrupt      |              |       |       |       |  |  |  |
|                                 |       | HIP=1 ind                                    | icates HP inte  | errupt progres | sing         |       |       |       |  |  |  |
|                                 | LIP   | Low Priori                                   | ty Interrupt St | atus           |              |       |       |       |  |  |  |
| LIP=0 indicates no LP interrupt |       |                                              |                 |                |              |       |       |       |  |  |  |
|                                 |       | LIP=1 indi                                   | cates LP inte   | rrupt progress | ing          |       |       |       |  |  |  |
|                                 | SPTA1 | UART1 Tr                                     | ansmit Activit  | y Status       |              |       |       |       |  |  |  |
|                                 |       | SPTA1=0 indicates no UART1 transmit activity |                 |                |              |       |       |       |  |  |  |
|                                 |       | SPTA1=1                                      | indicates no    | JART1 transn   | nit active   |       |       |       |  |  |  |
|                                 | SPRA1 | UART1 R                                      | eceive Activity | / Status       |              |       |       |       |  |  |  |
|                                 |       | SPRA1=0                                      | indicates no    | UART1 receiv   | e activity   |       |       |       |  |  |  |
|                                 |       | SPRA1=1                                      | indicates no    | UART1 receiv   | e active     |       |       |       |  |  |  |
|                                 | SPTA0 | UART0 Tr                                     | ansmit Activit  | y Status       |              |       |       |       |  |  |  |
|                                 |       | SPTA0=0                                      | indicates no    | JART0 transn   | nit activity |       |       |       |  |  |  |
|                                 |       | SPTA0=1                                      | indicates no    | JART0 transn   | nit active   |       |       |       |  |  |  |
|                                 | SPRA0 |                                              | eceive Activity |                |              |       |       |       |  |  |  |
|                                 |       | SPRA0=0                                      | indicates no    | UART0 receiv   | e activity   |       |       |       |  |  |  |
|                                 |       | SPRA0=1                                      | indicates no    | UART0 receiv   | e active     |       |       |       |  |  |  |

The program should check status conditions before entering SLEEP, STOP, IDLE, or PMM modes to prevent loss of intended functions from delayed entry until these events are finished.

#### 1.3 Addressing Timing and Memory Modes

The clock speed of an MCU with embedded flash memory is usually limited by the access time of on-chip flash memory. While in modern process technology, the CPU can operate up to 100MHz to 200MHz, but the access



time of flash memory is usually around 20 nanoseconds and thus limiting the clock rate to lower than 50MHz. To alleviate this problem, a programmable wait state function is incorporated to allow faster CPU clock rate however slower embedded flash memory. The wait state is controlled by WTST register as shown in the following,

#### WTST (0x92) R/W (0x07)

WTST[3-0]

|    | 7 | 6 | 5 | 4 | 3     | 2     | 1     | 0     |
|----|---|---|---|---|-------|-------|-------|-------|
| RD | - | - | - | - | WTST3 | WTST2 | WTST1 | WTST0 |
| WR | - | - | - | - | WTST3 | WTST2 | WTST1 | WTST0 |

WTST is wait state register that controls the program access wait state only.

| Vait State Control | register. WTST | sets the wait state | e in CPU clock pe | riod             |
|--------------------|----------------|---------------------|-------------------|------------------|
| WTST3              | WTST2          | WTST1               | WTST0             | Wait State Cycle |
| 0                  | 0              | 0                   | 0                 | 1                |
| 0                  | 0              | 0                   | 1                 | 2                |
| 0                  | 0              | 1                   | 0                 | 3                |
| 0                  | 0              | 1                   | 1                 | 4                |
| 0                  | 1              | 0                   | 0                 | 5                |
| 0                  | 1              | 0                   | 1                 | 6                |
| 0                  | 1              | 1                   | 0                 | 7                |
| 0                  | 1              | 1                   | 1                 | 8                |
| 1                  | 0              | 0                   | 0                 | 9                |
| 1                  | 0              | 0                   | 1                 | 10               |
| 1                  | 0              | 1                   | 0                 | 11               |
| 1                  | 0              | 1                   | 1                 | 12               |
| 1                  | 1              | 0                   | 0                 | 13               |
| 1                  | 1              | 0                   | 1                 | 14               |
| 1                  | 1              | 1                   | 0                 | 15               |
| 1                  | 1              | 1                   | 1                 | 16               |

The default setting of the program wait state register after reset is 0x07 and the software must initialize the setting to change the wait state setting. For typical embedded flash, the read access time is specified as 30 nsec. Therefore the user should set the WTST register according to the SYSCLK frequency. For example, using a SYSCLK of 4MHz, the WTST can be set to minimum because one clock period is 250 nsec which is longer than the embedded flash access time. If SYSCLK is above 16MHz, then WTST should be set higher than 1 to allow enough read access time.

#### MCON (0xC6) XRAM Relocation Register R/W (0x00) TA Protected

|    | 7         | 6         | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----|-----------|-----------|---|---|---|---|---|---|--|
| RD | MCON[7-0] |           |   |   |   |   |   |   |  |
| WR |           | MCON[7-0] |   |   |   |   |   |   |  |

MCON holds the starting address of XRAM in 4KB steps. For example, if MCON[7-0]=0x01, the starting address is 0x001000h. MCON is not meaningful in IS31CS5523 because it only contains on-chip XRAM and MCON should not be modified from 0x00.

The LARGE mode, addressing mode is compatible with standard 8051 in 16-bit address. FLAT mode extends the program address to 20-bit and expands the stack space to 16-bit data space. The data space is always 16-bit in either LARGE or FLAT mode.

#### ACON (0x9D) R/W (0x00) TA

|    | 7 | 6 | 5       | 4 | 3      | 2  | 1   | 0   |
|----|---|---|---------|---|--------|----|-----|-----|
| RD | - | - | INTVSEL | - | DPXREN | SA | AM1 | AM0 |
| WR | - | - | INTVSEL | - | DPXREN | SA | AM1 | AM0 |

ACON is addressing mode control register.

DPXREN DPXR Register Control Bit.



|          | If DPXREN is 0, "MOVX, @Ri" instruction uses P2 (0xA0) registerand XRAM Address [15-8]. |
|----------|-----------------------------------------------------------------------------------------|
|          | If DPXREN is 1, DPXR (0xDA) register and XRAM Address [15-8] is used.                   |
| SA       | Extended Stack Address Mode Indicator. This bit is read-only.                           |
|          | 0 – 8051 standard stack mode where stack resides in internal 256-byte memory            |
|          | 1 – Extended stack mode. Stack pointer is ESP:SP in 16-bit addressing to data space.    |
| AM1, AM0 | AM1 and AM0 Address Mode Control Bits                                                   |
|          | 00 – LARGE address mode in 16-bit                                                       |
|          | 1x – FLAT address mode with 20-bit program address                                      |

1.4 MOVX A,@Ri Instructions

#### DPXR (0xDA) R/W (0x00)

|    | 7 | 6         | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----|---|-----------|---|---|---|---|---|---|--|--|
| RD |   | DPXR[7-0] |   |   |   |   |   |   |  |  |
| WR |   | DPXR[7-0] |   |   |   |   |   |   |  |  |

DPXR is used to replace P2[7-0] for high byte of XRAM address bit[15-7] for "MOVX, @Ri" instructions only if DPXREN=1.

#### MXAX (0xEA) MOVX Extended Address Register R/W (0x00)

|    | 7 | 6         | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----|---|-----------|---|---|---|---|---|---|--|--|
| RD |   | MXAX[7-0] |   |   |   |   |   |   |  |  |
| WR |   | MXAX[7-0] |   |   |   |   |   |   |  |  |

MXAX is used to provide top 8-bit address for "MOVX @Ri" instructions only. MXAX does not affect other MOVX instructions.

When accessing XRAM using "MOVX, @DPTR" instruction, the address of XRAM access is formed by DPHi:DPLi depending on which data pointer is selected. Another form of MOVX instruction is "MOVX, @Ri". This instruction provides an efficient programming method to move content within a 256-byte data block. In "@RI" instruction, the XRAM address [15-7] can be derived from two sources. If ACON.DPXREN = 0, the high order address [15-8] is from P2 (0xA0), if ACON.DPXREN = 1, the high order address is from DPXR (0xDA) register.

The maximum addressing space of XRAM is up to 16MB thus requiring 24-bit address. For "MOVX, @DPTR", the XRAMADDR [23-16] is from either DPX (0x93) or DPX1 (0x95) depending on which data pointer is selected. For "MOVX, @Ri", the XRAMUADDR [23-16] is from MXAX (0xEA) register.

#### 1.5 Dual Data Pointers and MOVX operations

In standard 8051/8052, there is only one data pointers DPH:DPL to perform MOVX. The enhanced CPU provides 2<sup>nd</sup> data pointer DPH1:DPL1 to speed up the movement, or copying of data block. The active DPTR is selected by setting DPS (Data Pointer Select) register. Through the control DPS, efficient programming can be achieved.

#### DPS (0x86) Data Pointer Select R/W (0x00)

| have incre                                                                                                                                                                           |                         |            |                                                                                                 | 2<br>-<br>-<br>TR, "INC DPT |                                                  |                                                           |  |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------------|-------------------------------------------------------------------------------------------------|-----------------------------|--------------------------------------------------|-----------------------------------------------------------|--|--|--|--|--|
| ID0<br>Define the<br>have incre                                                                                                                                                      | TSL<br>e operation of   |            |                                                                                                 |                             |                                                  | SEL<br>8051 only                                          |  |  |  |  |  |
| Define the<br>have incre                                                                                                                                                             | operation of            |            |                                                                                                 |                             |                                                  | 8051 only                                                 |  |  |  |  |  |
| have incre                                                                                                                                                                           |                         |            |                                                                                                 |                             |                                                  |                                                           |  |  |  |  |  |
| have increment DPTR instruction. ID[1-0] changes the definitions of "INC DPTR"<br>instruction and allows flexible modifications of DPTR when "INC DPTR" instructions is<br>executed. |                         |            |                                                                                                 |                             |                                                  |                                                           |  |  |  |  |  |
| ID1                                                                                                                                                                                  | IDO                     | SEL=0      |                                                                                                 | SEL=                        | 1                                                |                                                           |  |  |  |  |  |
| 0                                                                                                                                                                                    | 0                       | INC E      | OPTR                                                                                            | INC DP                      | TR1                                              |                                                           |  |  |  |  |  |
| 0                                                                                                                                                                                    | 1                       | DEC I      | DPTR                                                                                            | INC DP                      | TR1                                              |                                                           |  |  |  |  |  |
| 1                                                                                                                                                                                    | 0                       | INC E      | OPTR                                                                                            | DEC DP                      | TR1                                              |                                                           |  |  |  |  |  |
| 1                                                                                                                                                                                    | 1                       | DEC I      | DPTR                                                                                            | DEC DP                      | TR1                                              |                                                           |  |  |  |  |  |
|                                                                                                                                                                                      | ID1<br>0<br>0<br>1<br>1 | 0 0<br>0 1 | 0         0         INC I           0         1         DEC           1         0         INC I | 00INC DPTR01DEC DPTR        | 00INC DPTRINC DP01DEC DPTRINC DP10INC DPTRDEC DP | 00INC DPTRINC DPTR101DEC DPTRINC DPTR110INC DPTRDEC DPTR1 |  |  |  |  |  |

TSL

Enable toggling selection of DPTR selection. When this bit is set, the selection of DPTR is toggled when DPTR is used in an instruction and executed.



SEL

DPTR selection bit. Set to select DPTR1, and clear to select DPTR. SEL is also affected by the state of ID[1:0] and TSL after DPTR is used in an instruction. When read, SEL reflects the current selection of command.

#### DPL (0x82) Data Pointer Low R/W (0x00)

|    | 7 | 6        | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----|---|----------|---|---|---|---|---|---|--|
| RD |   | DPL[7-0] |   |   |   |   |   |   |  |
| WR |   | DPL[7-0] |   |   |   |   |   |   |  |

DPL register holds the low byte of data pointer, DPTR.

#### DPH (0x83) Data Pointer High R/W (0x00)

|    | 7 | 6        | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----|---|----------|---|---|---|---|---|---|--|--|
| RD |   | DPH[7-0] |   |   |   |   |   |   |  |  |
| WR |   | DPH[7-0] |   |   |   |   |   |   |  |  |

DPH register holds the high byte of data pointer, DPTR.

#### DPL1 (0x84) Extended Data Pointer Low R/W (0x00)

|    | 7 | 6         | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----|---|-----------|---|---|---|---|---|---|--|--|
| RD |   | DPL1[7-0] |   |   |   |   |   |   |  |  |
| WR |   | DPL1[7-0] |   |   |   |   |   |   |  |  |

DPL1 register holds the low byte of extended data pointer 1, DPTR1.

#### DPH1 (0x85) Extended Data Pointer High R/W (0x00)

|    | 7 | 6         | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----|---|-----------|---|---|---|---|---|---|--|--|
| RD |   | DPH1[7-0] |   |   |   |   |   |   |  |  |
| WR |   | DPH1[7-0] |   |   |   |   |   |   |  |  |

DPH1 register holds the high byte of extended data pointer 1, DPTR1.

#### DPX (0x93) Data Pointer Top R/W (0x00)

|    | 7 | 6        | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----|---|----------|---|---|---|---|---|---|--|--|
| RD |   | DPX[7-0] |   |   |   |   |   |   |  |  |
| WR |   | DPX[7-0] |   |   |   |   |   |   |  |  |

DPX is used to provide top 8-bit address of DPTR when address above 62KB. The lower 16-bit address is formed by DPH and DPL.DPX is not affected in Large mode, and will form full 24-bit address in Flat mode meaning auto increment and decrement when DPTR is changed. Since IS31CS5523 only has on-chip data space, DPX value has no effect.

#### DPX1 (0x95) Extended Data Pointer Top R/W (0x00)

|    | 7 | 6         | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----|---|-----------|---|---|---|---|---|---|--|
| RD |   | DPX1[7-0] |   |   |   |   |   |   |  |
| WR |   | DPX1[7-0] |   |   |   |   |   |   |  |

DPX1 is used to provide top 8-bit address of DPTR when address above 64KB. The lower 16-bit address is formed by DPH1 and DP1L.DPX1 is not affected in Large mode, and will form full 24-bit address in Flat mode meaning auto increment and decrement when DPTR is changed. Since IS31CS5523 only has on-chip data space, DPX1 value has no effect.

#### 1.6 Interrupt System

The CPU implements an enhanced Interrupt Control that allows total 15 interrupt sources and each with two programmable priority levels. The interrupts are sampled at rising edge of SYSCLK. If interrupts are present and enabled, the CPU enters interrupt service routine by vectoring to the highest priority interrupt. Of the 15 interrupt sources, 7 of them are from CPU internal integrated peripherals, 6 of them are for on-chip external peripherals, and 2 of them are used for external pin interrupt expansion. When an interrupt is shared, the interrupt service routine must determine which source is requesting the interrupt by examining the corresponding interrupt flags of sharing peripherals.



The following table shows the interrupt sources and corresponding interrupt vectors. The Flag Reset column shows whether the corresponding interrupt flag is cleared by hardware (self-cleared) or software. Please note the software can only clear the interrupt flag but not set the interrupt flag. The Natural Priority column shows the inherent priority if more than one interrupts are assigned to the same priority level. Please note that the interrupts assigned with higher priority levels always get serviced first compared with interrupts assigned with lower priority levels regardless of the natural priority sequence.

| Interrupt | Peripheral Source Description                        | Vectors<br>INTVSEL=0/1 | FLAG RESET | Natural Priority |
|-----------|------------------------------------------------------|------------------------|------------|------------------|
| PINT0     | Expanded Pin INT0.x                                  | 0x0003/0xF003          | Software   | 1                |
| TF0       | Timer 0                                              | 0x000B/0xF00B          | Hardware   | 2                |
| PINT1     | Expanded Pin INT1.x                                  | 0x0013/0xF013          | Software   | 3                |
| TF1       | Timer 1                                              | 0x001B/0xF01B          | Hardware   | 4                |
| TI0/RI0   | UART0                                                | 0x0023/0xF023          | Software   | 5                |
| TF2       | Timer 2                                              | 0x002B/0xF02B          | Software   | 6                |
| TI2/RI2   | EUART2/LIN                                           | 0x0033/0xF033          | Software   | 7                |
| I2CM      | I <sup>2</sup> C Master                              | 0x003B/0xF03B          | Software   | 8                |
| INT2      | LVT/LVT18                                            | 0x0043/0xF043          | Software   | 9                |
| INT3      | Comparator/EUART3/EUART4/<br>Remote-filter/Touch Key | 0x004B/0xF04B          | Software   | 10               |
| INT4      | ADC                                                  | 0x0053/0xF053          | Software   | 11               |
| WDIF      | Watchdog                                             | 0x005B/0xF05B          | Software   | 12               |
| INT6      | PCA/CAPP/PWM0-1                                      | 0x0063/0xF063          | Software   | 13               |
| INT7      | SPI/I2CS1/I2CS2                                      | 0x006B/0xF06B          | Software   | 14               |
| INT8      | RTC/Timer 3/Timer 4/Timer 5/Buzzer                   | 0x0073/0xF073          | Software   | 15               |
| BKP       | Break Point                                          | 0xF080                 | Software   | 0                |
| DBG       | I2CS Debug                                           | 0xF0C0                 | Software   | 0                |

In addition to the 15 peripheral interrupts, there are two highest priority interrupts associated with debugging and break point. DBG interrupt is generated when I<sup>2</sup>C slave is configured as a debug port and a debug request from the host matches the debug ID. BKP interrupt is generated when break point match condition occurs. DBG has higher priority than BKP. The BKP and DBG interrupts are not affected by global interrupt enable, EA bit, IE register (0xA8).

The following diagram shows the interrupt sources and the expanded pin interrupts





The interrupt related registers are listed in the following. Each interrupt can be individually enabled or disabled by setting or clearing corresponding bits in IE, EXIE and integrated peripherals' control registers.

#### IE (0xA8) R/W (0x00)

|    | 7                                                           | 6                                                                            | 5                                                                                                                                    | 4                                                                   | 3              | 2       | 1   | 0       |
|----|-------------------------------------------------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------|---------|-----|---------|
| RD | EA                                                          | ES2                                                                          | ET2                                                                                                                                  | ES0                                                                 | ET1            | PINT1EN | ET0 | PINT0EN |
| WR | EA                                                          | ES2                                                                          | ET2                                                                                                                                  | ES0                                                                 | ET1            | PINT1EN | ET0 | PINT0EN |
|    | EA<br>ES2<br>ET2<br>ES0<br>ET1<br>PINT1EN<br>ET0<br>PINT0EN | LIN-capat<br>Timer 2 In<br>UART0 In<br>Timer 1 In<br>Pin PINT1<br>Timer 0 In | errupt Enable<br>ole 16550-like<br>terrupt Enable<br>terrupt Enable<br>terrupt Enable<br>.x Interrupt Enable<br>0.x Interrupt Enable | JART2 Interru<br>e bit.<br>e bit.<br>e bit.<br>nable bit.<br>e bit. | pt Enable bit. |         |     |         |



#### EXIE (0xE8) R/W (0x00)

|    | 7                                                                                                                                                   | 6     | 5     | 4    | 3     | 2     | 1     | 0     |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|------|-------|-------|-------|-------|
| RD | EINT8                                                                                                                                               | EINT7 | EINT6 | EWDI | EINT4 | EINT3 | EINT2 | EI2CM |
| WR | EINT8                                                                                                                                               | EINT7 | EINT6 | EWDI | EINT4 | EINT3 | EINT2 | EI2CM |
|    | EINT8RTC Interrupt Enable and Timer 3 Interrupt Enable bit.EINT7SPI and I²C Slave Interrupt Enable bit.EINT7SPI and I²C Slave Interrupt Enable bit. |       |       |      |       |       |       |       |
|    | EINT6PCA Interrupt Enable bit.EWDIWatchdog Timer Interrupt Enable bit.EINT4ADC/PWM Interrupt Enable bit.                                            |       |       |      |       |       |       |       |
|    | EINT3Analog Comparator Interrupt and CAN Interrupt Enable bit.EINT2Low Voltage Detection Interrupt Enable bit.EI2CMI²C Master Interrupt Enable bit. |       |       |      |       |       |       |       |

Each interrupt can be individually assigned to either high or low. When the corresponding bit is set to 1, it indicates it is of high priority.

#### IP (0xB8) R/W (0x00)

|    | 7 | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|----|---|-----|-----|-----|-----|-----|-----|-----|
| RD | - | PS2 | PT2 | PS0 | PT1 | PX1 | PT0 | PX0 |
| WR | - | PS2 | PT2 | PS0 | PT1 | PX1 | PT0 | PX0 |

PS2 LIN-capable 16550-like UART2 Priority bit.

- PT2 Timer 2 Priority bit.
- PS0 UART 0 Priority bit.

PT1 Timer 1 Priority bit.

- PX1 Pin Interrupt INT1 Priority bit.
- PT0 Timer 0 Priority bit.
- PX0 Pin Interrupt INT0 Priority bit.

#### EXIP (0xF8) R/W (0x00)

|    | 7     | 6     | 5     | 4    | 3     | 2     | 1     | 0     |
|----|-------|-------|-------|------|-------|-------|-------|-------|
| RD | EINT8 | EINT7 | EINT6 | EWDI | EINT4 | EINT3 | EINT2 | EI2CM |
| WR | EINT8 | EINT7 | EINT6 | EWDI | EINT4 | EINT3 | EINT2 | EI2CM |

| EINT8  | INT8 RTC Priority and Timer 3 Priority bit.             |
|--------|---------------------------------------------------------|
| EINT7  | INT7 SPI and I <sup>2</sup> C Slave Priority bit.       |
| EINT6  | INT6 PCA Priority bit.                                  |
| EWDI   | Watchdog Priority bit.                                  |
| EINT4  | INT4 ADC/PWM Priority bit.                              |
| EINT3  | INT3 Analog Comparator and CAN Controller Priority bit. |
| EINT2  | INT2 Low Voltage Detection Priority bit.                |
| FIGONA | 120 Master Drievity hit                                 |

EI2CM I<sup>2</sup>C Master Priority bit.

#### EXIF (0x91) R/W (0x00)

|    | 7     | 6     | 5     | 4 | 3     | 2     | 1     | 0      |
|----|-------|-------|-------|---|-------|-------|-------|--------|
| RD | INT8F | INT7F | INT6F | - | INT4F | INT3F | INT2F | I2CMIF |
| WR | -     | -     | -     | - | -     | -     | -     | I2CMIF |
|    | -     | -     | _     | _ | -     | -     | -     |        |

INT8F INT8 RTC and Timer 3 Interrupt Flag bit

INT7F INT7 SPI and I<sup>2</sup>C Slave interrupt Flag bit

- INT6F INT6 PCA Interrupt Flag bit
- INT4F INT4 ADC/PWM Interrupt Flag bit

INT3F INT3 Analog Comparator Interrupt and CAN Interrupt Flag bit

- INT2F INT2 Low Voltage Detection Interrupt Flag bit
  - I2CMIF I<sup>2</sup>C Master Interrupt Flag bit. This bit must be cleared by software
    - Writing to INT2F to INT8F has no effect.

The interrupt flag of internal peripherals are stored in the corresponding flag registers in the peripheral and EXIF registers. These peripherals include T0, T1, T2, and WDT. Therefore to clear the interrupt flags the software needs to clear the corresponding flags located in the peripherals (for T0, T1, and T2, and WDT). For I2CM, the interrupt flag is located in the EXIF register bit I2CMIF. This needs to be cleared by software.



INT2 to INT8 are used to connect to the external peripherals. INT2F to INT8F are direct equivalents of the interrupt flags from the corresponding peripherals. These peripherals include RTC, I<sup>2</sup>Cs, PCA, ADC, etc. Take RTC for example; there are interrupt flags (SECINT, ALMINT, and 4HZINT) in RTCCMD register. The RTC interrupt is connected to INT8. When either one or more of SECINT, ALMINT, and 4HZINT of RTC is set, i.e., INT8F = (SECINT + ALMINT + 4HZINT), INT8F is set to 1.Software is required for clearing the origin of the interrupt flag in the RTC before exiting the service routine. In this example, if the service routine only clears one interrupt flag, i.e. SECINT but not ALMINT. After exiting, INT8F is still set and results in a re-entry of the interrupt service routine and then the service routine can take care of ALMINT.

PINT0 and PINT1 are used for external GPIO pin Interrupts. All GPIO pin can be enabled to generate the PINT0 or PINT1 depending on its MFCFG register setting. Each GPIO pin also contains the rising/falling edge detections and either or both edges can be used for interrupt triggering. The same signaling can be used for generating wake-up.

|                                                                                                                                        | 7                                                                                                                                                                                                                                                                                                                   | 6                                                                                                                                                                                                                                                                     | 5   | 4   | 3      | 2       | 1             | 0       |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|--------|---------|---------------|---------|--|--|
| RD                                                                                                                                     | TF1                                                                                                                                                                                                                                                                                                                 | TR1                                                                                                                                                                                                                                                                   | TF0 | TR0 | PINT1F | PINT1EG | <b>PINT0F</b> | PINT0EG |  |  |
| WR                                                                                                                                     | TF1                                                                                                                                                                                                                                                                                                                 | TR1                                                                                                                                                                                                                                                                   | TF0 | TR0 | PINT1F | PINT1EG | <b>PINT0F</b> | PINT0EG |  |  |
| TF1                                                                                                                                    |                                                                                                                                                                                                                                                                                                                     | Timer 1 Overflow Interrupt Flag bit. TF1 is cleared by hardware when entering ISR.                                                                                                                                                                                    |     |     |        |         |               |         |  |  |
|                                                                                                                                        |                                                                                                                                                                                                                                                                                                                     | TF1 can also be cleared by software.                                                                                                                                                                                                                                  |     |     |        |         |               |         |  |  |
| TR1                                                                                                                                    |                                                                                                                                                                                                                                                                                                                     | Timer 1 Run Control bit. Set to enable Timer 1, and clear to disable Timer 1.                                                                                                                                                                                         |     |     |        |         |               |         |  |  |
| TF0                                                                                                                                    |                                                                                                                                                                                                                                                                                                                     | Timer 0 Overflow Interrupt Flag bit. TF0 is cleared by hardware when entering ISR.                                                                                                                                                                                    |     |     |        |         |               |         |  |  |
| TF0 can also be cleared by software.                                                                                                   |                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                       |     |     |        |         |               |         |  |  |
|                                                                                                                                        | TR0                                                                                                                                                                                                                                                                                                                 | Timer 0 Run Control bit. Set to enable Timer 0, and clear to disable Timer 0.                                                                                                                                                                                         |     |     |        |         |               |         |  |  |
|                                                                                                                                        | PINT1F                                                                                                                                                                                                                                                                                                              | Pin Interrupt 1 Flag                                                                                                                                                                                                                                                  |     |     |        |         |               |         |  |  |
|                                                                                                                                        | PINT1F is set to 1 by hardware when pin interrupt occurs. PINT1F is cleared by hardware<br>when entering PINT1 ISR. PINT1F can also be cleared by software. The interrupt flag of<br>corresponding triggering pin located in PIOEDGx registers must be cleared by software.<br>In Interrupt 1 Edge or Level Setting |                                                                                                                                                                                                                                                                       |     |     |        |         |               |         |  |  |
|                                                                                                                                        |                                                                                                                                                                                                                                                                                                                     | PINT1EG=0 use level interrupt, and PINT1EG=1 use edge interrupt. In current<br>implementations, PINT1EG must be set to 0 to ensure capture of interrupt.                                                                                                              |     |     |        |         |               |         |  |  |
| PINT00F                                                                                                                                |                                                                                                                                                                                                                                                                                                                     | Pin Interrupt 0 Flag                                                                                                                                                                                                                                                  |     |     |        |         |               |         |  |  |
|                                                                                                                                        |                                                                                                                                                                                                                                                                                                                     | PINT0F is set to 1 by hardware when pin interrupt occurs. PINT0F is cleared by hardware when entering PINT0 ISR. PINT0F can also be cleared by software. The interrupt flag of corresponding triggering pin located in PIOEDGx registers must be cleared by software. |     |     |        |         |               |         |  |  |
| PINT0EG In Interrupt 0 Edge or Level Setting<br>PINT0EG=0 use level interrupt, and PINT0E<br>implementations, PINT0EG must be set to 0 |                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                       |     |     |        |         |               |         |  |  |

#### TCON (0x88) Timer 0 and Timer 1 Configuration Register R/W (0x00)

#### 1.7 Register Access Control

One important aspect of the embedded MCU is its reliable operations under a harsh environment. Many system failures result from the accidental loss of data or changes of critical registers that may lead to catastrophic effects. The CPU provides several protection mechanisms, which are described in this section.

#### TA (0xC7) Time Access A Control Register2 WO xxxxxx0

|    | 7           | 6 | 5 | 4 | 3 | 2 | 1 | 0      |  |  |  |
|----|-------------|---|---|---|---|---|---|--------|--|--|--|
| RD | -           | - | - | - | - | - | - | TASTAT |  |  |  |
| WR | TA Register |   |   |   |   |   |   |        |  |  |  |

TA access control emulates a ticket that must be purchased before modifying a critical register. To modify or write into a TA protected register, TA must be accessed in a predefined sequence to obtain the ticket. The ticket is used when an intended modification operation is done to the TA protected register. To obtain the next access a new ticket must be obtained again by performing the same predefined sequence on TA. TA does not limit the read access of the TA protected registers. The TA protected register includes WDCON (0xD8), MCON (0xC6), and ACON (0x9D) registers. The following predefined sequence is required to modify the content of MCON.

MOV TA, #0xAA; MOV TA, #0x55; MOV MCON, #0x01;



Once the access is granted, there is no time limitation of the access. The access is voided if any operation is performed in TA address. When read, the bit of TA indicates whether TA is locked or not (1 indicates "unlock" and 0 indicates "lock").

#### TB (0xC9) Time Access B Control Register2 RW (0x00)

|    | 7 | 6           | 5 | 4 | 3 | 2 | 1 | 0      |
|----|---|-------------|---|---|---|---|---|--------|
| RD | - | -           | - | - | - | - | - | TBSTAT |
| WR |   | TB Register |   |   |   |   |   |        |

TB access control functions are similar to TA control, except the ticket is for multiple uses with a time limit. Once access is granted, the access is open for 256 clock periods and then expires. The software can also read TB address to obtain the current TB status. The TB protected registers include two SFR registers, CKSEL (0x8F) and WKMASK (0x9F), and twelve XFR registers lodging REGTRM (0xA000), IOSCITRM (0xA001), IOSCVTRM (0xA002), LVDCFG (0xA010), LVDTHD (0xA011), CNTPCTL (0xA025), CNTPCTH (0xA026), INTPCT1 (0xA013), INTPCT2 (0xA014), BPINTE (0xA0E1), and SI2C\_DebugID (0xA0EF). To modify registers with TB protection, the following procedure must be performed.

MOV TB, #0xAA

#### MOV TB, #0x55

This action creates a timed window of 256 SYSCLK periods to allow write access of these TB protected registers. If any before-mentioned sequences are repeated before the 128 cycles expires, a new 128 cycles is extended. The current 256 cycles can be terminated immediately by writing #0x00 to TB registers, such as

#### MOV TB, #0x00

It is recommended to terminate the TB access window once the user program finishes the modifications of TB protected registers.

Because TA and TB are critical reassurance of the reliable operation of the MCU that prevents accidental hazardous uncontrollable modifications of critical registers, the operation of these two registers should bear extreme cautions. It is strongly advised that these two registers should be turned on only when needed. Both registers use synchronous CPU clock, therefore it is imperative that any running tasks of TA and TB should be terminated before entering IDLE mode or STOP mode. Both modes turn off the CPU clock and if TA and TB are enabled, they stay enabled until the CPU clock resumes thus may create vulnerabilities for critical registers.

Another reliability concern of embedded Flash MCU is that the important content on the Flash can be accidentally erased. This concern is addressed by the content protection in the Flash controller.

#### 1.8 Clock Control and Power Management Modes

This section describes the clock control and power saving modes of the CPU and its integrated peripherals. The settings are controlled by PCON (0x87) and PMR (0xC4) registers. The register description is defined as following.

#### PCON (0x87) R/W (0x00)

|    | 7              | 6                                                                                                                                                                                                                                                                                          | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 4                               | 3 | 2                                | 1                            | 0                    |  |
|----|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|---|----------------------------------|------------------------------|----------------------|--|
| RD | SMOD0          | -                                                                                                                                                                                                                                                                                          | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | -                               | - | -                                | -                            | -                    |  |
| WR | SMOD0          | -                                                                                                                                                                                                                                                                                          | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | -                               | - | SLEEP                            | STOP                         | IDLE                 |  |
|    | SMOD0<br>SLEEP | UARTO us<br>Sleep Moo<br>all periphe<br>clocked in<br>PCON is a<br>applies: IE<br>as STOP<br>power bac<br>(< 64 IOS                                                                                                                                                                        | RT 0 Baud Rate Control. This is used to select double baud rate in mode 1, 2 or 3 for<br>RT0 using Timer 1 overflow. This definition is the same as standard 8051.<br>eep Mode Control Bit. When this bit and the Stop bit are set to 1, the clock of the CPU a<br>peripherals is disabled and enters SLEEP mode. The SLEEP mode exits when non-<br>cked interrupts or resets occur. Upon exiting SLEEP mode, Sleep bit and Stop bit in<br>CON is automatically cleared. In terms of power consumption, the following relationship<br>polies: IDLE mode > STOP mode > SLEEP mode. In essence, SLEEP mode is the same<br>STOP mode, except it also turns off the band gap and the regulator. It uses a very low<br>wer back-up regulator (< 5uA). When waking up from SLEEP mode, it takes longer time<br>64 IOSC clock cycles, compared with STOP mode) because the regulator requires mor<br>to stabilize.<br>DP Mode Control Bit. The clock of the CPU and all peripherals is disabled and enters<br>OP mode if the Sleep bit is in the reset state. The STOP mode can only be terminated I |                                 |   |                                  |                              |                      |  |
|    | STOP           | time to stabilize.<br>Stop Mode Control Bit. The clock of the CPU and all peripherals is disabled and enters<br>STOP mode if the Sleep bit is in the reset state. The STOP mode can only be terminated by<br>non-clocked interrupts or resets. Upon exiting STOP mode, Stop bit in PCON is |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                 |   |                                  |                              |                      |  |
|    | IDLE           | ldle Bit. If<br>becomes<br>UART0 ar                                                                                                                                                                                                                                                        | the IDLE bit is<br>inactive and to<br>rest. But the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | he CPU and it<br>clocks of exte |   | eripherals suc<br>Is and CPU lił | h as WDT, TO<br>ke PCA, ADC, | )/T1/T2, and<br>LIN- |  |



interrupts generated by these peripherals and external interrupts to wake the CPU. The exit mechanism of IDLE mode is the same as STOP mode. Idle bit is automatically cleared at the exit of the IDLE mode.

#### PMR (0xC4) R/W (010xxxxx)

|    | 7   | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|-----|-----|-----|---|---|---|---|---|
| RD | CD1 | CD0 | SWB | - | - | - | - | - |
| WR | CD1 | CD0 | SWB | - | - | - | - | - |

CD1, CD0 Clock Divider Control bit. These two bits control the entry of PMM mode. When CD0=1, and CD1=0, full speed operation is in effect. When CD0=1, and CD1=1, the CPU enters PMM mode where CPU and its integrated peripherals operate at a clock rate divided by 257. Note that in PMM mode, all integrated peripherals such as UART0, LIN-capable 16550-like UART2, WDT, and T0/T1/T2 run at this reduced rate, thus may not function properly. All external peripherals to CPU still operate at full speed in PMM mode. Switch Back Control bit. Setting this bit allows the actions to occur in integrated peripherals SWB to automatically switch back to normal operation mode.

#### CKSEL (0x8F) R/W (0x9C) System Clock Selection Register TB Protected

|    | 7            | 6 | 5 | 4         | 3         | 2         | 1         | 0         |
|----|--------------|---|---|-----------|-----------|-----------|-----------|-----------|
| RD | IOSCDIV[3-0] |   |   |           |           |           | CLKSEL[1] | CLKSEL[0] |
| WR | IOSCDIV[3-0] |   |   | REGRDY[1] | REGRDY[0] | CLKSEL[1] | CLKSEL[0] |           |

#### IOSCDIV[3-0] **IOSC Pre-Divider**

| SYSCLK    |
|-----------|
| IOSC      |
| IOSC/2    |
| IOSC/4    |
| IOSC/6    |
| IOSC/8    |
| IOSC/10   |
| IOSC/12   |
| IOSC/14   |
| IOSC/16   |
| IOSC/32   |
| IOSC/64   |
| IOSC/128  |
| IOSC/256  |
| IOSC/512  |
| IOSC/1024 |
| IOSC/2048 |
|           |

REGRDY[1-0] Wake up delay time for main regulator stable time from reset or from sleep mode wakeup

| REGRDY[1] | REGRDY[0] | Delay time      |
|-----------|-----------|-----------------|
| 0         | 0         | 16 SIOSC cycle  |
| 0         | 1         | 32 SIOSC cycle  |
| 1         | 0         | 64 SIOSC cycle  |
| 1         | 1         | 128 SIOSC cycle |

CLKSEL[1-0]

**Clock Source Selection** 

These two bits define the clock source of the system clock SYSCLK. The selections are shown in the following table. The default setting after reset is IOSC.

| CLKSEL[1] | CLKSEL[0] | SYSCLK                 |
|-----------|-----------|------------------------|
| 0         | 0         | IOSC (through divider) |
| 0         | 1         | SOSC                   |
| 1         | 0         | RTC                    |
| 1         | 1         | PLL                    |

#### WKMASK (0x9F) R/W (0xFF) Wake Up Mask Register TB Protected

|    | 7      | 6      | 5      | 4      | 3      | 2      | 1       | 0       |
|----|--------|--------|--------|--------|--------|--------|---------|---------|
| RD | WEINT8 | WEINT7 | WEINT6 | WEINT4 | WEINT3 | WEINT2 | WEPINT1 | WEPINT0 |
| WR | WEINT8 | WEINT7 | WEINT6 | WEINT4 | WEINT3 | WEINT2 | WEPINT1 | WEPINT0 |

| WEINT8  | Set this bit to allow INT8 to trigger the wake up of CPU from STOP modes. |
|---------|---------------------------------------------------------------------------|
| WEINT7  | Set this bit to allow INT7 to trigger the wake up of CPU from STOP modes. |
|         |                                                                           |
| WEINT6  | Set this bit to allow INT6 to trigger the wake up of CPU from STOP modes. |
| WEINT4  | Set this bit to allow INT4 to trigger the wake up of CPU from STOP modes. |
| WEINT3  | Set this bit to allow INT3 to trigger the wake up of CPU from STOP modes. |
| WEINT2  | Set this bit to allow INT2 to trigger the wake up of CPU from STOP modes. |
| WEPINT1 | Set this bit to allow INT1 to trigger the wake up of CPU from STOP modes. |
| WEPINT0 | Set this bit to allow INT0 to trigger the wake up of CPU from STOP modes. |

WKMASK register defines the wake up control of the interrupt signals from the STOP mode. The wake-up is performed by these interrupts and if enabled the internal oscillator is turned on and SYSCLK resumes. The interrupt can be set as a level trigger or an edge trigger and the wake-up always runs in accordance with the edge. Please note the wake-up control is wired separately from the interrupt logic, therefore, after waking up, the CPU does not necessarily enter the interrupt service routine if the corresponding interrupt is not enabled. In this case, the CPU continues onto the next instruction, which initiates the STOP mode. Extra attention should be exerted as designing the exit and re-entry of modes to ensure proper operation.

Please note that all clocks are stopped in STOP mode, therefore peripherals require clock such as I<sup>2</sup>C slave, UARTx, ADC, LVD, and T3 cannot perform wake-up function. Only external pins and peripherals that do not require a clock can be used for wake up purposes. Such peripherals in IS31CS5523 are an analog comparator and a RTC.

#### 1.8.1 PMM mode

PMM mode is enabled by setting CD[1:0] bits in PMR register to both 1. In PMM mode, the CPU and its integrated peripheral such as WDT, UARTO, LIN-capable 16550-like UART2, T0/T1/T2, T3, and I<sup>2</sup>C Master operate at 257 times slower than SYSCLK. All other external peripherals such as PCA, ADC etc. are still operating under normal clock. The PMM mode saves power because the CPU, internal Flash memory and SRAM by operating at much slower frequency. The program continues to run while the CPU is operating at a reduced rate. To further save power, the unused external peripherals can be turned off or disabled. Normal mode operation can be recovered from PMM mode by program itself that set CD[1:0] = 01. Another way of recovery is to enable the SWITCHBACK function by setting SWB bit to high in PMR register. When switchback is enabled, the following conditions trigger the CPU to exit PMM mode and resume normal operations.

External Interrupt INT0/1/2/3/4/6/7/8 and any external peripherals interrupt OR-ED with these interrupts.

#### UART0 receive Start bit detection

#### UART0 transmit buffer loaded

When an external interrupt is intended to perform switchback, the corresponding interrupt must be enabled and not blocked by higher priority interrupts. In the case of UART-triggered switchback, the triggering is not generated by the UART-associated interrupt. This is because UART operating under PMM mode may not operate correctly to receive or transmit data. The switchback is thus initiated by the reception of the falling edge of the Start bit. The UART receive switchback is enabled only if the associated receive bit (SCON0.4 or SCON1.4) is set. The UART transmit initiated switchback is triggered when UART transmit buffer is loaded. Thus CPU operating under PMM mode recovers to normal mode automatically when it writes in the transmit buffer. Once it recovers, UART operates under normal frequency to correctly transmit the data.

The return of PMM mode after switchback must be activated manually with software. The exit of PMM mode occurs when WDT or external RSTN resets.

Since the purpose of the PMM mode is to save power consumption, the internal oscillator clock IOSC is recommended to be used as the system clock as IOSC consumes significantly less power than the crystal oscillator.

LUMISSIL

A Division of

### LUMISSIL MICROSYSTEMS A Division of [33]

# IS31CS5523

### 1.8.2 IDLE Mode

IDLE mode provides a further power saving than PMM mode by stopping the clock for CPU and its integrated peripherals while keeping the external peripherals at normal operating conditions. The external peripherals still function normally thus can generate interrupts that wake up the CPU from IDLE mode. The IDLE mode is introduced by setting Idle bit to 1.

When the CPU is in idle mode, no processing is possible. All integrated internal peripherals such as T0/T1/T2, UART0, LIN-capable 16550-likeUART2, and I<sup>2</sup>C Master are inaccessible during idling.. The IDLE mode can be excited by hardware reset through RSTN pin or by external interrupts as well as the interrupts from external peripherals that are OR-ed with the external interrupts. The triggering external interrupts need be enabled properly. Upon exiting from IDLE mode, the CPU resumes operation as the clock is being turned on. CPU immediately vectors to the interrupt service routine of the corresponding interrupt sources that wake up the CPU. When the interrupt service routine completes, RETI returns to the program and immediately follows the one that invokes the IDLE mode. Upon returning from IDLE mode to normal mode, Idle bit in PCON is automatically cleared.. As the purpose of the IDLE mode is to save power, the use of IOSC clock is strongly recommended in place of SYSCLK before entering IDLE mode since it consumes significantly less power than the crystal oscillator or other clock sources.

### 1.8.3 STOP Mode

STOP mode provides the lowest power consumption by stopping clocks to all components in the system. STOP mode is entered by setting STOP=1. To achieve minimum power consumption, before entering STOP mode, it is essential to turn off all peripherals and the current operating clock oscillators such as crystal oscillator and PLL. It is also important that the software switches to the IOSC clock and disables all other clock generators such as crystal oscillator or PLL clock generator before entering STOP mode. This is critical to ensure a smooth transition when resuming its normal operations. Selecting other clock sources, such as XTAL oscillator or PLL clock as CPU system clock may burden the system as the clock sources may take a significant amount of time to stabilize during the wakeup. Upon entering STOP mode, the system uses the last edge of IOSC clock to shut down the IOSC clock generator. The minimum power consumption state is achieved through this mechanism.

Hardware reset through RSTN pin or by interrupts generated via external pins (INT0 and INT1) or INT2 to INT8 brings the system out of STOP mode. Since all clocks are inactive, none of the peripherals like UART, Timers, I<sup>2</sup>C master and slave, ADC, or LVD contribute to the exit of STOP mode. Peripherals like Analog comparator and RTC interrupt; however, can be used to trigger the exit of STOP mode as they are implemented asynchronously or their own clock sources.

The triggering interrupt source must be enabled and its Wake-up bit is set in the WKMASK register. External pins require LOW-level triggers; however the INT flags of on-chip external peripherals require HIGH-level triggers. The IOSC circuit is activated by triggering event and the CPU is woken up at the first IOSC clock edge. Please note that the IOSC is activated as soon as STOP mode exits. As CPU resumes the normal operation using the IOSC clock when an interrupt presents, the CPU immediately vectors to the interrupting service routine of the corresponding interrupt source. When the interrupt service routine completes, RETI returns to the program immediately to execute the instruction that invokes the STOP mode. The Stop bit in PCON is automatically cleared by hardware reset during the waking up.

Please note the wake-up control WKMASK register and interrupt enable registers IE and EXIE which are specifically responsible for the wake-up and interrupt. Extra attention should be taken while programming for coherent application design. In STOP mode, clocks of CPU and peripherals are disabled (except RTC). Therefore only external pins and peripherals such as analog comparator and RTC that do not require clock can be used to initiate the wake-up process. Peripherals such as UART, Timers, I<sup>2</sup>C master and slave, ADC, or LVD can not generate wake-up interrupt in this mode.

### 1.8.4 SLEEP Mode

In STOP mode, the main regulator providing 1.8V (VDDC) to internal logic, memory and flash circuits are still active. The regulator and its internal Bandgap reference circuits consumes approximately about 200uA. SLEEP mode is used to further reduce the standby power through turning off the regulator and reference circuits. The logic behavior of SLEEP mode is the same as STOP mode and is entered by setting both STOP and SLEEP bits to 1 in PCON register. In SLEEP mode, a very low-power back-up regulator is used to provide supply voltage to the internal logic, memory and flash circuits. The back-up regulator consumes about 10uA to 20uA, and can supply up to 1mA of load. The output voltage of the back-up regulator is lower than the main regulator, and typically is around 1.45V.

The exit of SLEEP mode is the same as exit of STOP mode by wake-up events, and exits directly back to normal operation and the main regulator is turned on. Note the enabling time of the main regulator is about 10usec, therefore, after wake-up from SLEEP mode, the software should be kept at NOP for at least 20usec before resuming. It is also recommended that if SLEEP mode is used, the decoupling capacitor on VDDC should contains at least 10uF.

### 1.8.5 Clock Control

The clock selection is defined by CKSEL register (0x8F). An IOSC is a critical component in MCU although not integrated in the CPU core. It is enabled except in STOP mode. An IOSC also handles critical timing conformance



for flash programming and the default manufactured calibrated IOSC is set at 16MHz. Although users can manually reset the IOSC frequency but reset value should not deviate more than 50% from its typical setting to avoid flash performance problems.

An IOSC is recommended that for the transition of clock-source-switching to ensure a smooth and glitch-free transition. This is also true for switching among different power saving modes. Please note that when waking up from STOP mode, the clock selection is switched automatically to IOSC. If other clock sources are preferred, optional configurations are available through software set-up.

When switching clock sources, it is also important to note the crystal oscillator, real time clock and the phase lock loop take a significant amount of time to stabilize. The software needs to be designed to turn on the corresponding clock source first and wait for the stabilization time before CKSEL settings take place.

The typical power dissipation relationship to the CPU frequency is shown in the following graph.



The values of performance frequency in IDLE and PMM modes are close therefore the lines appear overlapped in the graph.

The IDD result does not include the power dissipation of the clock oscillator. The graph shows that during normal operation, the power dissipation increases approximately at ~0.36mA/MHz; in idle mode it increases at about ~0.2mA/MHz (the power dissipation still increases as the frequency increases due to operation of peripheral clock).

WARNING: If an unavailable clock source is being selected, it may cause the system to hang. There is NO hardware protection against this peril. Therefore extreme precautions must be exerted during programming.

### 1.9 Break Point Controller

The CPU core also includes a Break Point Controller for software debugging purposes and handling exceptions. Program Counter break point triggers at PC address matching, and there are seven PC matching settings available. Single Step break point triggers at interaction return from an interrupt routine.

Upon the matching of break point conditions, the Break Point Controller issues BKP Interrupt for handling the break points. The BKP Interrupt vector is located at 0x7B. Upon entering the BKP ISR (Break Point Interrupt Service Routine), all interrupts and counters (WDT, T0, T1, and T2) are disabled. To allow further interrupts and continuing



STEP IF

counting, the BKP ISR must be enabled. At the exiting, the BKP ISR setting must be restored to resume normal operations.

### BPINTF (A0E0h) Break Point Interrupt Flag Register R/W (0x00)

|    | 7       | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|----|---------|-------|-------|-------|-------|-------|-------|-------|
| RD | STEP_IF | PC7IF | PC6IF | PC5IF | PC4IF | PC3IF | PC2IF | PC1IF |
| WR | STEP_IF | PC7IF | PC6IF | PC5IF | PC4IF | PC3IF | PC2IF | PC1IF |

This register is for reading the Break Points interrupt flags.

This bit is set when the Break Point conditions set by a new instruction fetching from an interrupt routine. This bit must be cleared by software.

PC7IF – PC1IF These bits are set when Break Point conditions are set by PC7 – PC1 address. These bits must be cleared by software.

#### BPINTE (A0E1h) Break Point Interrupt Enable Register R/W (0x00) TB Protected

|    | 7       | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|----|---------|-------|-------|-------|-------|-------|-------|-------|
| RD | STEP_IE | PC7IE | PC6IE | PC5IE | PC4IE | PC3IE | PC2IE | PC1IE |
| WR | STEP_IE | PC7IE | PC6IE | PC5IE | PC4IE | PC3IE | PC2IE | PC1IE |

This register controls the enabling of individual Break Points interrupt.

STEP\_IE Set this bit to enable Single Step event break point interrupt.

PC7IE – PC1IE Set these bits to enable PC7 to PC1 address match break point interrupts.

#### BPINTC (A0E2h) Break Point Interrupt Control Register R/W (0x00)

|    | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|---|---|---|---|---|---|---|---|
| RD | - | - | - | - | - | - | - | - |
| WR | - | - | - | - | - | - | - | - |

This register is reserved for other applications.

#### BPCTRL (A0E3h) DBG and BKP ISR Control and Status Register R/W (b'11111100)

|    | 7        | 6        | 5       | 4       | 3       | 2 | 1 | 0     |
|----|----------|----------|---------|---------|---------|---|---|-------|
| RD | DBGINTEN | DBGWDTEN | DBGT2EN | DBGT1EN | DBGT0EN | - | - | DBGST |
| WR | DBGINTEN | DBGWDTEN | DBGT2EN | DBGT1EN | DBGT0EN | - | - | DBGST |

When entering the DBG or BKP ISR (Interrupt Service Routine), all interrupts and timers are disabled. The enabled bits are cleared by hardware reset in this register. As the interrupts and timers are disabled, the ISR can process debugging requirement in a suspended state. If a specific timer should be kept active, it must be enabled by ISR after ISR entry. Before exit of DBG and BKP ISR, the control bits should be enabled to allow the timers to resume operating. This register should be modified only in Debug ISR.

|          | · · ·                                                                                                                                                                                                                                                                                                       |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DBGINTEN | Set this bit to enable all interrupts (except WDT interrupt). This bit is cleared automatically at the entry of DBG and BKP ISR. Set this bit to allow ISR to be further interrupted by other interrupts. This is sometimes necessary if DBG or BKP ISR needs to use UART or I <sup>2</sup> C, for example. |
| DBGWDTEN | Set this bit to allow WDT counting during the BKP ISR. This bit should always be set before exiting the ISR.                                                                                                                                                                                                |
| DBGT2EN  | Set this bit to allow T2 counting during the BKP ISR. This bit should always be set before exiting the ISR. This bit only controls the counting but not T2 interrupt.                                                                                                                                       |
| DBGT1EN  | Set this bit to allow T1 counting during the BKP ISR. This bit should always be set before exiting the ISR. This bit only controls the counting but not T1 interrupt.                                                                                                                                       |
| DBGT0EN  | Set this bit to allow T0 counting during the BKP ISR. This bit should always be set before exiting the ISR. This bit only controls the counting but not T0 interrupt.                                                                                                                                       |
| DBGST    | This bit indicates the DBG and BKP ISR status. This bit is set to 1 when entering DBG and BKP ISR. This signal should be cleared when exiting the DBG and BKP ISR. Checking this bit allows other interrupt routine to determine whether it is a sub-service of the DBG and                                 |

BKP ISR.

PC1AL (A0F0h) Program Counter Break Point 1 Low Address Register R/W (b'00000000)

|    | 7 | 6          | 5 | 4    | 3      | 2 | 1 | 0 |  |
|----|---|------------|---|------|--------|---|---|---|--|
| RD |   | PC1AL[7-0] |   |      |        |   |   |   |  |
| WR |   |            |   | PC1A | L[7-0] |   |   |   |  |

This register defines the PC low address for PC match break point 1.

#### PC1AH (A0F1h) Program Counter Break Point 1 High Address Register R/W (b'00000000)

|    | 7 | 6          | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----|---|------------|---|---|---|---|---|---|--|--|
| RD |   | PC1AH[7-0] |   |   |   |   |   |   |  |  |
| WR |   | PC1AH[7-0] |   |   |   |   |   |   |  |  |

This register defines the PC high address for PC match break point 1.

### PC1AT (A0F2h) Program Counter Break Point 1 Top Address Register R/W (b'00000000)

|    | 7 | 6          | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----|---|------------|---|---|---|---|---|---|--|
| RD |   | PC1AT[7-0] |   |   |   |   |   |   |  |
| WR |   | PC1AT[7-0] |   |   |   |   |   |   |  |

This register defines the PC top address for PC match break point 1. PC1AT:PC1HT:PC1LT together form a 24 bit compare value of break point 1 for Program Counter.

#### PC2AL (A0F4h) Program Counter Break Point 2 Low Address Register R/W (b'00000000)

|    | 7 | 6          | 5 | 4    | 3      | 2 | 1 | 0 |  |  |
|----|---|------------|---|------|--------|---|---|---|--|--|
| RD |   | PC2AL[7-0] |   |      |        |   |   |   |  |  |
| WR |   |            |   | PC2A | L[7-0] |   |   |   |  |  |

This register defines the PC low address for PC match break point 2.

#### PC2AH (A0F5h) Program Counter Break Point 2 High Address Register R/W (b'00000000)

|    | 7 | 6          | 5 | 4    | 3      | 2 | 1 | 0 |  |  |
|----|---|------------|---|------|--------|---|---|---|--|--|
| RD |   | PC2AH[7-0] |   |      |        |   |   |   |  |  |
| WR |   |            |   | PC2A | H[7-0] |   |   |   |  |  |

This register defines the PC high address for PC match break point 2.

#### PC2AT (A0F6h) Program Counter Break Point 2 Top Address Register R/W (b'00000000)

|    | 7 | 6          | 5 | 4    | 3      | 2 | 1 | 0 |  |
|----|---|------------|---|------|--------|---|---|---|--|
| RD |   | PC2AT[7-0] |   |      |        |   |   |   |  |
| WR |   |            |   | PC2A | T[7-0] |   |   |   |  |

This register defines the PC top address for PC match break point 2 PC2AT:PC2HT:PC2LT together form a 24-bit compare value of PC break point 2 for Program Counter.

#### PC3AL (A0F8h) Program Counter Break Point 3 Low Address Register R/W (b'00000000)

|    | 7 | 6          | 5 | 4    | 3      | 2 | 1 | 0 |  |  |
|----|---|------------|---|------|--------|---|---|---|--|--|
| RD |   | PC3AL[7-0] |   |      |        |   |   |   |  |  |
| WR |   |            |   | PC3A | L[7-0] |   |   |   |  |  |

This register defines the PC low address for PC match break point 3.

#### PC3AH (A0F9h) Program Counter Break Point 3 High Address Register R/W (b'00000000)

|    | 7 | 6          | 5 | 4    | 3      | 2 | 1 | 0 |  |  |
|----|---|------------|---|------|--------|---|---|---|--|--|
| RD |   | PC3AH[7-0] |   |      |        |   |   |   |  |  |
| WR |   |            |   | PC3A | H[7-0] |   |   |   |  |  |

This register defines the PC high address for PC match break point 3.

LUMISSIL

A Division of



PC3AT (A0FAh) Program Counter Break Point 3 Top Address Register R/W (b'00000000)

|    | 7 | 6          | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----|---|------------|---|---|---|---|---|---|--|--|
| RD |   | PC3AT[7-0] |   |   |   |   |   |   |  |  |
| WR |   | PC3AT[7-0] |   |   |   |   |   |   |  |  |

This register defines the PC top address for PC match break point 3. PC3AT:PC3HT:PC3LT together form a 24-bit compare value of break point 3 for Program Counter.

#### PC4AL (A0FCh) Program Counter Break Point 4 Low Address Register R/W (b'00000000)

|    | 7 | 6          | 5          | 4 | 3 | 2 | 1 | 0 |  |  |
|----|---|------------|------------|---|---|---|---|---|--|--|
| RD |   | PC4AL[7-0] |            |   |   |   |   |   |  |  |
| WR |   |            | PC4AL[7-0] |   |   |   |   |   |  |  |

This register defines the PC low address for PC match break point 4.

#### PC4AH (A0FDh) Program Counter Break Point 4 High Address Register R/W (b'00000000)

|    | 7 | 6          | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----|---|------------|---|---|---|---|---|---|--|
| RD |   | PC4AH[7-0] |   |   |   |   |   |   |  |
| WR |   | PC4AH[7-0] |   |   |   |   |   |   |  |

This register defines the PC high address for PC match break point 4.

#### PC4AT (A0FEh) Program Counter Break Point 4 Top Address Register R/W (b'00000000)

|    | 7 | 6          | 5 | 4    | 3      | 2 | 1 | 0 |  |  |
|----|---|------------|---|------|--------|---|---|---|--|--|
| RD |   | PC4AT[7-0] |   |      |        |   |   |   |  |  |
| WR |   |            |   | PC4A | T[7-0] |   |   |   |  |  |

This register defines the PC top address for PC match break point 4. PC4AT:PC4HT:PC4LT together form a24-bit compare value of break point 4 for Program Counter.

#### PC5AL (A0E4h) Program Counter Break Point 5 Low Address Register R/W (b'00000000)

|    | 7 | 6          | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----|---|------------|---|---|---|---|---|---|--|--|
| RD |   | PC5AL[7-0] |   |   |   |   |   |   |  |  |
| WR |   | PC5AL[7-0] |   |   |   |   |   |   |  |  |

This register defines the PC low address for PC match break point 5.

#### PC5AH (A0E5h) Program Counter Break Point 5 High Address Register R/W (b'00000000)

|    | 7 | 6          | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----|---|------------|---|---|---|---|---|---|--|
| RD |   | PC5AH[7-0] |   |   |   |   |   |   |  |
| WR |   | PC5AH[7-0] |   |   |   |   |   |   |  |

This register defines the PC high address for PC match break point 5.

### PC5AT (A0E6h) Program Counter Break Point 5 Top Address Register R/W (b'00000000)

|    | 7 | 6          | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----|---|------------|---|---|---|---|---|---|--|--|
| RD |   | PC5AT[7-0] |   |   |   |   |   |   |  |  |
| WR |   | PC5AT[7-0] |   |   |   |   |   |   |  |  |

This register defines the PC top address for PC match break point 5. PC5AT:PC5HT:PC5LT together form a24-bit compare value of break point 5 for Program Counter.

### PC6AL (A0E8h) Program Counter Break Point 6 Low Address Register R/W (b'00000000)

|    | 7 | 6          | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----|---|------------|---|---|---|---|---|---|--|--|
| RD |   | PC6AL[7-0] |   |   |   |   |   |   |  |  |
| WR |   | PC6AL[7-0] |   |   |   |   |   |   |  |  |
|    |   |            |   |   |   |   |   |   |  |  |

This register defines the PC low address for PC match break point 6.

| PC6AH | PC6AH (A0E9h) Program Counter Break Point 6 High Address Register R/W (b'00000000) |            |   |   |   |   |   |   |  |  |  |  |
|-------|------------------------------------------------------------------------------------|------------|---|---|---|---|---|---|--|--|--|--|
|       | 7                                                                                  | 6          | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |  |
| RD    |                                                                                    | PC6AH[7-0] |   |   |   |   |   |   |  |  |  |  |
| WR    |                                                                                    | PC6AH[7-0] |   |   |   |   |   |   |  |  |  |  |

This register defines the PC high address for PC match break point 6.

#### PC6AT (A0EAh) Program Counter Break Point 6 Top Address Register R/W (b'00000000)

|    | 7 | 6          | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----|---|------------|---|---|---|---|---|---|--|
| RD |   | PC6AT[7-0] |   |   |   |   |   |   |  |
| WR |   | PC6AT[7-0] |   |   |   |   |   |   |  |

This register defines the PC top address for PC match break point 6 PC6AT:PC6HT:PC6LT together form a24-bit compare value of PC break point 6 for Program Counter.

#### PC7AL (A0ECh) Program Counter Break Point 7 Low Address Register R/W (b'00000000)

|    | 7 | 6          | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----|---|------------|---|---|---|---|---|---|--|
| RD |   | PC7AL[7-0] |   |   |   |   |   |   |  |
| WR |   | PC7AL[7-0] |   |   |   |   |   |   |  |

This register defines the PC low address for PC match break point 7.

#### PC7AH (A0EDh) Program Counter Break Point 7 High Address Register R/W (b'00000000)

|    | 7 | 6          | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----|---|------------|---|---|---|---|---|---|--|
| RD |   | PC7AH[7-0] |   |   |   |   |   |   |  |
| WR |   | PC7AH[7-0] |   |   |   |   |   |   |  |

This register defines the PC high address for PC match break point 7.

### PC7AT (A0EEh) Program Counter Break Point 7 Top Address Register R/W (b'00000000)

|    | 7 | 6          | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----|---|------------|---|---|---|---|---|---|--|
| RD |   | PC7AT[7-0] |   |   |   |   |   |   |  |
| WR |   | PC7AT[7-0] |   |   |   |   |   |   |  |

This register defines the PC top address for PC match break point 7. PC7AT:PC7HT:PC7LT together form a24-bit compare value of break point 7 for Program Counter.

Host or program can obtain the status of the break point controller through the current break point address and next PC address register. DBPCID[23-0] contains the PC address of just executed instruction when the break point occurs. DBNXPC[23-0] contains the next PC address to be executed when the break point occurs, therefore, it is usually exactly the same value of the break pointer setting.

#### DBPCIDL (A098h)Debug Program Counter Address Low Register RO (b'0000000)

|    | 7 | 6           | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----|---|-------------|---|---|---|---|---|---|--|
| RD |   | DBPCID[7-0] |   |   |   |   |   |   |  |
| WR |   | -           |   |   |   |   |   |   |  |

#### DBPCIDH (A099h)Debug Program Counter Address High Register RO (b'00000000)

|    | 7 | 6            | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----|---|--------------|---|---|---|---|---|---|--|--|--|
| RD |   | DBPCID[15-8] |   |   |   |   |   |   |  |  |  |
| WR |   | -            |   |   |   |   |   |   |  |  |  |

#### DBPCIDT (A09Ah)Debug Program Counter Address Top Register RO (b'00000000)

|    | 7 | 6             | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----|---|---------------|---|---|---|---|---|---|--|--|--|
| RD |   | DBPCID[23-16] |   |   |   |   |   |   |  |  |  |
| WR |   | -             |   |   |   |   |   |   |  |  |  |

LUMISSIL

A Division of

MICROSYSTEMS A Division of

LUMISSIL

| DBPCNXL (A09Bh)Debug Program Counter Next Address Low Register RO (b'00000000) |   |   |   |   |   |   |   |  |  |  |
|--------------------------------------------------------------------------------|---|---|---|---|---|---|---|--|--|--|
|                                                                                | 7 | 6 | 5 | 4 | 3 | 2 | 1 |  |  |  |

|    | 7 | 6           | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----|---|-------------|---|---|---|---|---|---|--|--|
| RD |   | DBPCNX[7-0] |   |   |   |   |   |   |  |  |
| WR |   |             |   |   | - |   |   |   |  |  |

#### DBPCNXH (A09Ch)Debug Program Counter Next Address High Register RO (b'00000000)

|    | 7 | 6            | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----|---|--------------|---|---|---|---|---|---|--|--|
| RD |   | DBPCNX[15-8] |   |   |   |   |   |   |  |  |
| WR |   | -            |   |   |   |   |   |   |  |  |

### DBPCNXT (A09Dh)Debug Program Counter Next Address Top Register RO (b'00000000)

|    | 7 | 6             | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----|---|---------------|---|---|---|---|---|---|--|--|--|
| RD |   | DBPCNX[23-16] |   |   |   |   |   |   |  |  |  |
| WR |   |               |   |   | - |   |   |   |  |  |  |

#### STEPCTRL (A0FFh) Single Step Control Enable Register R/W (b'0000000)

|    | 7 | 6             | 5 | 4         | 3    | 2 | 1 | 0 |  |  |
|----|---|---------------|---|-----------|------|---|---|---|--|--|
| RD |   | STEPCTRL[7-0] |   |           |      |   |   |   |  |  |
| WR |   |               | : | STEPCTRL[ | 7-0] |   |   |   |  |  |

To enable single-step debugging, STEPCTRL must be written with value 0x96.

#### Debug I<sup>2</sup>C Port 1.10

The I<sup>2</sup>C Slave 2 (I2CS2) can be configured as the debug and ISP port for IS31CS5523. This is achieved by assigning a predefined debug ID for the I<sup>2</sup>CSIave address. When a host issues an I<sup>2</sup>C access to this special address. a DBG interrupt is generated. DBG Interrupt has the highest priority. The DBG interrupt vector is located at 0x83. DBG ISR is used to communicate with the host and is usually closely associated with BKP ISR.

#### SI2CDBGID (A0EFh)Slave I<sup>2</sup>C Debug ID Register R/W (b'00110110) TB Protected

|    | 7          | 6 | 5              | 4    | 3          | 2 | 1 | 0 |  |
|----|------------|---|----------------|------|------------|---|---|---|--|
| RD | DBGSI2C2EN |   |                | SI2C | DBGID[6:0] |   |   |   |  |
| WR | DBGSI2C2EN |   | SI2CDBGID[6:0] |      |            |   |   |   |  |

DBGSI2C2EN DBGSI2C2EN=1 enables I2CS2 as debug port. When I2CS2 receives an access of I2C address matching SI2CDBGID[6:0], a debug interrupt is generated.

SI2CDBGID[6:0] Slave I<sup>2</sup>C ID address for debug function.

### 1.11 Watchdog Timer

The Watchdog Timer is a 30-bit timer that can be used by a system supervisor or as an event timer. The Watchdog timer can be used to generate an interrupt or to issue a system reset depending on the control settings. This section describes the register related to the operation of Watchdog Timer and its functions. The following diagram shows the structure of the Watchdog Timer. Note WDT shares the same clock with the CPU, thus WDT is disabled in IDLE mode or STOP mode however it runs at a reduced rate in PMM mode.



#### WDCON (0xD8) R/W (0x00)

|    | 7            | 6                                                  | 5                                                                | 4                                                                   | 3                                    | 2                                 | 1                                | 0                                                       |
|----|--------------|----------------------------------------------------|------------------------------------------------------------------|---------------------------------------------------------------------|--------------------------------------|-----------------------------------|----------------------------------|---------------------------------------------------------|
| RD | -            | -                                                  | -                                                                | -                                                                   | WDIF                                 | WTRF                              | EWT                              | -                                                       |
| WR | -            | -                                                  | -                                                                | -                                                                   | WDIF                                 | WTRF                              | EWT                              | RWT                                                     |
|    | WDIF<br>WTRF | interrupt i<br>EWDI bit.<br>WDT Res<br>is set to 1 | s enabled or<br>It must be clo<br>set Flag bit. V<br>after a WDT | not. Note the '<br>eared by softw<br>VDRF is clear<br>reset occurs. | WDT interrup<br>vare<br>ed by hardwa | re reset includ<br>ared by softwa | ol is located in<br>ding RSTN, P | a WDT<br>n EIE (0xE8).4<br>OR etc. WTR<br>an be used by |

- EWT Watchdog Timer Reset Enable bit. Set this bit to enable the watchdog reset function. The default WDT reset is enabled and WDT timeout is set to maximum.
- RWT Reset the Watchdog timer. Writing 1 to RWT resets the WDT timer. RWT bit is not a register and does not hold any value. The clearing action of Watchdog timer is protected by TA access. In another word, to clear Watchdog timer, TA must be unlocked then and then followed by writing RWT bit to 1. If TA is still locked, the program can write 1 into RWT bit, but it does not reset the Watchdog timer.

#### CKCON (0x8E) R/W (0xC7)

|    | 7        | 6                              | 5                                                                                                                                                                                                                                                                                                                                                         | 4        | 3        | 2   | 1 | 0 |  |  |  |  |
|----|----------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|-----|---|---|--|--|--|--|
| RD | WD1      | WD0                            | T2CKDCTL                                                                                                                                                                                                                                                                                                                                                  | T1CKDCTL | T0CKDCTL | WD2 | - | - |  |  |  |  |
| WR | WD1      | WD0                            | T2CKDCTL                                                                                                                                                                                                                                                                                                                                                  | T1CKDCTL | T0CKDCTL | WD2 | - | - |  |  |  |  |
|    | T2CKDCTL | division<br>Setting            | Timer 2 Clock Source Division Factor Control Flag. Setting this bit to 1 sets the Timer 2 division factor to 4, the Timer 2 clock frequency equals CPU clock frequency divided by 4. Setting this bit to 0 (the default power on value) sets the Timer 2 division factor to 12, the Timer 2 clock frequency equals CPU clock frequency divided by 12      |          |          |     |   |   |  |  |  |  |
|    | T1CKDCTL | Timer 1<br>division<br>Setting | Timer 1 Clock Source Division Factor Control Flag. Setting this bit to 1 sets the Timer 1 division factor to 4, the Timer 1 clock frequency equals CPU clock frequency divided by 4. Setting this bit to 0 (the default power on value) sets the Timer 1 division factor to 12, the Timer 1 clock frequency equals CPU clock frequency divided by 12.     |          |          |     |   |   |  |  |  |  |
|    | TOCKDCTL | Timer 0<br>division<br>Setting | Timer 0 Clock Source Division Factor Control Flag. Setting this bit to 1 sets the Timer 0 division factor to 4, the Timer 0 clock frequency equals CPU clock frequency divided by 4. Setting this bit to 0 (the default power on value) sets the Timer 0 division factor equals 12, the Timer 0 clock frequency equals CPU clock frequency divided by 12. |          |          |     |   |   |  |  |  |  |



WD[2:0]

This register controls the time out value of WDT as the following table. The time out value is shown as follows and the default is set to maximum:

| WD2 WD1 WD0 Time Out Value |     |                |  |  |  |  |  |  |  |
|----------------------------|-----|----------------|--|--|--|--|--|--|--|
| WD1                        | WD0 | Time Out Value |  |  |  |  |  |  |  |
| 0                          | 0   | 131072         |  |  |  |  |  |  |  |
| 0                          | 1   | 1048576        |  |  |  |  |  |  |  |
| 1                          | 0   | 8388608        |  |  |  |  |  |  |  |
| 1                          | 1   | 67108864       |  |  |  |  |  |  |  |
| 0                          | 0   | 134217728      |  |  |  |  |  |  |  |
| 0                          | 1   | 268435456      |  |  |  |  |  |  |  |
| 1                          | 0   | 536870912      |  |  |  |  |  |  |  |
| 1                          | 1   | 1073741824     |  |  |  |  |  |  |  |
|                            |     |                |  |  |  |  |  |  |  |

### 1.12 System Timers – T0 and T1

The CPU contains three 16-bit timers/counters, Timer 0, Timer 1 and Timer 2. In timer mode, Timer 0, Timer 1 registers are incremented every 12 SYSCLK period when the appropriate timer is enabled. In the timer mode, Timer 2 registers are incremented every 12 or 2 SYSCLK period (depending on the operating mode). In the counter mode, the timer registers are incremented every falling edge on their corresponding inputs: T0, T1, and T2. These inputs are read every SYSCLK period.

Timer 0 and Timer 1 are fully compatible with the standard 8051. Timer 0 and 1 are controlled by TCON (0x88) and TMOD (0x89) registers while each timer consists of two 8-bit registers TH0 (0x8C), TL0 (0x8A), TH1 (0x8D), TL1 (0x8B).

#### TCON (0x88h) Timer 0 and 1 Configuration Register

|                                    | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0      |
|------------------------------------|-----|-----|-----|-----|-----|-----|-----|--------|
| RD                                 | TF1 | TR1 | TF0 | TR0 | IE1 | IT1 | IE0 | IT0    |
| WR                                 | TF1 | TR1 | TF0 | TR0 | IE1 | IT1 | IE0 | IT0    |
| TF1 Timer 1 Overflow Interrupt Fla |     |     |     |     |     | •   |     | g ISR. |

TR1Timer 1 Run Control bit. Set to enable Timer 1, and clear to disable Timer 1.TF0Timer 0 Overflow Interrupt Flag bit. TF0 is cleared by hardware when entering ISR.TR0Timer 0 Run Control bit. Set to enable Timer 0, and clear to disable Timer 0.IE1,IT1,IE0,IT0These bits are related to configurations of expanded interrupt INT1 and INT0. These are described in the Interrupt System section.

#### TMOD (0x89h) Timer 0 and 1 Mode Control Register

|    | -                                                                                                                              |                  |         |            | -               |                                   |                 |                |                |  |  |  |
|----|--------------------------------------------------------------------------------------------------------------------------------|------------------|---------|------------|-----------------|-----------------------------------|-----------------|----------------|----------------|--|--|--|
|    | 7                                                                                                                              | 6                |         | 5          | 4               | 3                                 | 2               | 1              | 0              |  |  |  |
| RD | GATE1                                                                                                                          | CT1              | Т       | 1M1        | T1M0            | GATE0                             | CT0             | T0M1           | T0M0           |  |  |  |
| WR | GATE1                                                                                                                          | CT1              | Т       | 1M1        | T1M0            | GATE0                             | CT0             | T0M1           | T0M0           |  |  |  |
|    | GATE1                                                                                                                          | Timer 1 counter. | Gate (  | Control b  | it. Set to enal | ole external T                    | 1 to function a | s gating cont  | rol of the     |  |  |  |
|    | CT1                                                                                                                            |                  |         |            |                 | et CT1 to acc                     | ess external T  | 1 as the cloc  | k source. Clea |  |  |  |
|    |                                                                                                                                | CT1 to u         | se inte | ernal cloo | ck.             |                                   |                 |                |                |  |  |  |
|    | T1M1                                                                                                                           | Timer 1          | Mode    | Select bi  | t.              |                                   |                 |                |                |  |  |  |
|    | T1M0                                                                                                                           | Timer 1          | Mode    | Select bi  | t.              |                                   |                 |                |                |  |  |  |
|    | GATE0 Timer 0 Gate Control bit. Set to enable external T0 to function as gating control of the                                 |                  |         |            |                 |                                   |                 |                |                |  |  |  |
|    | counter.                                                                                                                       |                  |         |            |                 |                                   |                 |                |                |  |  |  |
|    | СТО                                                                                                                            | Counter          | or Tim  | ner Mode   | Select bit. S   | et CT0 to use                     | external T0 a   | s the clock so | ource. Clear   |  |  |  |
|    |                                                                                                                                | CT0 to u         |         |            |                 |                                   |                 |                |                |  |  |  |
|    | T0M1                                                                                                                           | Timer 0          | Mode    | Select bi  | t.              |                                   |                 |                |                |  |  |  |
|    | томо                                                                                                                           | Timer 0          | Mode    | Select bi  | t.              |                                   |                 |                |                |  |  |  |
|    |                                                                                                                                | M1               | M0      | Mode       |                 | М                                 | ode Descriptio  | ons            |                |  |  |  |
|    |                                                                                                                                | 0                | 0       | 0          |                 | is a 5-bit pre-s<br>er. They form |                 |                | an 8-bit       |  |  |  |
|    | 0 1 1 TH and TL are cascaded to form a 16-bit counter/timer.                                                                   |                  |         |            |                 |                                   |                 |                |                |  |  |  |
|    |                                                                                                                                | 1                | 0       | 2          | TL function     | s as an 8-bit c                   | ounter/timer a  | and auto-reloa | ads from TH.   |  |  |  |
|    | 1 1 3 TL functions as an 8-bit counter/timer. TH functions as an 8-bit timer which is controlled by GATE1. Only Timer 0 can be |                  |         |            |                 |                                   |                 |                |                |  |  |  |



1.12.1 Mode 0

In this mode, TL serves as a 5-bit pre-scaler and TH functions as an 8-bit counter/timer, together working as a 13-bit counter/timer. The Mode 0 operation is shown in the following diagram.

used where its interrupt is not required.

configured in Mode 3. When this happens, Timer 1 can only be



#### 1.12.2 Mode 1

Mode 1 operates the same way Mode 0 does, except TL is configured as 8-bit and thus forming a 16-bit counter/timer. This is shown as the following diagram.



#### 1.12.3 Mode 2

Mode 2 configures the timer as an 8-bit re-loadable counter. The counter is TL while TH stores the reload data. The reload occurs when TL overflows. The operation is shown in the following diagram:





#### 1.12.4 Mode 3

Mode 3 is a special mode for Timer 0 only. In this mode, Timer 0 is configured as two separate 8-bit counters. TL0 uses control and interrupt flags of Timer 0, whereas TH0 uses control and interrupt flag of Timer 1. Since Timer 1's control and flag are occupied, Timer 2 can only be used for counting purposes such as Baud rate generating while Timer 0 is in Mode 3. The operation flow of Mode 3 is shown in the following diagram.



#### 1.13 System Timer – T2

Timer 2 is fully compatible with the standard 8052 timer 2. Timer 2 can be used as the re-loadable counter, capture timer, or baud rate generator. Timer 2 uses five SFRs as counter registers, capture registers and a control register.

|         | 7                                  | 6          | 5                                                                                                                 | 4              | 3               | 2             | 1            | 0             |  |  |  |  |  |  |
|---------|------------------------------------|------------|-------------------------------------------------------------------------------------------------------------------|----------------|-----------------|---------------|--------------|---------------|--|--|--|--|--|--|
| RD      | TF2                                | EXF2       | RCLK                                                                                                              | TCLK           | EXEN2           | TR2           | CT2          | CPRL2         |  |  |  |  |  |  |
| WR      | TF2 EXF2 RCLK TCLK EXEN2 TR2 CT2 ( |            |                                                                                                                   |                |                 |               | CPRL2        |               |  |  |  |  |  |  |
| •       | TF2                                |            | Timer 2 Interrupt Flag bit.                                                                                       |                |                 |               |              |               |  |  |  |  |  |  |
|         |                                    |            | TF2 must be cleared by software. TF2 is not set when RCLK or TCLK is set (that means                              |                |                 |               |              |               |  |  |  |  |  |  |
|         |                                    |            | Timer 2 is used as a UART0 Baud rate generator).                                                                  |                |                 |               |              |               |  |  |  |  |  |  |
|         | EXF2                               |            | T2EX Falling Edge Flag bit.<br>This bit is set when T2EX has a falling edge when EXEN2-1. EXE2 must be cleared by |                |                 |               |              |               |  |  |  |  |  |  |
|         |                                    |            | This bit is set when T2EX has a falling edge when EXEN2=1. EXF2 must be cleared by<br>software.                   |                |                 |               |              |               |  |  |  |  |  |  |
|         | RCLK                               |            | software.<br>Receive Clock Enable bit                                                                             |                |                 |               |              |               |  |  |  |  |  |  |
|         | NOLN                               |            | 1 – UART0 receiver is clocked by Timer 2 overflow pulses                                                          |                |                 |               |              |               |  |  |  |  |  |  |
|         |                                    |            | 0 – UART0 receiver is clocked by Timer 1 overflow pulses                                                          |                |                 |               |              |               |  |  |  |  |  |  |
|         | TCLK                               |            | Transmit Clock Enable bit                                                                                         |                |                 |               |              |               |  |  |  |  |  |  |
|         | 10ER                               |            | 1 – UART0 transmitter is clocked by Timer 2 overflow pulses                                                       |                |                 |               |              |               |  |  |  |  |  |  |
|         |                                    |            |                                                                                                                   |                | Timer 1 over    |               |              |               |  |  |  |  |  |  |
|         | EXEN2                              |            | nction Enable                                                                                                     |                |                 | •             |              |               |  |  |  |  |  |  |
|         |                                    | 1 – Allow  | s capture or r                                                                                                    | eload as T2E   | X falling edge  | appears       |              |               |  |  |  |  |  |  |
|         |                                    | 0 – Ignore | e T2EX event                                                                                                      | s              |                 |               |              |               |  |  |  |  |  |  |
|         | TR2                                | Start/Stop | o Timer 2 Cor                                                                                                     | ntrol bit      |                 |               |              |               |  |  |  |  |  |  |
|         |                                    | 1 – Start  |                                                                                                                   |                |                 |               |              |               |  |  |  |  |  |  |
|         |                                    | 0 – Stop   |                                                                                                                   |                |                 |               |              |               |  |  |  |  |  |  |
|         | CT2                                |            |                                                                                                                   | Mode Select    |                 |               |              |               |  |  |  |  |  |  |
|         |                                    |            |                                                                                                                   |                | oin as the cloc | k source      |              |               |  |  |  |  |  |  |
|         |                                    |            | al clock timer                                                                                                    |                |                 |               |              |               |  |  |  |  |  |  |
|         | CPRL2                              |            | Reload Select                                                                                                     |                |                 |               |              |               |  |  |  |  |  |  |
|         |                                    |            |                                                                                                                   | ig edge for ca |                 | adaa of TOE   | V (when EVE  | N2=1). If RCL |  |  |  |  |  |  |
|         |                                    |            |                                                                                                                   |                | baud rate gei   |               |              |               |  |  |  |  |  |  |
|         |                                    |            |                                                                                                                   | ced on Timer   |                 |               |              |               |  |  |  |  |  |  |
| Timer 2 | can be config                      |            |                                                                                                                   |                |                 | er. Capture T | imer or Baud | Rate          |  |  |  |  |  |  |

#### T2CON (0xC8h) Timer 2 Control and Configuration Register

Timer 2 can be configured in three modes of operations –Auto-reload Counter, Capture Timer, or Baud Rate Generator. These modes are defined by RCLK, TCLK, CPRL2 and TR2 bits of T2CON registers. The definition is illustrated in the following table:



| RCLK or TCLK | CPRL2 | TR2 | Mode Descriptions                                                                                                                                                    |
|--------------|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0            | 0     | 1   | 16-bit Auto-reload Counter mode. Timer 2 overflow sets the TF2 interrupt flag and TH2/TL2 is reloaded with RLDH/RLHL register.                                       |
| 0            | 1     | 1   | 16-bit Capture Timer mode. Timer 2's overflow sets TF2 interrupt flag.<br>When EXEN2=1, TH2/TL2 content is captured into RLDH/RLDL when<br>T2EX falling edge occurs. |
| 1            | Х     | 1   | Baud Rate Generator mode. Timer 2's overflow is used for configuring UART0.                                                                                          |
| Х            | Х     | 0   | Timer 2 is stopped.                                                                                                                                                  |

The block diagram of the Timer 2 operating in Auto-reload Counter and Capture Timer modes are shown in the following diagram:



The block diagram of the Timer 2 operating in Baud Rate Generator is shown in the following diagram:



### 1.14 System Timer – T3 and T4

Both Timer 3 and Timer 4 are simple 16-Bit reload timers or free-run counters and are clocked by the system clock. The block diagram is shown as below.





|                                                                                                                                                                                                                     | 7          | 6                       | 5              | 4              | 3   | 2                              | 1             | 0            |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------------|----------------|----------------|-----|--------------------------------|---------------|--------------|--|
| RD                                                                                                                                                                                                                  | TF4        | TM4                     | TR4            | T4IEN          | TF3 | TM3                            | TR3           | T3IEN        |  |
| WR                                                                                                                                                                                                                  | TF4        | TM4                     | TR4            | T4IEN          | TF3 | TM3                            | TR3           | T3IEN        |  |
|                                                                                                                                                                                                                     | TF4<br>TM4 | TF4 is set<br>Timer 4 M | -              | when overflo   |     | ccurs. TF4 m<br>auto reload, a |               | -            |  |
| free-run.TR4Timer 4 Run Control bit. Set to enable Timer 4, and clear to stop Timer 4.T4IENTimer 4 Interrupt Enable bit.T4IEN=0 disable the Timer 4 overflow interruptT4IEN=1 enable the Timer 4 overflow interrupt |            |                         |                |                |     |                                |               |              |  |
|                                                                                                                                                                                                                     | TF3        | Timer 3 C               | verflow Interi | rupt Flag bit. | ·   | ccurs. TF3 m                   | ust be cleare | d by softwar |  |
|                                                                                                                                                                                                                     | ТМЗ        |                         | •              |                |     | auto reload, a                 |               | •            |  |
| TR3Timer 3 Run Control bit. Set to enable Timer 3, and clear to stop Timer 3.T3IENTimer 3 Interrupt Enable bit.T3IEN=0 disable the Timer 3 overflow interruptT3IEN=1 enable the Timer 3 overflow interrupt          |            |                         |                |                |     |                                |               |              |  |

#### TL3 (0xAEh) Timer 3 Low Byte Register 0 R/W 00000000

|    | 7 | 6 | 5 | 4      | 3 | 2 | 1 | 0 |
|----|---|---|---|--------|---|---|---|---|
| RD |   |   |   | T3[7-0 | ] |   |   |   |
| WR |   |   |   | T3[7-0 | ] |   |   |   |

#### TH3 (0xAFh) Timer 3 High Byte Register 0 R/W 00000000

| _ |    |         |         |   |   |   |   |   |   |  |  |  |
|---|----|---------|---------|---|---|---|---|---|---|--|--|--|
|   |    | 7       | 6       | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|   | RD | T3[15-8 |         |   |   |   |   |   |   |  |  |  |
|   | WR |         | T3[15-8 |   |   |   |   |   |   |  |  |  |

#### TL4 (0xACh) Timer 4 Low Byte Register 0 R/W 00000000

|    | 7 | 6 | 5 | 4       | 3 | 2 | 1 | 0 |
|----|---|---|---|---------|---|---|---|---|
| RD |   |   |   | T4[7-0] | ] |   |   |   |
| WR |   |   |   | T4[7-0  | ] |   |   |   |

#### TH4 (0xADh) Timer 4 High Byte Register 0 R/W 00000000

|    | 7        | 6       | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----|----------|---------|---|---|---|---|---|---|--|--|
| RD | T4[15-8] |         |   |   |   |   |   |   |  |  |
| WR |          | T4[15-8 |   |   |   |   |   |   |  |  |

T3[15-0] and T4[15-0] function differently when been read or written. When written in auto-reload mode, its reload value register is written, and in free-run mode, the counter value is written immediately. When been read, the return value is always the present counter value. There is no snapshot buffer in the read operation, so software should always read the high byte then the low byte.

TM5

TR5

T5IEN

### 1.15 System Timer – T5

T5 is a 24-Bit simple timer. It can select four different clock sources and can be used for extended sleep mode wake up. The clock sources include IOSC, RTC and SIOSC. T5 can be configured either as free-run mode or autoreload mode. Timer 5 does not depend on the SYSCLK, therefore it continues to count under STOP or SLEEP mode if the clock source is present. The following diagram shows the block diagram of Timer 5.



#### T5CON (0xA003h) Timer 5 Control and Status Register

|                                          | 7                                                                                      | 6                                    | 5        | 4   | 3   | 2 | 1 | 0     |  |
|------------------------------------------|----------------------------------------------------------------------------------------|--------------------------------------|----------|-----|-----|---|---|-------|--|
| RD                                       | TF5                                                                                    | T5SEL[1]                             | T5SEL[0] | TM5 | TR5 | - | - | T5IEN |  |
| WR                                       | TF5                                                                                    | T5SEL[1]                             | T5SEL[0] | TM5 | TR5 | - | - | T5IEN |  |
|                                          | TF5                                                                                    | Timer 5 Overflow Interrupt Flag bit. |          |     |     |   |   |       |  |
|                                          | TF5 is set by hardware when overflow condition occurs. TF5 must be cleared by software |                                      |          |     |     |   |   |       |  |
| T5SEL[1-0] Timer 5 Clock Selection bits. |                                                                                        |                                      |          |     |     |   |   |       |  |

Timer 5 Mode Control bit. TM5=1 set timer 5 as auto reload, and TM5=0 set timer 5 as free-

| TL5 (0xA004) | Timer5 I ow | <b>Byte Regi</b> | ister 0 R/W | / 00000000 |
|--------------|-------------|------------------|-------------|------------|

run.

T5SEL[1-0] = 00, IOSC T5SEL[1-0] = 01, PLL T5SEL[1-0] = 10, RTC T5SEL[1-0] = 11, SIOSC

Timer 5 Interrupt Enable bit.

T5IEN=0 disable the Timer 5 overflow interrupt T5IEN=1 enable the Timer 5 overflow interrupt

|    | 7 | 6 | 5 | 4       | 3 | 2 | 1 | 0 |
|----|---|---|---|---------|---|---|---|---|
| RD |   |   |   | T5[7-0] | ] |   |   |   |
| WR |   |   |   | T5[7-0] | ] |   |   |   |

Timer 5 Run Control bit. Set to enable Timer 5, and clear to stop Timer 5.

#### TH5 (0xA005) Timer5 Medium Byte Register 0 R/W 00000000

|    | 7 | 6 | 5 | 4       | 3  | 2 | 1 | 0 |
|----|---|---|---|---------|----|---|---|---|
| RD |   |   |   | T5[15-8 | 3] |   |   |   |
| WR |   |   |   | T5[15-8 | ]] |   |   |   |

#### TT5 (0xA006) Timer5 High Byte Register 0 R/W 00000000

|    | 7         | 6         | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----|-----------|-----------|---|---|---|---|---|---|--|--|--|
| RD | T5[23-16] |           |   |   |   |   |   |   |  |  |  |
| WR |           | T5[23-16] |   |   |   |   |   |   |  |  |  |

T5[23-0] functions differently when been read or written. When written in auto-reload mode, its reload value register is written, and in free-run mode, the counter value is written immediately. When been read, the return value is always the present counter value. There is no snapshot buffer in the read operation, so software should always read the high byte then the low byte.



### 1.16 Multiplication and Division Unit (MDU)

MDU provides acceleration on unsigned integer operations of 16-bit multiplications, 32-bit division, and shifting and normalizing operations. The following table shows the execution characteristics of these operations. The MDU does not contain the operation completion status flag. Therefore the most efficient utilization of MDU uses NOP delay for the required clock time of the MDU operation types. The number of the clock cycles required for each operation is shown in the following table and it is counted from the last write of the writing sequence.

| Operations                      | Result | Reminder | # of Clock Cycle |
|---------------------------------|--------|----------|------------------|
| 32-bit division by 16-bit       | 32-bit | 16-bit   | 17               |
| 16-bit division by 16-bit       | 16-bit | 16-bit   | 9                |
| 16-bit multiplication by 16-bit | 32-bit | -        | 10               |
| 32-bit normalization            | -      | -        | 3 – 20           |
| 32-bit shift left/right         | -      | -        | 3 – 18           |

The MDU is accessed through MD0 to MD5 that contains the operands and the results, and the operation is controlled by ARCON register.

#### ARCON (0xFF) MDU Control R/W 0000000

|                                                                                                                                                                                                                                                                                                                                                                            | 7    | 6    | 5             | 4   | 3   | 2                 | 1             | 0               |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|---------------|-----|-----|-------------------|---------------|-----------------|
| RD                                                                                                                                                                                                                                                                                                                                                                         | MDEF | MDOV | SLR           | SC4 | SC3 | SC2               | SC1           | SC0             |
| WR                                                                                                                                                                                                                                                                                                                                                                         | MDEF | MDOV | SLR           | SC2 | SC1 | SC0               |               |                 |
| MDEFMDU Error Flag bit. Set by hardware to indicate MDx being written before the previous<br>operation completes. MDEF is automatically cleared after reading ARCON.MDOVMDU Overflow Flag bit. MDOV is set by hardware if dividend is zero or the result of<br>multiplication is greater than 0x0000FFFFh                                                                  |      |      |               |     |     |                   |               |                 |
|                                                                                                                                                                                                                                                                                                                                                                            | SLR  |      | ction Control |     |     | ft to the right a | and SLR =0 in | dicates a shift |
| SC4-0 Shift Count Control and Result bit. If SC0-4 is written with 00000, the normalization operation performed by MDU. When the normalization is completed, SC4-0 contains the number of shift performed in the normalization. If SC4-0 is written with a non-zero value, then the shift operation is performed by MDU with the number of shift specified by SC4-0 value. |      |      |               |     |     |                   |               |                 |

#### MD0 (0xF9) MDU Data Register 0 R/W 00000000

|    | 7 | 6        | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----|---|----------|---|---|---|---|---|---|--|--|--|
| RD |   | MD0[7-0] |   |   |   |   |   |   |  |  |  |
| WR |   | MD0[7-0] |   |   |   |   |   |   |  |  |  |

#### MD1 (0xFA) MDU Data Register 1 R/W 00000000

|    | 7        | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----|----------|---|---|---|---|---|---|---|--|
| RD | MD1[7-0] |   |   |   |   |   |   |   |  |
| WR | MD1[7-0] |   |   |   |   |   |   |   |  |

#### MD2 (0xFB) MDU Data Register 2 R/W 00000000

|    | 7 | 6        | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----|---|----------|---|---|---|---|---|---|--|--|
| RD |   | MD2[7-0] |   |   |   |   |   |   |  |  |
| WR |   | MD2[7-0] |   |   |   |   |   |   |  |  |

#### MD3 (0xFC) MDU Data Register 3 R/W 0000000

|    | 7        | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----|----------|---|---|---|---|---|---|---|--|--|
| RD | MD3[7-0] |   |   |   |   |   |   |   |  |  |
| WR | MD3[7-0] |   |   |   |   |   |   |   |  |  |



### MD4 (0xFD) MDU Data Register 4 R/W 00000000

|    | 7        | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----|----------|---|---|---|---|---|---|---|--|--|
| RD | MD4[7-0] |   |   |   |   |   |   |   |  |  |
| WR | MD4[7-0] |   |   |   |   |   |   |   |  |  |

#### MD5 (0xFE) MDU Data Register 5 R/W 00000000

|    | 7        | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----|----------|---|---|---|---|---|---|---|--|--|
| RD | MD5[7-0] |   |   |   |   |   |   |   |  |  |
| WR | MD5[7-0] |   |   |   |   |   |   |   |  |  |

MDU operation consists of three phases.

Loading MD0 to MD5 data registers in an appropriate order depending on the operation.

Execution of the operations.

Reading result from MD0 to MD5 registers.

The following list shows the MDU read and write sequences. Each operation has its unique writing sequence and reading sequence of MD0 to MD5 registers therefore a precise access sequence is required.

#### 1.16.1 Division – 32-bit divide by 16-bit or 16-bit divide by 16-bit

Follow the following write-sequence. The first write of MD0 resets the MDU and initiates the MDU error flag mechanism. The last write incites calculation of MDU.

Write MD0 with Dividend LSB byte

Write MD1 with Dividend LSB+1 byte

Write MD2 with Dividend LSB+2 byte (ignore this step for 16-bit divide by 16-bit)

Write MD3 with Dividend MSB byte (ignore this step for 16-bit divide by 16-bit)

Write MD4 with Divisor LSB byte

Write MD5 with Divisor MSB byte

Then follow the following read-sequence. The last read prompts MDU for the next operations.

Read MD0 with Quotient LSB byte

Read MD1 with Quotient LSB+1 byte

Read MD2 with Quotient LSB+2 byte (ignore this step for 16-bit divide by 16-bit)

Read MD3 with Quotient MSB byte (ignore this step for 16-bit divide by 16-bit)

Read MD4 with Remainder LSB byte

Read MD5 with Remainder MSB byte

Read ARCON to determine error or overflow condition

Please note if the sequence is violated, the calculation may be interrupted and result in errors.

#### 1.16.2 Multiplication – 16-bit multiply by 16-bit

Follow the following write sequence.

Write MD0 with Multiplicand LSB byte

Write MD4 with Multiplier LSB byte

Write MD1 with Multiplicand MSB byte

Write MD5 with Multiplier MSB byte

Then follow the following read sequence.

Read MD0 with Product LSB byte

Read MD1 with Product LSB+1 byte

Read MD2 with Product LSB+2 byte

Read MD3 with Product MSB byte

Read ARCON to determine error or overflow condition



#### 1.16.3 Normalization – 32-bit

Normalization is obtained with integer variables stored in MD0 to MD3. After normalization, all leading zeroes are removed by shift left operations. To start the normalization operation, SC4-0 in ARCON is first written with 00000. After completion of the normalization, SC4-0 is updated with the number of leading zeroes and the normalized result is restored on MD0 to MD3. The number of the shift of the normalization can be used as exponents. The following write sequence should be followed. The last write to ARCON initiates the normalization operations by MDU.

Write MD0 with Operand LSB byte Write MD1 with Operand LSB+1 byte Write MD2 with Operand LSB+2 byte Write MD3 with Operand MSB byte Write ARCON with SC4-0 = 00000

Then follow the following read sequence.

Read MD0 with Result LSB byte Read MD1 with Result LSB+1 byte

Read MD2 with Result LSB+2 byte

Read MD3 with Result MSB byte

Read SC[4-0] from ARCON for normalization count or error flag

#### 1.16.4 Shift - 32-bit

Shift is done with integer variables stored in MD0 to MD3. To start the shift operation, SC4-0 in ARCON is first written with shift count and SLR with shift direction. After completion of the Shift, the result is stored back to MD0 to MD3. The following write sequence should be followed. The last write to ARCON initiates the normalization operations by MDU.

Write MD0 with Operand LSB byte Write MD1 with Operand LSB+1 byte Write MD2 with Operand LSB+2 byte Write MD3 with Operand MSB byte

Write ARCON with SC4-0 = Shift count and SLR with shift direction

Then follow the following read sequence.

Read MD0 with Result LSB byte Read MD1 with Result LSB+1 byte Read MD2 with Result LSB+2 byte Read MD3 with Result MSB byte Read ARCON's for error flag

#### 1.16.5 MDU Flag

The error flag (MDEF) of MDU indicates improperly performed operations. The error mechanism starts at the first MD0 write and finishes with the last read of MD result register. MDEF is set if current operation is interrupted or restarted by improper write of MD register before the operation completes. MDEF is cleared if the operations and proper write/read sequences successfully complete. The overflow flag (MDOV) of MDU indicates an error of operations. MDOV is set if

the divisor is zero

Multiplication overflows

Normalization operation is performed on already normalized variables (MD3.7 =1)

### 1.17 Serial Port – UART0

UART0 is full duplex and fully compatible with the standard 8052 UART. The receive path of the UART0 is double-buffered that can commence reception of second byte before previously received byte is read from the receive register. Writing to SBUF0 loads the transmit register while reading SBUF0, reads a physically separate receive register. The UART0 can operate in four modes: one synchronous (Mode 0) and three asynchronous modes (Mode 1, 2, and 3). Mode 2 and Mode 3 share a special provision for multi-processor communications. This feature is enabled by setting SM2 bit in SCON0 register. The master processor first sends out an address byte, which identifies the slave. An address byte differs from a data byte in the 9<sup>th</sup> bit: 1 defines an address byte whereas 0 defines a data byte. When SM2 is set to 1, no slave can be interrupted by a data byte. The addressed slave clears its SM2 bit and prepares to receive the following incoming data bytes. The slaves that are not addressed leave their SM2 set and ignore the incoming data. The UART0-related registers are SBUF0, SCON0, PCON, IE, and IP.



#### SCON0 (0x98h) UART0 Configuration Register

| SCON0 | (0x98h) UAR | CON0 (0x98h) UART0 Configuration Register |                                                                                                                                                                                                                                               |         |                                                                                                                                                                                                                                                                       |                                               |               |                 |             |  |  |  |  |  |
|-------|-------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|---------------|-----------------|-------------|--|--|--|--|--|
|       | 7           | 6                                         | 5                                                                                                                                                                                                                                             | 5       | 4                                                                                                                                                                                                                                                                     | 3                                             | 2             | 1               | 0           |  |  |  |  |  |
| RD    | SM0         | SM1                                       | SN                                                                                                                                                                                                                                            | Л2      | REN                                                                                                                                                                                                                                                                   | TB8                                           | RB8           | TIF             | RIF         |  |  |  |  |  |
| WR    | SM0         | SM1                                       | SN                                                                                                                                                                                                                                            | Л2      | REN                                                                                                                                                                                                                                                                   | TB8                                           | RB8           | TIF             | RIF         |  |  |  |  |  |
|       | SM0, SM1    | UART O                                    | peratior                                                                                                                                                                                                                                      | n Mode  |                                                                                                                                                                                                                                                                       |                                               |               |                 |             |  |  |  |  |  |
|       |             | MODE                                      | SM0                                                                                                                                                                                                                                           | SM1     |                                                                                                                                                                                                                                                                       |                                               | Description   |                 |             |  |  |  |  |  |
|       |             | 0                                         | 0                                                                                                                                                                                                                                             | 0       |                                                                                                                                                                                                                                                                       | IS Shift Regist                               | er Mode       |                 |             |  |  |  |  |  |
|       |             | 1                                         | 0                                                                                                                                                                                                                                             | 1       | 8-Bit UART<br>Baud rate =<br>T2CON reg                                                                                                                                                                                                                                | Timer 1 or Ti                                 | mer 2 overflo | w rate. This is | selected in |  |  |  |  |  |
|       |             | 2                                         | 1                                                                                                                                                                                                                                             | 0       | <ul> <li>9-Bit UART Mode, fix baud rate</li> <li>Baud rate = CPUCLK/64 (PCON.SMOD0 = 0) or CPUCLK/32 (PCON.SMOD0 = 1)</li> <li>9-Bit UART Mode, variable baud rate</li> <li>Baud rate = Timer 1 or Timer 2 overflow rate. This is selected TCON registers.</li> </ul> |                                               |               |                 |             |  |  |  |  |  |
|       |             | 3                                         | 1                                                                                                                                                                                                                                             | 1       |                                                                                                                                                                                                                                                                       |                                               |               |                 |             |  |  |  |  |  |
|       | SM2         |                                           |                                                                                                                                                                                                                                               |         |                                                                                                                                                                                                                                                                       | nunication as                                 |               |                 |             |  |  |  |  |  |
|       | REN         |                                           | de, if R                                                                                                                                                                                                                                      | EN=1,   |                                                                                                                                                                                                                                                                       | witch back fur<br>sition on RX o              |               |                 |             |  |  |  |  |  |
|       | TB8         | The trans                                 | smit-val                                                                                                                                                                                                                                      | ue of 9 |                                                                                                                                                                                                                                                                       | JART mode (r<br>le 9 <sup>th</sup> bit as a l |               |                 |             |  |  |  |  |  |
|       | RB8         |                                           | ive-valu                                                                                                                                                                                                                                      |         |                                                                                                                                                                                                                                                                       | ART mode (n                                   |               |                 |             |  |  |  |  |  |
|       | TIF         | must be                                   | cleared                                                                                                                                                                                                                                       | by soft | ot Flag bit. Set by hardware after completion of a serial transmission and by software. The interrupt enable bit is located in IE (0xA8) and the s located in IP (0xB8).                                                                                              |                                               |               |                 |             |  |  |  |  |  |
|       | RIF         | Receive<br>be cleare                      | t priority is located in IP (0xB8).<br>Interrupt Flag bit. Set by hardware after completion of a serial reception and must<br>red by software. The interrupt enable bit is located in IE (0xA8) and the interrupt<br>is located in IP (0xB8). |         |                                                                                                                                                                                                                                                                       |                                               |               |                 |             |  |  |  |  |  |

#### SBUF0 (0x99h) UART0 Data Buffer Register

|    | 7 | 6       | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----|---|---------|---|---|---|---|---|---|--|--|
| RD |   | RB[7-0] |   |   |   |   |   |   |  |  |
| WR |   | TB[7-0] |   |   |   |   |   |   |  |  |

SBUF0 is used for both transmission and reception. Writing a data byte into SBUF0 puts this data in UART0's transmit buffer and starts a transmission. Reading a byte from SBUF means data being read from the UART0's receive buffer.

#### 1.17.1 Mode 0

Mode 0 is a simple synchronous shift register mode. TXD0 outputs the shift clock, which is fixed at CPUCLK/12. RXD0 is a bidirectional I/O port that serves as a data-shifting port. To utilize this mode, TXD0 pin must be enabled as an output pin, while RXD0 needs to be configured as an open-drain type of I/O port. The shift data changes at the rising edge of the shift clock and is valid at the falling edge of the shift clock. The transmission starts when anew byte is written in SBUF0 as TI is cleared to 0. When the byte is transmitted, TI is set and the UART0 waits for the next byte to be transmitted. The reception is initiated by setting REN=1 and RI cleared to 0. When a byte is received, RI is set by UART0.

#### 1.17.2 <u>Mode 1</u>

8-bit UART mode. RXD0 is the serial input and TXD0 is the serial output. To utilize this mode, the corresponding RXD0 and TXD0 pin configuration should also be set correctly. 10-bit data (including a Start bit, 8 data bit, and a Stop bit) are transferred. For UART0, the baud rate is set by Timer 1 or Timer 2 overflow rate. The control is determined by SMOD0.PCON, and RCLK.T2CON, TCLK.T2CON. When SMOD0.PCON is 1, Timer 1 overflow is selected, and SMOD0.PCON is 0, Timer 1 overflow rate divided by 2 is selected. And if RCLK.T2CON, or TCLK.T2CON is set, the Timer 2 overflow rate is selected and overwrites the SMOD0 setting.



### 1.17.3 Mode 2

9-bit UART mode. RXD0 is the serial input and TXD0 is the serial output. To utilize this mode, the corresponding RXD0 and TXD0 pins should be configured correctly. 11-bit data including a Start bit (always 0), 8 data bits, a programmable 9<sup>th</sup> bit, and a Stop bit (always 1) are transferred. The 9<sup>th</sup> bit can be configured as a parity bit configured by software through TB8 in SCON0. The received 9<sup>th</sup> bit can be read from TB8. The software determines the correctness of the parity check. The baud rate in Mode 2 is fixed at 1/32 or 1/64 of CPU clock. This is controlled by SMOD0 in PCON register.

### 1.17.4 Mode 3

Similar to Mode 2 (9-bit UART mode). RXD0 is the serial input and TXD0 is the serial output. To utilize this mode, the corresponding RXD0 and TXD0 pins should also be configured properly. 11-bit data including a Start bit (always 0), 8 data bits, a programmable 9<sup>th</sup> bit, and a Stop bit (always 1) are transferred. The 9<sup>th</sup> bit can serve as a parity bit configured by software through TB8 in SCON0. The received 9<sup>th</sup> bit can be read from TB8. The software determines the correctness of the parity check. The mechanism of the baud rate control in Mode 3 is similar to which in Mode 1. that is determined by Timer 1 or Timer 2 overflow and is set by SMOD0, and T2CON.

### 1.18 I<sup>2</sup>C Master

The I<sup>2</sup>C master controller provides the interface to I<sup>2</sup>C slave devices. It can be programmed to operate with arbitration and clock synchronization to allow it to operate in multi-master configurations. The master uses SCL and SDA pins. The controller contains a built-in 8-bit timer to allow various I<sup>2</sup>C bus speed. The maximum I<sup>2</sup>C bus speed is limited to SYSCLK/12.

#### I2CMTP (0xF7h) I<sup>2</sup>C Master Time Period R/W 0000000

|    | 7 | 6           | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----|---|-------------|---|---|---|---|---|---|--|--|--|
| RD |   | I2CMTP[7-0] |   |   |   |   |   |   |  |  |  |
| WR |   | I2CMTP[7-0] |   |   |   |   |   |   |  |  |  |

This register set the period time of I<sup>2</sup>C bus clock – SCL. The SCL period time is set according to

### SCLPERIOD = 8 \* (1 + I2CMTP) \* CPUCLK\_PERIORD

#### I2CMSA (0xF4) I<sup>2</sup>C Master Slave Address R/W 00000000

|    | 7                                                                                                | 6 | 5 | 4       | 3 | 2 | 1 | 0          |  |  |
|----|--------------------------------------------------------------------------------------------------|---|---|---------|---|---|---|------------|--|--|
| RD |                                                                                                  |   |   | SA[6-0] |   |   |   | RS         |  |  |
| WR | SA[6-0]                                                                                          |   |   |         |   |   |   |            |  |  |
|    | SA[6-0] Slave Address. SA[6-0] defines the slave address the I <sup>2</sup> C master uses to cor |   |   |         |   |   |   | mmunicate. |  |  |
|    | RS Receive/Send Bit. RS determines if the following operation is to RECEIVE (RS=1) or S          |   |   |         |   |   |   |            |  |  |

(RS=0).

#### I2CMBUF (0xF6) I<sup>2</sup>C Master Data Buffer Register R/W 00000000

|    | 7       | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----|---------|---|---|---|---|---|---|---|--|--|
| RD | RD[7-0] |   |   |   |   |   |   |   |  |  |
| WR | TD[7-0] |   |   |   |   |   |   |   |  |  |

I2CMBUF functions as a transmit-data register when written and as a receive-data register when read. When written, TD is sent to the bus by the next SEND or BURST SEND operations. TD[7] is sent first. When read, RD contains the 8-bit data received from the bus upon the last RECEIVE or BURST RECEIVE operation.

#### I2CMCR (0xF5) I<sup>2</sup>C Master Control and Status Register R/W 00000000

|    | 7     | 6       | 5    | 4       | 3       | 2       | 1     | 0    |
|----|-------|---------|------|---------|---------|---------|-------|------|
| RD | -     | BUSBUSY | IDLE | ARBLOST | DATAACK | ADDRACK | ERROR | BUSY |
| WR | CLEAR | INFILEN | -    | HS      | ACK     | STOP    | START | RUN  |

The I2CMCR register is used for setting control when it is written, and as a status signal when read.

| CLEAR   | Reset I2C Master State Machine. Set CLEAR=1 will reset the state machine. CLEAR is self-<br>cleared when reset is completed. |
|---------|------------------------------------------------------------------------------------------------------------------------------|
|         | dealed when reset is completed.                                                                                              |
| INFILEN | Input Noise Filter Enable. When IFILEN is set, pulses shorter than 50 nsec on inputs of                                      |
|         | SDA and SCL are filtered out.                                                                                                |
| IDLE    | This bit indicates that I <sup>2</sup> C master is in the IDLE mode.                                                         |

### LUMISSIL MICROSYSTEMS A Division of <u> </u>

# IS31CS5523

| BUSY    | This bit indicates that I <sup>2</sup> C master is receiving or transmitting data, and other status bits are not valid.                                                                                    |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BUSBUSY | This bit indicates that the external I <sup>2</sup> C bus is busy and access to the bus is not possible.<br>This bit is set/reset by START and STOP conditions.                                            |
| ERROR   | This bit indicates that an error occurs in the last operation. The errors include slave address was not acknowledged, or transmitted data is not acknowledged, or the master controller loses arbitration. |
| ADDRERR | This bit is automatically set when the last operation slave address transmitted is not acknowledged.                                                                                                       |
| DATAERR | This bit is automatically set when the last operation transmitted data is not acknowledged.                                                                                                                |
| ARBLOST | This bit is automatically set when the last operation I <sup>2</sup> C master controller loses the bus arbitration.                                                                                        |

START, STOP, RUN and HS, RS, ACK bits are used to drivel<sup>2</sup>C Master to initiate and terminate a transaction. The Start bit generates START, or REPEAT START protocol. The Stop bit determines if the cycle stops at the end of the data cycle or continues to a burst. To generate a single read cycle, the designated address is written in SA, RS is set to 1, ACK=0, STOP=1, START=1, RUN=1 are set in I2CMCR to perform the operation and then STOP. When the operation is completed (or aborted due to errors), I<sup>2</sup>C master generates an interrupt. The ACK bit must be set to 1. This causes the controller to send an ACK automatically after each byte transaction. The ACK bit must be reset when set to 0 when the master operates in receive mode and not to receive further data from the slave devices.

| HS     | RS                        | ACK       | STOP        | START        | RUN                                            | OPERATIONS                                                                                                 |  |  |  |  |  |
|--------|---------------------------|-----------|-------------|--------------|------------------------------------------------|------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 0      | 0                         | -         | 0           | 1            | 1                                              | START condition followed by SEND. Master remains in TRANSMITTER mode                                       |  |  |  |  |  |
| 0      | 0                         | -         | 1           | 1            | 1                                              | START condition followed by SEND and STOP                                                                  |  |  |  |  |  |
| 0      | 1                         | 0         | 0           | 1            | 1                                              | START condition followed by RECEIVE operation with<br>negative ACK. Master remains in RECEIVER mode        |  |  |  |  |  |
| 0      | 1                         | 0         | 1           | 1            | 1                                              | START condition followed by RECEIVE and STOP                                                               |  |  |  |  |  |
| 0      | 1                         | 1         | 0           | 1            | 1                                              | START condition followed by RECEIVE. Master remains in RECEIVER mode                                       |  |  |  |  |  |
| 0      | 1                         | 1         | 1           | 1            | 1                                              | Illegal command                                                                                            |  |  |  |  |  |
| 1      | 0                         | 0         | 0           | 0            | 1 Master Code sending and switching to HS mode |                                                                                                            |  |  |  |  |  |
| The fo | llowing                   | table lis | ts the pern | nitted contr | ol bits co                                     | ombinations in master TRANSMITTER mode.                                                                    |  |  |  |  |  |
| HS     | RS                        | ACK       | STOP        | START        | RUN                                            | OPERATIONS                                                                                                 |  |  |  |  |  |
| 0      | -                         | -         | 0           | 0            | 1                                              | SEND operation. Master remains in TRANSMITTER mode                                                         |  |  |  |  |  |
| 0      | -                         | -         | 1           | 0            | 0                                              | STOP condition                                                                                             |  |  |  |  |  |
| 0      | -                         | -         | 1           | 0            | 1                                              | SEND followed by STOP condition                                                                            |  |  |  |  |  |
| 0      | 0                         | -         | 0           | 1            | 1                                              | REPEAT START condition followed by SEND. Master<br>remains in TRANSMITTER mode                             |  |  |  |  |  |
| 0      | 1                         | -         | 1           | 1            | 1                                              | REPEAT START condition followed by SEND and STOP condition                                                 |  |  |  |  |  |
| 0      | 1                         | 0         | 0           | 1            | 1                                              | REPEAT START condition followed by RECEIVE operation with negative ACK. Master remains in TRANSMITTER mode |  |  |  |  |  |
| 0      | 1                         | 0         | 1           | 1            | 1                                              | REPEAT START condition followed by SEND and STOP condition.                                                |  |  |  |  |  |
| 0      | 1                         | 1         | 0           | 1            | 1                                              | REPEAT START condition followed by RECEIVE.<br>Master remains in RECEIVER mode.                            |  |  |  |  |  |
| 0      | 1 1 1 1 1 Illegal command |           |             |              |                                                |                                                                                                            |  |  |  |  |  |
| The fo | llowing                   | table lis | ts the perm | nitted contr | ol bits co                                     | ombinations in master RECEIVER mode.                                                                       |  |  |  |  |  |

The following table lists the permitted control bits combinations in master IDLE mode.

| HS | RS | ACK | STOP | START | RUN | OPERATIONS                                                             |  |  |  |
|----|----|-----|------|-------|-----|------------------------------------------------------------------------|--|--|--|
| 0  | -  | 0   | 0    | 0     | 1   | RECEIVE operation with negative ACK. Master<br>remains in RECEIVE mode |  |  |  |
| 0  | -  | -   | 1    | 0     | 0   | STOP condition                                                         |  |  |  |
| 0  | -  | 0   | 1    | 0     | 1   | RECEIVE followed by STOP condition                                     |  |  |  |
| 0  | -  | 1   | 0    | 0     | 1   | RECEIVE operation. Master remains in RECEIVER                          |  |  |  |



|   |   |   |   |   |   | mode                                                                                                    |
|---|---|---|---|---|---|---------------------------------------------------------------------------------------------------------|
| 0 | - | 1 | 1 | 0 | 1 | Illegal command                                                                                         |
| 0 | 1 | 0 | 0 | 1 | 1 | REPEAT START condition followed by RECEIVE operation with negative ACK. Master remains in RECEIVER mode |
| 0 | 1 | 0 | 1 | 1 | 1 | REPEAT START condition followed by RECEIVE and<br>STOP conditions                                       |
| 0 | 1 | 0 | 1 | 1 | 1 | REPEAT START condition followed by RECEIVE.<br>Master remains in RECEIVER mode                          |
| 0 | 0 | - | 0 | 1 | 1 | REPEAT START condition followed by SEND. Master remains in TRANSMITTER mode.                            |
| 0 | 0 | - | 1 | 1 | 1 | REPEAT START condition followed by SEND and STOP conditions.                                            |

All other control-bit combinations not included in three tables above are NOP. In Master RECEIVER mode, STOP should be generated only after data negative ACK executed by Master or address negative ACK executed by slave. Negative ACK means SDA is pulled low when the acknowledge clock pulse is generated.

### I2CMTO (0xC3) I<sup>2</sup>C Time Out Control Register R/W 00000000

|    | 7                                  | 6                                                     | 5                             | 4                                      | 3 | 2 | 1 | 0 |  |  |  |  |
|----|------------------------------------|-------------------------------------------------------|-------------------------------|----------------------------------------|---|---|---|---|--|--|--|--|
| RD | I2CMTOF                            |                                                       | I2CMTO[6-0]                   |                                        |   |   |   |   |  |  |  |  |
| WR | I2CMTOEN                           |                                                       | I2CMTO[6-0]                   |                                        |   |   |   |   |  |  |  |  |
|    | I2CMTOEN<br>I2CMTOF<br>I2CMTO[6-0] | I2CM Time<br>This bit is s<br>I2CM Time<br>The TO tim | et when a time<br>Out Setting | e out occurs. I<br>CMTO[6-0]+1)*<br>d. |   |   |   |   |  |  |  |  |

# LUMISSIL MICROSYSTEMS

# IS31CS5523

### 2. Flash Controller

The flash controller connects the CPU to the on-chip embedded FLASH memory. The FLASH memory functions as the program storage as well as non-volatile data storage. The program access of the FLASH does not require any special attention. When the FLASH is used as data storage, the software sends commands to the FLASH controller through the XFR registers. And when the FLASH controller processes these commands, CPU is held idle until the command is executed. The embedded Flash memory contains two blocks –Main Memory and Information Block (IFB). The Main Memory is 64KX8 with uniform 1024 Byte page (sector) size. The Information Block is 256 Byte and sits in a separate sector.

The commands performed by a Flash Controller are defined in FLSHCMD registers. The defined operations allow the user program to use on-chip flash as a program memory, and a non-volatile data memory in In-System-Programming as well as In-Application-Programming. The maximum flexibility of the on-chip flash memory can be achieved through user program. The manufacturer provides a default ISP boot program located on the top sectors of the flash. The preset ISP boot program can be used or modified or replaced based on application requirements.

|                                                                                                                                                                                                             | 7                                                                                                                                                                                                                                                                                                                                                                                 | 6                         | 5             | 4           | 3           |           | 2              | 1                                               | 0                            |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------|-------------|-------------|-----------|----------------|-------------------------------------------------|------------------------------|
| RD                                                                                                                                                                                                          | WRVFY                                                                                                                                                                                                                                                                                                                                                                             | -                         | FAIL          | CMD4        | CM          | D3        | CMD2           | CMD1                                            | CMD0                         |
| WR                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                   | CYC[2-0]                  |               | CMD4        | CM          | D3        | CMD2           | CMD1                                            | CMD0                         |
|                                                                                                                                                                                                             | WRVFY                                                                                                                                                                                                                                                                                                                                                                             | compares                  | it with which | should be   | written to  | the flash | n. If there is | reads back th<br>a mismatch, t<br>nmand is exec | his bit                      |
|                                                                                                                                                                                                             | FAIL Command Execution Result. It is set if the previous command execution fails due to ar reasons. It is recommended that the program should verify the command execution affi issuing a command to the Flash controller. It is not cleared by reading but when a new command is issued. Possible causes of FAIL include address over range, or address fainto protected region. |                           |               |             |             |           |                |                                                 |                              |
| CYC[2-0] Flash Command Time Out<br>CYC[2-0] defines command time out cycle count. Cycle period is defined by ISPCLK, whi<br>is SYSCLK/256/(ISPCLKF[7-0]+1). The number of cycles is tabulated as following. |                                                                                                                                                                                                                                                                                                                                                                                   |                           |               |             |             |           |                |                                                 |                              |
|                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                   |                           | CYC[2-0]      |             | V           | VRITE     |                | ERAS                                            |                              |
|                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                   | 0                         | 0             | 0           |             | 55        |                | 5435                                            |                              |
|                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                   | 0                         | 0             | 1           | 60          |           |                | 5953                                            |                              |
|                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                   | 0                         | 1             | 0           | 65          |           |                | 6452                                            |                              |
|                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                   | 0                         | 1             | 1           |             | 69        |                | 6897                                            | ,                            |
|                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                   | 1                         | 0             | 0           | 75          |           |                | 7408                                            |                              |
|                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                   | 1                         | 0             | 1           | 80          |           |                | 7906                                            |                              |
|                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                   | 1                         | 1             | 0           | 85          |           |                | 8404                                            |                              |
|                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                   | 1                         | 0             | 0           | 89          |           |                | 8889                                            |                              |
|                                                                                                                                                                                                             | CMD4 – CMD                                                                                                                                                                                                                                                                                                                                                                        | 0 Flash Cor<br>These bits | s define com  | mands for t | the Flash c | ontrolle  | r. The valic   | commands a<br>return with a                     | re listed in the<br>Fail bit |
|                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                   | CMD4                      |               | CMD2        | CMD1        | CMD       |                | COMMAN                                          |                              |
|                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                   | 1                         | 0             | 0           | 0           | 0         |                | emory Byte R                                    |                              |
|                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                   | 0                         | 1             | 0           | 0           | 0         |                | emory Sector                                    |                              |
|                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                   | 0                         | 0             | 1           | 0           | 0         |                | emory Sector                                    |                              |
|                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                   | 0                         | 0             | 0           | 1           | 0         |                | e Read                                          | ,,                           |
|                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                   | 0                         | 0             | 0           | 0           | 1         |                | e Write (0x40                                   | – 0xFF)                      |
|                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                   | 0                         | 0             | 0           | 1           | 1         | -              | (                                               | ,                            |
|                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                   | 1                         | 0             | 0           | 1           | 0         | -              |                                                 |                              |

#### FLSHCMD (A020h) Flash Controller Command Register R/W 10000000 TB Protected

For all commands, the address of the flash is composed from FLSHADM:FLSHADH:FLSHADL and the data is referred at FLSHDAT registers. The erase command operation is sector-based, the address of the sector is determined from the high order address bits. For example, to point to the sector of 0x0C000-0xCFFF, the upper 8 bits "0C" are used. And the erase command erases the whole addressed sector contents. For Erase and Write command, the Flash Controller also checks if the destination address falls within the protection zone defined by CNTPCTL and CNTPCTH registers. If it is protected, the Flash Controller does not execute the command and return with FAIL result



bit. For IFB Byte-write, the Flash Controller does not execute the command and return with Fail result bit if the byte address falls into manufacturer data range. Please also note the Fuse block is used for manufacturer to store manufacturing related and calibration data and thus can only be read and not writable or erasable. Fuse block can only be erased or written under writer mode.

#### ISPCLKF (A024h) Flash Command Clock Scaler R/W 00100101 TB Protected

|    | 7            | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----|--------------|---|---|---|---|---|---|---|--|--|
| RD | ISPCLKF[7-0] |   |   |   |   |   |   |   |  |  |
| WR | ISPCLKF[7-0] |   |   |   |   |   |   |   |  |  |

ISPCLKF[7-0] configures the clock time base for generation of Flash erase and write timing. ISPCLK = SYSCLK \* (ISPCLKF[7-0]+1)/256. For correct timing, ISPCLK should be set to approximately at 2MHz.

#### FLSHDAT (A021h) Flash Controller Data Register R/W 00000000 TB Protected

|    | 7 | 6                         | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----|---|---------------------------|---|---|---|---|---|---|--|--|--|
| RD |   | Flash Read Data Register  |   |   |   |   |   |   |  |  |  |
| WR |   | Flash Write Data Register |   |   |   |   |   |   |  |  |  |

#### FLSHADL (A023h) Flash Controller Low Address Data Register R/W 00000000 TB Protected

|    | 7 | 6                                         | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----|---|-------------------------------------------|---|---|---|---|---|---|--|--|--|
| RD |   | Flash Address Low Byte Register ADDR[7-0] |   |   |   |   |   |   |  |  |  |
| WR |   | Flash Address Low Byte Register ADDR[7-0] |   |   |   |   |   |   |  |  |  |

#### FLSHADH (A022h) Flash Controller High Address Data Register R/W 00000000 TB Protected

|    | 7 | 6                                           | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----|---|---------------------------------------------|---|---|---|---|---|---|--|--|--|
| RD |   | Flash Address High Byte Register ADDR[15-8] |   |   |   |   |   |   |  |  |  |
| WR |   | Flash Address High Byte Register ADDR[15-8] |   |   |   |   |   |   |  |  |  |

#### FLSHADM (A012h)Flash Controller MSB Address Data Register R/W 00000000 TB Protected

|    | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|---|---|---|---|---|---|---|---|
| RD | - | - | - | - | - | - | - | - |
| WR | - | - | - | - | - | - | - | - |

A very common problem of embedded flash memory is when being used as both data and program storage, which leads to content loss due to software or other problems caused by program flow or noise. It induces executions of modifying stored contents. The design of Flash controller takes into considerations of these events and provides further protection to avoid accidental erasure or modifications of critical information or software codes. When a command is sent to the Flash Controller through FLSHCMD register, the controller checks whether the destination of the command falls in the content protection zones. If it falls within the protection zones, the flash control aborts its operations and returns with command failure message. 00000 to CNTPCTL, and CNTPCTH to 1FFFF defines two protections zones.

#### CNTPCTL (A025h) Flash Content Protection Low Zone Register R/W 11111111 TB Protected

|    | 7                               | 6                               | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----|---------------------------------|---------------------------------|---|---|---|---|---|---|--|--|--|
| RD | Content Protection Low Register |                                 |   |   |   |   |   |   |  |  |  |
| WR |                                 | Content Protection Low Register |   |   |   |   |   |   |  |  |  |

This register defines the high bound address from 00000h of the flash which is protected against erasure or modifications. The data is processed in 256 Byte increments. The protected region is great than or equal to 00 and less than (CNTPCTL -1). Note that CNTPCTL defaults to 0xFF which protects the whole 32KB of flash memory. User program needs to write the appropriate data into CNTPCTL to enable erase and write access.

#### CNTPCTH (A026h) Flash Content Protection High Zone Register R/W 00000000 TB Protected

|    | 7                                | 6                                | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----|----------------------------------|----------------------------------|---|---|---|---|---|---|--|--|
| RD | Content Protection High Register |                                  |   |   |   |   |   |   |  |  |
| WR |                                  | Content Protection High Register |   |   |   |   |   |   |  |  |

This register defines the low bound address from 0FFFFh of the flash to be protected against erasure or modifications. The data is processed in the increments of 256 Byte. The protected region is great than (CNTPCTH1+1) and less than or equal to FF. Note that CNTPCTH1 defaults to 00h which means the protection of 32KB of flash memory is on. User program needs to write the appropriate data into CNTPCTH1 by reading IFB-protected information to protect boot code and expand the protection zone under application considerations.



There is additional content protection against internal program. This protects sensitive data from unauthorized access. The protection range is from 0x01000 to 0x0FFFF of embedded flash memory. The protection is achieved by two special registers - INTPCT1 (0xA013) and INTPCT2 (0xA014). After any reset condition such as power-up, RSTN, LVR, or WDT reset, INTPCT1 is initialized to 0x00, and INTPCT2 is initialized to 0bX000000. The bits in INTPCT1 can only be written to "1", and the bit in INTPCT2 can only be written to "1". When the embedded flash memory has been protected, this means accessing this protected range returns with 0x00 either by program instruction such as "MOVC" or by Flash controller read access. This also applies for program executions that reach this range, the returned value of "0x00" is interpreted as NOP and it continues to the next location. The internal protection is by default not turned on after reset because INTPCT1 is 0x00 and INTPCT2 is 0bX000000. Both registers are protected by TB. To turn on the internal protection, the value of INTPCT1 and INTPCT2 can only be written to 0. Once the protection is turned on, it can not be turned off because INTPCT1 and INTPCT2 can only be set to "1"., To restore unprotected state, the chip must go through a reset. The internal protection should be enabled with extreme cautiousness. It is important that once it is turned on, program execution should not reach the protected zone, otherwise unpredicted program errors may occur.

#### INTPCT1 (A013h) Internal Protection Enable Register R/W 00000000 TB Protected

|    | 7 | 6            | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----|---|--------------|---|---|---|---|---|---|--|--|--|
| RD |   | INTPCT1[7-0] |   |   |   |   |   |   |  |  |  |
| WR |   | INTPCT1[7-0] |   |   |   |   |   |   |  |  |  |

This register can be written to "1" only. Writing "0" into any bit of this register does not alter the content. This register is cleared to 0x00 after reset. And the value of this register can be cleared only by a reset.

#### INTPCT2 (A014h) Internal Protection Enable Register R/W X000000 TB Protected

|    | 7 | 6 | 5            | 4 | 3 | 2 | 1 | 0 |  |  |
|----|---|---|--------------|---|---|---|---|---|--|--|
| RD | - |   | INTPCT2[6-0] |   |   |   |   |   |  |  |
| WR | - |   | INTPCT2[6-0] |   |   |   |   |   |  |  |

This register can be written to "1" only. Writing "0" into any bit of this register does not alter the content. This register is set to 0bX000000 after a reset. And the value of this register can be set only by a reset.

The following table summarizes the internal program protection with different INCTPCT1 and INTPCT2 settings and protected range from program read access.

| Executed Priority | Register     | Protected Region of Embedded Flash Memory |
|-------------------|--------------|-------------------------------------------|
| 1                 | INTPCT1[0]=1 | 0x01000 ~ 0x0FFFF                         |
| 2                 | INTPCT1[1]=1 | 0x02000 ~ 0x0FFFF                         |
| 3                 | INTPCT1[2]=1 | 0x03000 ~ 0x0FFFF                         |
| 4                 | INTPCT1[3]=1 | 0x04000 ~ 0x0FFFF                         |
| 5                 | INTPCT1[4]=1 | 0x05000 ~ 0x0FFFF                         |
| 6                 | INTPCT1[5]=1 | 0x06000 ~ 0x0FFFF                         |
| 7                 | INTPCT1[6]=1 | 0x07000 ~ 0x0FFFF                         |
| 8                 | INTPCT1[7]=1 | 0x08000 ~ 0x0FFFF                         |
| 9                 | INTPCT2[0]=1 | 0x09000 ~ 0x0FFFF                         |
| 10                | INTPCT2[1]=1 | 0x0A000 ~ 0x0FFFF                         |
| 11                | INTPCT2[2]=1 | 0x0B000 ~ 0x0FFFF                         |
| 12                | INTPCT2[3]=1 | 0x0C000 ~ 0x0FFFF                         |
| 13                | INTPCT2[4]=1 | 0x0D000 ~ 0x0FFFF                         |
| 14                | INTPCT2[5]=1 | 0x0E000 ~ 0x0FFFF                         |
| 15                | INTPCT2[6]=1 | 0x0F000 ~ 0x0FFFF                         |



### 3. Essential Analog Blocks

### 3.1 On-Chip 1.8V Regulator

An on-chip regulator is used to provide supply for core logic and internal E-Flash memory (VDDC). The regulator is partitioned into a back-up regulator and a main regulator. The main regulator is enabled only in normal, and STOP modes, and disabled in SLEEP mode when the back up regulator is turned on. The main regulator consumes about 100uA itself, while the back-up regulator consumes about 5uA. The back-up regulator can supply up to 500uA of current therefore it is important all peripheral circuits should be kept off during SLEEP mode. After reset, the main regulator defaults to on state. The regulator requires an external capacitor, which should be connected to VDDC pin. A minimum of 1uF plus a 0.1uF in parallel is required for the stability of the regulator. The main regulator outputs about 1.60V. A manufacturer calibrated value of REGTRM for 1.8V is stored in IFB.

#### REGTRM (A000h) Regulator Trim Register RW 11111111 TB Protected

|    | 7           | 6           | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----|-------------|-------------|---|---|---|---|---|---|--|
| RD | REGTRM[7-0] |             |   |   |   |   |   |   |  |
| WR |             | REGTRM[7-0] |   |   |   |   |   |   |  |

REGTRM[7-0]

0] Trim Register for main 1.8V regulator.

REGTRM[7-0]=FF corresponds to maximum output level. REGTRM[7-0]=00 corresponds to minimum output level. The in-between value in general is linear to the output level. Typically the maximum is around 2.0V while the minimum is around 1.6V

### 3.2 <u>1.1V Reference</u>

This reference is derived from on-chip band-gap reference and has very low temperature coefficient and supply voltage dependency. This reference is connected to ADC input and can be used for calibration. The value of this reference is measured and stored in IFB during the manufacture final test. The reference is enabled in normal mode only.

### 3.3 Precision Internal 16MHz Oscillator (IOSC)

The internal oscillator is a very important peripheral as it provides the default clock source after reset and other critical timing. The internal oscillator has the salient features that it behaves well during the enable and disable transient. No clock glitches or extra clock edge is generated during the on/off transition, and the oscillator can reach to stable oscillations within very short time typically within 10 cycles. The IOSC consumes around 300uA when enabled. The IOSC is always enabled except entering into STOP mode. And in STOP mode when it is disabled, IOSC only consumes less than 1uA standby current.

Similar to the on-chip regulator, IOSC also exhibits chip-to-chip variations. A calibrated value that set IOSC at 16MHz +/- 2% is stored in IFB. The user program can set this value to IOSC trimming register, IOSCITRM (A001h) and IOSCVTRM (A002h). The IOSC frequency has very little variations over the operation range (-40o- 85oC and VDD = 2.5V - 5.5V). The variation is typically less than +/-2% over the operation conditions. It is possible that user program to set a different frequency other than 16MHz as long as user program provide a calibration method to set IOSC frequency at the desired value at typical operation condition, and it will be stable and accurate over the entire operation range. Please note that the trimming register will be set to its default value after resets, the user program must reinitialize to its calibrated value. The total trim range of the IOSC is roughly from 7MHz up to 24MHz.

The IOSC is also equipped with Spread Spectrum capability for EMI sensitive applications. The SS deviation can be controlled to fit various requirements. However, once SS is enabled, the accuracy of IOSC cannot be maintained.

#### IOSCITRM (A001h) IOSC Coarse Trim Register R/W 00000000 TB Protected

|    | 7 | 6   | 5     | 4 | 3        | 2     | 1         | 0 |
|----|---|-----|-------|---|----------|-------|-----------|---|
| RD |   | SSC | [3-0] |   | SSA[1-0] |       | ITRM[1-0] |   |
| WR |   | SSC | [3-0] |   | SSA      | [1-0] | ITRM[1-0] |   |

SSC[3-0]

SSC[3-0] defines the spread spectrum sweep rate. If SSC[3-0] = 0000, then the spread spectrum is disabled.



| SSA[1-0]  | SSA[1-0] defines the amplitude of spread spectrum frequency change. The frequency is changed by adding SSA[1-0] range to actual IOSCVTRM[7-0].<br>SSA[1-0] = 11, +/- 32<br>SSA[1-0] = 10, +/- 16<br>SSA[1-0] = 01, +/- 8<br>SSA[1-0] = 00, +/- 4 |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ITRM[1-0] | ITRM[1-0] is the coarse trimming of the IOSC.                                                                                                                                                                                                    |
|           |                                                                                                                                                                                                                                                  |

#### IOSCVTRM (A002h) IOSC Fine Trim Register WO 10001110 TB Protected

|    | 7 | 6             | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----|---|---------------|---|---|---|---|---|---|--|--|--|
| RD |   | IOSCVTRM[7-0] |   |   |   |   |   |   |  |  |  |
| WR |   | IOSCVTRM[7-0] |   |   |   |   |   |   |  |  |  |

This register provides fine trimming of the IOSC frequency. The higher the value of IOSCVTRM, the lower the frequency is.

The manufacturer trim value is stored in IFB and is trimmed to 16MHz. The user program provides the freedom to set the IOSC at a preferred frequency as long as the program is able to calibrate the frequency. Once set, the IOSC frequency has accuracy deviation within  $\pm$  2% over the operation conditions. The following lists the range of the typical IOSC frequency for each trimming setting.

ITRM[1-0]=00, F\_IOSC= 14.0MHz - 9.5MHz - 7.0MHz (VTRM[7-0]= 00 - 80 - FF)

ITRM[1-0]=01, F\_IOSC= 18.0MHz - 12.5MHz - 9.3MHz (VTRM[7-0]= 00 - 80 - FF)

ITRM[1-0]=10, F\_IOSC= 22.0MHz - 15.5MHz - 11.5MHz (VTRM[7-0]= 00 - 80 - FF)

ITRM[1-0]=11, F\_IOSC= 25.5MHz - 18.5MHz - 13.5MHz (VTRM[7-0]= 00 - 80 - FF)

The trimming of the IOSC should use the following procedure to obtain the default setting for 16MHz.

Set ITRM = 01, and

Set VTRM = 00, measure frequency

Set VTRM = FF, measure frequency

Set VTRM = 7F, measure frequency

Use binary search to obtain the closest setting for 16MHz

Note: The frequency versus VTRM setting is monotonic. When VTRM = 00, the frequency is highest, and when VTRM = FF, the frequency is lowest.

A hardware Spread Spectrum can be enabled for the IOSC. This is controlled by SSC[3-0]. When SSC[3-0] = 0, the spread spectrum is disabled, and IOSC functions normally as a fixed frequency oscillator. If SSC[3-0] is not 0, then Spread Spectrum is enabled and IOSC frequency is swept according to the setting of SSC[3-0] and SSA[1-0]. The spread is achieved by varying the actual VTRM output to the oscillator circuit thus effectively changes the oscillation frequency. The effect of SSC[3-0] and SSA[1-0] is shown in the following graph.



When Spread Spectrum is enabled, the actual controlling output to IOSC is VTRM[7-0] +/- SSA. This is shown in the graph above as the bold curve. The above example shows SSA[1:0] = 01, and the deviation is +/- 8. SSC[3-0] defines the update time in IOSC cycles. Then we can calculate the period of a complete sweep is 4\*SSC\*(2SSA+1) IOSC cycles, and we can obtain the sweep frequency from this period. When SS is enabled, the frequency of IOSC varies according to time and setting, therefore, the accuracy of IOSC frequency cannot be guaranteed. Please also note that VTRMOUT is VTRM[7-0] +/- SSA but is bounded by 0 and 255. Therefore for a linear non-clipped sweep, VTRM[7-0] needs to be within the range of SSA – 256-SSA, for example, SSA[10] = 01, then SSA is 8. VTRM[7-0] should be in the range from 8 to 248 to prevent the sweep from being clipped. As Spread Spectrum suggests, the total EMI energy is not reduced, but the energy is spread over wider frequency. It is recommended that SS usage should be carefully evaluated and the setting of spread amplitude and the sweep frequency should be chosen carefully for reducing EMI effect.



### 3.4 Real Time Clock (RTC)

The on-chip RTC contains an ultra low power 32K clock oscillator (typically consuming less than 1uA) and a 30-Bit SECOND counter, along with a 30-Bit ALARM register, and a 30-bit comparator that generates RTC interrupts when the counter matches the alarm. In addition, it accommodates a 32K clock (RTCCLK) as an alternative system clock source. Also available from RTC is 4HZ, and 1Hz interrupt. The RTC oscillator and second counter are in independent RTC power domain supplied by VDDRTC. This ensures the RTC counting operation continuation under battery back-up condition. The RTC is always enabled. The block diagram of the RTC is shown in the following.



The oscillator output of 32768Hz goes into a 16-bit divider counter (RTCCNT[15-0]). This counter provides 4Hz and 1Hz clocks for interrupt purpose. The 1Hz clock also goes into a 30-bit SECOND counter (RTCSCND[29-0]). Both RTCCND and RTCSCND are read only and can be cleared to 0 by issuing a clear command through RTCCMD register. There is also a 30-bit alarm register (RTCALRM[29-0]). The alarm register provides a compare value with RTCSCND. When a match condition occurs, an alarm interrupt is triggered. The alarm register, RTCALRM, is accessed at the same address location as RTCSCND.

| -  |                                                                                                                                           |              |                |              |                 |                |                 |                |  |  |
|----|-------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------|--------------|-----------------|----------------|-----------------|----------------|--|--|
|    | 7                                                                                                                                         | 6            | 5              | 4            | 3               | 2              | 1               | 0              |  |  |
| RD | SECINTEN                                                                                                                                  | ALMINTEN     | SECINT         | ALMINT       | 4HZINTEN        | 4HZINT         | -               |                |  |  |
| WR | SECINTEN                                                                                                                                  | ALMINTEN     | SECINT         | ALMINT       | 4HZINTEN        | 4HZINT         | -               |                |  |  |
|    | SECINTEN RTC Second Interrupt Enable bit, Set to enable RTC second interrupt. When SECINTEN = 1, RTC generates an interrupt every second. |              |                |              |                 |                |                 |                |  |  |
|    | ALMINTEN<br>SECINT                                                                                                                        |              |                |              | ble alarm inter |                |                 |                |  |  |
|    | SECINTSecond Interrupt bit. This bit must be cleared by software.ALMINTAlarm Interrupt bit. This bit must be cleared by software.         |              |                |              |                 |                |                 |                |  |  |
|    | 4HZINTEN 4Hz Interrupt Enable bit, Set to enable 4Hz interrupt.                                                                           |              |                |              |                 |                |                 |                |  |  |
|    | 4HZINT                                                                                                                                    | 4Hz Interrup | ot bit. Set by | hardware eve | ery 250 millise | cond if enable | ed. This bit mu | ist be cleared |  |  |

#### RTCSCND0 (0xA0008) RTC SECOND Counter Register 0 RW 00000000

by software.

|    | 7            | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----|--------------|---|---|---|---|---|---|---|--|
| RD | RTCSCND[7-0] |   |   |   |   |   |   |   |  |
| WR | RTCALRM[7-0] |   |   |   |   |   |   |   |  |

This register holds the value for the SECOND counter bit 7 to 0 locations. This is read only . When written, it writes into the ALARM register.

#### RTCSCND1 (0xA009) RTC SECOND Counter Register 1 RW 00000000

|    | 7             | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----|---------------|---|---|---|---|---|---|---|--|
| RD | RTCSCND[15-8] |   |   |   |   |   |   |   |  |
| WR | RTCALRM[15-8] |   |   |   |   |   |   |   |  |

This register holds the value for the SECOND counter bit 15 to 8 locations. This is read only . When written, it writes into the ALARM register.



RTCSCND2 (0xA00A) RTC SECOND Counter Register 2 RW 00000000

|    | 7              | 6              | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----|----------------|----------------|---|---|---|---|---|---|--|--|
| RD | RTCSCND[23-16] |                |   |   |   |   |   |   |  |  |
| WR |                | RTCALRM[23-16] |   |   |   |   |   |   |  |  |

This register holds the value for the SECOND counter bit 23 to 16 locations. This is read-only . When written, it writes into the ALARM register.

#### RTCSCND3 (0xA00B) RTC SECOND Counter Register 3 RW 00000000

|    | 7 | 6 | 5              | 4 | 3 | 2 | 1 | 0 |
|----|---|---|----------------|---|---|---|---|---|
| RD |   |   | RTCSCND[29-24] |   |   |   |   |   |
| WR | - | - | RTCALRM[29-24] |   |   |   |   |   |

This register holds the value for the SECOND counter bit 29 to 24 locations. This is read only . When written, it writes into the ALARM register.

### 3.5 Slow Internal Oscillator (SIOSC)

The SIOSC is a 32 KHz low power internal R/C oscillator. The oscillator consumes about 2uA and is always enabled. SIOSC can be used as system clock or as T5 clocking source to provide extended long period timing for wake up purpose. The accuracy of SIOSC is not guaranteed and typically lies within 20KHz to 50KHz, and variations temperature is about +/- 30%.

### 3.6 Phase Locked Loop (PLL)

The phase locked loop provides an alternative clock source for the system. The block diagram is shown in the following diagram. The PLL requires an external low-pass filter connected through ANIO of P6.7 IOCELL. Typical values of R1, C1, C2 are 1K, 0.1uF and 0.001uF. The selection of the PLL reference can either be RTC clock or slow IOSC clock (32K). The VCO has a frequency range of 2MHz to 16MHz. The multiplication factor of PLL output clock can be formulated by (M+64) / (N + 1) \* CLK, where M = 0 - 447, and N = 0 - 15. If M is assigned with value larger than 448, the multiplication factor is clamped at 512.



The PLL can be enabled or disabled. When enabled, it consumes approximately 500uA. The stabilization time of PLL requires about 10msec (M=256), and the stabilization time increases with M increases. Software should allow more than 20msec for PLL stabilization.

#### PLLM (0xA036) PLL M Register RW 0000000 TB Protected

|    | 7         | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----|-----------|---|---|---|---|---|---|---|--|
| RD | PLLM[7-0] |   |   |   |   |   |   |   |  |
| WR | PLLM[7-0] |   |   |   |   |   |   |   |  |

#### PLLN (0xA037) PLL N Register RW 00010001 TB Protected

|    | 7                                                                                                                                                                                                  | 6   | 5       | 4       | 3         | 2 | 1 | 0 |  |  |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------|---------|-----------|---|---|---|--|--|
| RD | PLLEN                                                                                                                                                                                              | SEL | LPFCLMP | PLLM[8] | PLLN[3-0] |   |   |   |  |  |
| WR | PLLEN                                                                                                                                                                                              | SEL | LPFCLMP | PLLM[8] | PLLN[3-0] |   |   |   |  |  |
|    | PLLEN         PLL Enable           LPFCLMP         LPF Level Clamp           LPFCLMP=1 will clamp the LPF (VCO control voltage) at approximately 1.2V. This prevents VCO from abnormal operations. |     |         |         |           |   |   |   |  |  |



SEL

Reference Clock Select SEL=0 select RTCCLK SEL=1 select SIOSC

### 3.7 Clock Output

A clock output function is provided in IS31CS5523. The clock sources can be set to RTC, SIOSC, IOSC/16 or PLL/16. The output is multiplexed through GPIO P6.6. The corresponding MFCFGP6.6 must be set correctly.

### CLKOUT (A02Fh) Clock Output Control Register R/W 00000000

|    | 7     | 6 | 5 | 4 | 3 | 2 | 1           | 0 |
|----|-------|---|---|---|---|---|-------------|---|
| RD | CLKOE | - | - | - | - | - | CLKSEL[1-0] |   |
| WR | CLKOE | - | - | - | - | - | CLKSEL[1-0] |   |

| CLKOE       | Clock Output Enable                      |
|-------------|------------------------------------------|
|             | CLKOE=1 will set GPIO6.6 as clock output |
| CLKSEL[1-0] | Clock Selection                          |
|             | 00 = RTC                                 |
|             | 01 = SIOSC                               |
|             | 10 = IOSC/16                             |
|             | 11 = PLL/16                              |

### 3.8 Supply Low Voltage Detection (LVD)

The supply Low Voltage Detection (LVD) circuit detects VDD < VTH condition and either generates a interrupt or reset condition. This provides an earlier detection point on unstable VDD supply. When used as system reset, it also forces the RSTN pin to low that extends the reset period. LVD defaults to disabled state to save power. An enabled LVD circuit consumes about 100uA to 200uA. The LVDTHD[6-0] sets the compare threshold from 0.25VDD to 0.50VDD against the internal band-gap reference voltage of 1.10V (Section 3.2). The detection threshold can be represented in the following equation when LVDTHV is the detection voltage.

#### VTH = BGREF/(0.168 + 0.55 \*(128-LVDTH[6-0])/128)

Band-gap voltage suffers some chip-to-chip variations. The following graph shows the supply detection threshold of BGOUT of 1.10V, 1.15V and 1.20V. The vertical axis is the detection voltage and the horizontal axis is the LVDTHD[6-0] value in decimal. For rough detection, the user program can use BGOUT=1.15V as the nominal value and obtain the corresponding LVDTHD value from this graph for specific detection level. This may result approximately +/- 5% to +7% variations.



For very precise detection level, the manufacturing process stores the LVDTHD value for detection of 4.0V and 3.0V in IFB. The user program can then use these two values and obtain a real average BGOUT value using the above



formula. Then use the real BGOUT value to obtain the specific LVDTHD value for an arbitrary detection level.

| LVDCFG (A010h) Supply Low Voltage Detection Configuration Register R/W 10010000 TB Protected |
|----------------------------------------------------------------------------------------------|
|----------------------------------------------------------------------------------------------|

|    | 7                                                                                                                                                                                                                                                                                                                                                                                                       | 6                                                                                                                                                            | 5                           | 4                 | 3                | 2               | 1                | 0      |  |  |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-------------------|------------------|-----------------|------------------|--------|--|--|
| RD | LVDEN                                                                                                                                                                                                                                                                                                                                                                                                   | LVREN                                                                                                                                                        | LVTEN                       | LVDFLTEN          | RSTNFLTEN        | LVDTHEN         | -                | LVTIF  |  |  |
| WR | LVDEN                                                                                                                                                                                                                                                                                                                                                                                                   | LVREN                                                                                                                                                        | LVTEN                       | LVDFLTEN          | RSTNFLTEN        | LVDTHEN         | -                | LVTIF  |  |  |
|    | LVDENLVD Enable bit. Set to turn on supply voltage detection circuits.LVRENLVR Enable bit. LVREN = 1 allows low voltage detect condition to cause a system reset.LVTENLVT Enable bit. LVTEN = 1 allows low voltage detect condition to generate an interrupt.LVDFLTENLVD Filter EnableLVDFLTENLVDFLTEN = 1 enables a noise filter on the supply detection circuits. The filter is set at around 30usec. |                                                                                                                                                              |                             |                   |                  |                 |                  |        |  |  |
|    | RSTNFLTEN                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                              | lter Enable<br>TEN = 1 enat | oles a noise filt | er on the RSTN c | circuits. The f | filter is set at | around |  |  |
|    | LVDTHEN                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                              |                             |                   |                  |                 |                  |        |  |  |
|    | LVTIF                                                                                                                                                                                                                                                                                                                                                                                                   | to be greater than LVD (HD[6~0].<br>Low Voltage Detect Interrupt Flag<br>LVTIF is set by hardware when LVD detection occurs and must be cleared by software. |                             |                   |                  |                 |                  |        |  |  |

#### LVDTHD (A011h) Supply Low Voltage Detection Threshold Register R/W X1111111 TB Protected

|    | 7 | 6       | 5       | 4       | 3       | 2       | 1       | 0       |
|----|---|---------|---------|---------|---------|---------|---------|---------|
| RD | - | LVDTHD6 | LVDTHD5 | LVDTHD4 | LVDTHD3 | LVDTHD2 | LVDTHD1 | LVDTHD0 |
| WR | - | LVDTHD6 | LVDTHD5 | LVDTHD4 | LVDTHD3 | LVDTHD2 | LVDTHD1 | LVDTHD0 |

LVDTHD = 00 will set the detection threshold at its minimum (approximately 1.8V), and LVDTHD = 7F will set the detection threshold at its maximum (approximately 4.5V).

#### LVDTHH (A015h) Supply Low Voltage Detection Threshold Hysteresis Register R/W X1111111 TB Protected

|    | 7 | 6       | 5       | 4       | 3       | 2       | 1       | 0       |
|----|---|---------|---------|---------|---------|---------|---------|---------|
| RD | - | LVDTHH6 | LVDTHH5 | LVDTHH4 | LVDTHH3 | LVDTHH2 | LVDTHH1 | LVDTHH0 |
| WR | - | LVDTHH6 | LVDTHH5 | LVDTHH4 | LVDTHH3 | LVDTHH2 | LVDTHH1 | LVDTHH0 |

To ensure a solid Low Voltage detect, a digital controlled hysteresis is used. If LVDTHEN=1, when LVD is asserted a new threshold defined by LVDTHH[6-0] replaces LVDTHD[6-0]. In typical applications, LVDTHH[6-0] should be set to be greater than LVDTHD[6-0].



### 4. <u>I<sup>2</sup>C Slave Controller 1 (I2CS1)</u>

The I<sup>2</sup>C Slave Controller 1 is a regular I<sup>2</sup>C Slave controller with enhanced functions such as clock-stretching and programmable hold time. These enhancements provide significant improvement on compatibilities. I2CS1 shares the SCL/SDA pins with the I2CM1. I2CS1 also can be configured to respond to two I<sup>2</sup>C addresses – I2CADR1 and I2CADR3. These two addresses can be enabled separately.

In receive mode, the controller detects a valid matching address and issues an ADDRMI interrupt. At the same time, the data bit on SDA line is shifted into receive buffer. The RCBI interrupt is generated whenever a complete byte is received and is ready to be read from I2CSDAT. If for any reason, the software does not respond to RCBI interrupt in time (i.e. RCBI is not cleared), and a new byte is received, the controller either forces an NACK response on I<sup>2</sup>C (if CLKSTREN bit is not set) or by pulling and holding SDA low (if CLKSTREN bit is set) to stretch the SCL low duration to force the master into a wait state. In clock stretching mode, SCL is released when the software responds to RCBI interrupt and cleared RCBI flag.

In transmit mode, the controller detects a valid matching address and issue an ADDRMI interrupt. At the same time, the data preloaded in the transmit data register through I2CSDAT is transferred to the transmit shift register and is serially shifted out onto SDA line. When this occurs, the controller generates a TXBI interrupt to inform the software that a new byte can be written into I2CSDAT. When the shift register is empty and ready for the next transmit, the slave controller checks if the new byte is written to the I2CSDAT. If TXBI is not cleared, it indicates lack of new data and the slave controller holds SCL line low to stretch the current clock cycle if CLKSTREN is set. If the clock stretching is not enabled, the slave controller takes the old byte into the shift register and replies with NACK, thus causing data corruption. On the other hand, if the master returns the NACK after the byte transfer, this indicates the end of data to the I<sup>2</sup>C slave. In this case, the I<sup>2</sup>C slave releases the data line to allow the master to generate a STOP or REPEAT START.

The I<sup>2</sup>C slave controller also implements the input noise spike filter, and this is enabled by INFILEN bit in the I2CSCON register. The filter is implemented using digital circuit. When INFILEN is set, the spikes less than 1/2 SYSCLK period on the input of SDA and SCL lines are filtered out. If INFILEN is low, no input filtering is done. The following registers are related to I<sup>2</sup>C Slave Controller. Also please note the I<sup>2</sup>C slave controller uses SYSCLK to sample the SCL and SDA signals, therefore, the maximum allowable I<sup>2</sup>C bus speed is limited to 1/4 SYSCLK with conforming data setup and hold times. If setup and hold time cannot be guaranteed, then it is recommended the bus speed is limited to 1/40 SYSCLK.

|    | 7                                                                                                                                                                                                         | 6                                                                                                                                                                                                                                                                                                                                                                            | 5             | 4                                          | 3            | 2            | 1                             | 0             |  |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------------------------------------------|--------------|--------------|-------------------------------|---------------|--|
| RD | -                                                                                                                                                                                                         | -                                                                                                                                                                                                                                                                                                                                                                            | -             | START                                      | -            | -            | -                             | XMT           |  |
| WR | I2CSRST                                                                                                                                                                                                   | EADDRMI                                                                                                                                                                                                                                                                                                                                                                      | ESTOPI        | ERPSTARTI                                  | ETXBI        | ERCBI        | CLKSTREN                      | INFILEN       |  |
|    | I2CSRST                                                                                                                                                                                                   | I <sup>2</sup> C Slave Reset bit. Set this bit causes the Slave Controller to reset all internal state machine. Clear this bit for normal operations. Setting this bit clears the I2CSADR1 (I <sup>2</sup> C slav address x).                                                                                                                                                |               |                                            |              |              |                               |               |  |
|    | EADDRMI ADDRMI Interrupt Enable bit. Set this bit to set ADDRMI interrupt as the I <sup>2</sup> C slave interrupt<br>This interrupt is generated when I <sup>2</sup> C slave received a matching address. |                                                                                                                                                                                                                                                                                                                                                                              |               |                                            |              |              |                               |               |  |
|    | ESTOPI                                                                                                                                                                                                    | STOPI Inter                                                                                                                                                                                                                                                                                                                                                                  | rrupt Enable  | bit. Set this bit to                       | set STOPI    | interrupt a  | s the I <sup>2</sup> C slave  | interrupt.    |  |
|    | ERPSTARTI                                                                                                                                                                                                 | RPTSTARTI Interrupt Enable Bit. Set this bit to set RPTSTARTI interrupt as the I <sup>2</sup> C slave interrupt.                                                                                                                                                                                                                                                             |               |                                            |              |              |                               |               |  |
|    | ETXBI                                                                                                                                                                                                     | TXBI Interru                                                                                                                                                                                                                                                                                                                                                                 | upt Enable bi | it Set this bit to a                       | llow TXBI in | terrupt as t | the I <sup>2</sup> C slave in | terrupt.      |  |
|    | ERCBI                                                                                                                                                                                                     | RCBI Interr                                                                                                                                                                                                                                                                                                                                                                  | upt Enable b  | it. Set this bit to                        | allow RCBI i | interrupt as | s the I <sup>2</sup> C slave  | interrupt.    |  |
|    | CLKSTREN                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                              |               | bit. Set to enabling is an optional        |              |              |                               | slave         |  |
|    |                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                              |               | otion is enabled (<br>occurrence of c      |              |              |                               |               |  |
|    |                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                              |               | he programmer r                            |              | •            |                               |               |  |
|    | INFILEN                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                              |               | e bit. Set this bit<br>enabled, it filters |              |              |                               | and SCL       |  |
|    | START                                                                                                                                                                                                     | lines. When the filter is enabled, it filters out the spike of less than 50nsec.<br>Start Condition. This bit is set when the slave controller detects a START condition on the<br>SCL and SDA lines. This bit is not very useful as the start of transaction can be indicated by<br>address match interrupt. This read-only bit is cleared when STOP condition is detected. |               |                                            |              |              |                               |               |  |
|    | ХМТ                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                              |               | troller when the receive operatio          |              | in transmit  | operation; is c               | lear when the |  |

### I2CSCON1 (0xEB) I2CS1 Configuration Register R/W (0x00)



| 120331 |                                                                                                                                                                                                                                             | or Status neg                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                     |                                                              |                                                                     |                               |                                   |                                                      |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------|-------------------------------|-----------------------------------|------------------------------------------------------|
|        | 7                                                                                                                                                                                                                                           | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 5                                                   | 4                                                            | 3                                                                   | 2                             | 1                                 | 0                                                    |
| RD     | FIRSTBT                                                                                                                                                                                                                                     | ADDRMI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | STOPI                                               | RPSTARTI                                                     | TXBI                                                                | RCBI                          | SADR3M                            | NACK                                                 |
| WR     | -                                                                                                                                                                                                                                           | ADDRMI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | STOPI                                               | RPSTARTI                                                     | HOLDT[3]                                                            | HOLDT[2]                      | HOLDT[1]                          | HOLDT[0]                                             |
|        | FIRSTBT This bit is set to indicate the data in the data register as the first byte received after ad match. This bit is cleared after the first byte of the transaction is read. The bit is read or and generated by the slave controller. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                     |                                                              |                                                                     |                               | read only                         |                                                      |
|        | ADDRMI                                                                                                                                                                                                                                      | the addres<br>must be c                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ss defined in I<br>leared by soft                   | 2CSADR1. If ware.                                            | it. This bit is s<br>EADDMI is se                                   | t, this generat               | es an interrup                    | t. This bit                                          |
| :      | STOPI                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                     |                                                              | bit is set whe<br>This bit must b                                   |                               |                                   | s a STOP                                             |
|        | RPTSARTI                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                     |                                                              | bit. This bit is<br>L and SDA lin                                   |                               |                                   |                                                      |
|        | ТХВІ                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                     |                                                              | t is set when t<br>ed when new                                      |                               |                                   |                                                      |
|        | RCBI                                                                                                                                                                                                                                        | Receiver l                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Buffer Interrup<br>AT and ready                     | ot Flag bit. This                                            | s bit is set whe<br>reading. This I                                 | en the slave co               | ontroller puts                    | new data in                                          |
| :      | SARD3M                                                                                                                                                                                                                                      | Slave Add<br>SARD3M=<br>SARD3M=                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | lress Match F<br>=0 indicates th<br>=1 indicates th | ne received I <sup>2</sup> (<br>ne received I <sup>2</sup> ( | it is meaningfi<br>C address mat<br>C address mat<br>leared.        | ches with I2C                 | SADR1.                            |                                                      |
|        | NACK                                                                                                                                                                                                                                        | This bit is cleared when ADDRMI is cleared.<br>NACK Condition bit. This bit is set when the host responds with NACK in the byte<br>transaction. This bit is only meaningful for slave-transmit operation. Please note if the<br>master returns with NACK on the byte transaction, the slave does not upload new data into<br>the shift register. And the slave transmits the old data again as the next transfer, and this<br>re-transmission continues if NACK is repeated until the transmission is successful and<br>returned with ACK. This bit is cleared when a new ACK is detected or it can be cleared by<br>software. |                                                     |                                                              |                                                                     |                               |                                   | e if the<br>ew data into<br>er, and this<br>sful and |
| I      | HOLDT[3-0]                                                                                                                                                                                                                                  | to SCL. T<br>of "TEPPC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | he I <sup>2</sup> C specifi<br>CLK*(HOLDT[          | cation require $(3:0]+3) \ge 300$                            | f the periphera<br>s for minimum<br>nsec hold time<br>is 20MHz, the | of 300nsec h<br>e" equation m | old time, so th<br>ust be met. Fo | e condition<br>or example, if                        |

### I2CSST1 (0xEC) I2CS1 Status Register R/W (0x00)

#### I2CSADR1 (0xED) I2CS1 Slave Address Register R/W (0x00)

|                                                                                                        | 7      | 6 | 5         | 4 | 3 | 2 | 1   | 0 |  |  |
|--------------------------------------------------------------------------------------------------------|--------|---|-----------|---|---|---|-----|---|--|--|
| RD                                                                                                     | -      | - | -         | - | - | - | -   | - |  |  |
| WR                                                                                                     | I2CSEN |   | ADDR[6-0] |   |   |   |     |   |  |  |
| I2CSEN Set this bit to enable the I <sup>2</sup> C slave controller and ADDR[6-0] for address matching |        |   |           |   |   |   | ing |   |  |  |

I2CSEN ADDR[6-0]

# DR[6-0] 7-bit slave address.

### I2CSDAT1 (0xEE) I2CS1 Data Register R/W (0x00)

|    | 7                                            | 6                                             | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----|----------------------------------------------|-----------------------------------------------|---|---|---|---|---|---|--|--|
| RD | I <sup>2</sup> C Slave Receive Data Register |                                               |   |   |   |   |   |   |  |  |
| WR |                                              | I <sup>2</sup> C Slave Transmit Data Register |   |   |   |   |   |   |  |  |

### I2CSADR3 (0x9E) I2CS1 2nd Slave Address Register R/W (0x00)

|                                                                                                                                                     | 7      | 6 | 5 | 4 | 3         | 2            | 1           | 0 |
|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------|---|---|---|-----------|--------------|-------------|---|
| RD                                                                                                                                                  | -      | - | - | - | -         | -            | -           | - |
| WR                                                                                                                                                  | I2CSEN |   |   |   | ADDR[6-0] |              |             |   |
| I2CSENSet this bit to enable the I²C slave controller and ADDR[6-0] for addres<br>note this can coexist with I2CSADR1.ADDR[6-0]7-bit slave address. |        |   |   |   |           | ddress match | ing. Please |   |



### 5. <u>I<sup>2</sup>C Slave Controller 2 (I2CS2)</u>

The I<sup>2</sup>C Slave Controller 2 has dual functions – as a debug port for communication with host or as a regular I<sup>2</sup>C slave port. Please note both functions can coexist. Also the I<sup>2</sup>C Slave controller support the clock stretching functions.

The debug accessed by the host is through I<sup>2</sup>C slave address defined by SI2CSDBGID register and enabled by DBGSI2C2EN=1. When I2CS2 received this address match, a DBG interrupt is generated. This is described in the Debug and ISP sections. If DBGSI2C2EN=0, then I2CS2 functions as a regular I<sup>2</sup>C slave. The address of the slave is set by I2CSADR2 register. The MSB in I2CSADDR2 is the enable bit for the I<sup>2</sup>C slave controller and I2CSADR2[6-0] specifies the actual slave address.

In receive mode, the controller detects a valid matching address and issues an ADDRMI interrupt. At the same time, the data bit on SDA line is shifted into receive buffer. The RCBI interrupt is generated whenever a complete byte is received and is ready to be read from I2CSDAT. If for any reason, the software does not respond to RCBI interrupt in time (i.e. RCBI is not cleared), and a new byte is received, the controller either forces an NACK response on I<sup>2</sup>C (if CLKSTREN bit is not set) or by pulling and holding SDA low (if CLKSTREN bit is set) to stretch the SCL low duration to force the master into a wait state. In clock stretching mode, SCL is released when the software responds to RCBI interrupt and cleared RCBI flag.

In transmit mode, the controller detects a valid matching address and issue an ADDRMI interrupt. At the same time, the data preloaded in the transmit data register through I2CSDAT is transferred to the transmit shift register and is serially shifted out onto SDA line. When this occurs, the controller generates a TXBI interrupt to inform the software that a new byte can be written into I2CSDAT. When the shift register is empty and ready for the next transmit, the slave controller checks if the new byte is written to the I2CSDAT. If TXBI is not cleared, it indicates lack of new data and the slave controller holds SCL line low to stretch the current clock cycle if CLKSTREN is set. If the clock stretching is not enabled, the slave controller takes the old byte into the shift register and replies with NACK, thus causing data corruption. On the other hand, if the master returns the NACK after the byte transfer, this indicates the end of data to the I<sup>2</sup>C slave. In this case, the I<sup>2</sup>C slave releases the data line to allow the master to generate a STOP or REPEAT START.

The I<sup>2</sup>C slave controller also implements the input noise spike filter. This is enabled by the INFILEN bit in the I2CSCON register. The filter is implemented using digital circuit. When INFILEN is set, the spikes under 1/2 EPPCLK period on the input of SDA and SCL lines are filtered out. If INFILEN is low, no input filtering is done. The following registers are related to I<sup>2</sup>C Slave Controller.

|    |           | =                                            | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                    |              |              |                               |               |  |  |  |
|----|-----------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|--------------|--------------|-------------------------------|---------------|--|--|--|
|    | 7         | 6                                            | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 4                                  | 3            | 2            | 1                             | 0             |  |  |  |
| RD | -         | -                                            | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | START                              | -            | -            | -                             | XMT           |  |  |  |
| WR | I2CSRST   | EADDRMI                                      | ESTOPI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ERPSTARTI                          | ETXBI        | ERCBI        | CLKSTREN                      | INFILEN       |  |  |  |
|    | I2CSRST   |                                              | I <sup>2</sup> C Slave Reset bit. Set this bit causes the Slave Controller to reset all internal state machine. Clear this bit for normal operations. Setting this bit clears the I2CSADR2 (I <sup>2</sup> C slave address x)                                                                                                                                                                                                                                                                                                                                                                                              |                                    |              |              |                               |               |  |  |  |
|    | EADDRMI   |                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                    |              |              |                               |               |  |  |  |
|    | ESTOPI    | STOPI Inte                                   | rrupt Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | bit. Set this bit to               | set STOPI    | interrupt a  | s the I2C slave               | interrupt.    |  |  |  |
|    | ERPSTARTI | RPTSTART<br>interrupt.                       | RPTSTARTI Interrupt Enable Bit. Set this bit to set RPTSTARTI interrupt as the I <sup>2</sup> C slave interrupt.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                    |              |              |                               |               |  |  |  |
|    | ETXBI     | TXBI Interru                                 | upt Enable b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | it Set this bit to a               | llow TXBI in | terrupt as t | the I <sup>2</sup> C slave in | terrupt.      |  |  |  |
|    | ERCBI     | RCBI Interr                                  | upt Enable b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | it. Set this bit to                | allow RCBI i | interrupt as | s the I <sup>2</sup> C slave  | interrupt.    |  |  |  |
|    | CLKSTREN  | controller. C<br>If the clock<br>shifted out | RCBI Interrupt Enable bit. Set this bit to allow RCBI interrupt as the I <sup>2</sup> C slave interrupt.<br>Clock Stretching Enable bit. Set to enable the clock stretching function of the slave<br>controller. Clock stretching is an optional feature defined in I <sup>2</sup> C specification.<br>If the clock stretching option is enabled (for slave I <sup>2</sup> C), the data written into transmit buffer is<br>shifted out only after the occurrence of clock stretching, and the data cannot be loaded to<br>transmit shift register. The programmer must write the same data again to the transmit<br>buffer |                                    |              |              |                               |               |  |  |  |
|    | INFILEN   |                                              | Input Noise Filter Enable bit. Set this bit to enable the input noise filter of SDA and SCL lines. When the filter is enabled, it filters out the spike of less than 50nsec.                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                    |              |              |                               |               |  |  |  |
|    | ХМТ       |                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ntroller when the receive operatio |              | in transmit  | operation; is c               | lear when the |  |  |  |

#### I2CSCON2 (0xDB) I2CS2 Configuration Register R/W (0x00)



|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 7       | 6                                                                                                                                                                                                               | 5                               | 4                 | 3                                                        | 2                | 1               | 0            |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-------------------|----------------------------------------------------------|------------------|-----------------|--------------|--|--|
| RD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | FIRSTBT | ADDRMI                                                                                                                                                                                                          | STOPI                           | RPSTARTI          | TXBI                                                     | RCBI             | START           | NACK         |  |  |
| WR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | -       | ADDRMI                                                                                                                                                                                                          | STOPI                           | RPSTARTI          | HOLDT[3]                                                 | HOLDT[2]         | HOLDT[1]        | HOLDT[0]     |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | FIRSTBT | match. Th                                                                                                                                                                                                       | is bit is cleare                |                   | ne data registe<br>it byte of the tr                     |                  |                 |              |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ADDRMI  | Slave Address Match Interrupt Flag bit. This bit is set when the received address matches the address defined in I2CSADR2. If EADDMI is set, this generates an interrupt. This bit must be cleared by software. |                                 |                   |                                                          |                  |                 |              |  |  |
| STOPI Stop Condition Interrupt Flag bit. This bit is set when the slave controller detects a STOP condition on the SCL and SDA lines. This bit must be cleared by software.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |         |                                                                                                                                                                                                                 |                                 |                   |                                                          |                  |                 |              |  |  |
| RPTSARTI Repeat Start Condition Interrupt Flag bit. This bit is set when the slave controller detects a REPEAT START condition on the SCL and SDA lines. This bit must be cleared by softwa                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |         |                                                                                                                                                                                                                 |                                 |                   |                                                          |                  |                 |              |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ТХВІ    | Transmit I                                                                                                                                                                                                      | Buffer Interrup                 | t Flag. This bi   | t is set when t<br>ed when new                           | he slave conti   | roller is ready | to accept a  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | RCBI    | Receiver l                                                                                                                                                                                                      | Buffer Interrup<br>AT and ready | ot Flag bit. This | s bit is set whe<br>reading. This I                      | en the slave co  | ontroller puts  | new data in  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | START   | SCL and S                                                                                                                                                                                                       | SDA lines. Thi                  | s bit is not ver  | ne slave contro<br>ry useful as the<br>nlv bit is cleare | e start of trans | saction can be  | indicated by |  |  |
| address match interrupt. This read-only bit is cleared when STOP condition is detected.<br>NACK NACK Condition. This bit is set when the host responds with NACK in the byte transaction<br>This bit is only meaningful for slave-transmit operation. Please note if the master returns<br>with NACK on the byte transaction, the slave does not upload new data into the shift regis<br>And the slave transmits the old data again as the next transfer, and this re-transmission<br>continues if NACK is repeated until the transmission is successful and returned with ACK.<br>This bit is cleared when a new ACK is detected or it can be cleared by software. |         |                                                                                                                                                                                                                 |                                 |                   |                                                          |                  |                 |              |  |  |
| HOLDT[3-0]These four bits define the hold time of the peripheral clock (EPPCLK) cycles between<br>to SCL. The I²C specification requires for minimum of 300nsec hold time, so the cond<br>of "TEPPCLK*(HOLDT[3:0]+3) ≥300nsec hold time" equation must be met. For exam<br>the peripheral clock cycle (EPPCLK) is 20MHz, then HOLD[3-0] should be set to ≥3.                                                                                                                                                                                                                                                                                                        |         |                                                                                                                                                                                                                 |                                 |                   |                                                          |                  |                 |              |  |  |

### I2CSST2 (0xDC) I2CS2 Status Register R/W (0x00)

#### I2CSADR2 (0xDD) I2CS2 Slave Address Register R/W (0x00)

|                                                                       | 7 | 6    | 5   | 4 | 3 | 2    | 1      | 0 |
|-----------------------------------------------------------------------|---|------|-----|---|---|------|--------|---|
| RD                                                                    | - | -    | -   | - | - | -    | -      | - |
| WR                                                                    |   | 12CS | SEN |   |   | ADDI | R[6-0] |   |
| I2CSENT Set this bit to enable the I <sup>2</sup> C slave controller. |   |      |     |   |   |      |        |   |

ADDR[6-0]

### I2CSDAT2 (0xDE) I2CS2 Data Register R/W (0x00)

7-bit slave address.

|    | 7 | 6                                             | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |  |
|----|---|-----------------------------------------------|---|---|---|---|---|---|--|--|--|--|
| RD |   | I <sup>2</sup> C Slave Receive Data Register  |   |   |   |   |   |   |  |  |  |  |
| WR |   | I <sup>2</sup> C Slave Transmit Data Register |   |   |   |   |   |   |  |  |  |  |



### 6. EUART2 with LIN Controller (EUART2)

LIN-capable 16550-like EUART2 is an enhanced UART controller (EUART) with separate transmit and receive FIFO. Both transmit and receive FIFO are 15-bytes deep and can be parameterized for interrupt triggering. The addition of FIFO significantly reduces the CPU load to handle high-speed serial interface. Transmit FIFO and receive FIFO have respective interrupt trigger levels that can be set based on optimal CPU performance adjustment. The EUART2 also has dedicated 16-bit Baud Rate generator and thus provides accurate baud rate under wide range of system clock frequency. The EUART2 also provides LIN extensions that incorporate message handling and baud-rate synchronization. The block diagram of EUART2 is shown in the following.



The following registers are used for configurations of and interface with EUART2.

### SCON2 (0xC2) UART2 Configuration Register 00000000, R/W

|                                            | 7                                                                                                                                                                                     | 6  | 5      | 4      | 3     | 2  | 1    | 0  |  |  |  |  |
|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|--------|--------|-------|----|------|----|--|--|--|--|
| RD                                         | EUARTEN                                                                                                                                                                               | SB | WLS[1] | WLS[0] | BREAK | OP | PERR | SP |  |  |  |  |
| WR EUARTEN SB WLS[1] WLS[0] BREAK OP PE SP |                                                                                                                                                                                       |    |        |        |       |    |      |    |  |  |  |  |
|                                            | EUARTEN Transmit and Receive Enable bit<br>Set to enable EUART2 transmit and receive functions: To transmit messages in the TX<br>FIFO and to store received messages in the RX FIFO. |    |        |        |       |    |      |    |  |  |  |  |
|                                            | SB Stop Bit Control<br>Set to enable 2 Stop bits, and clear to enable 1 Stop bit.                                                                                                     |    |        |        |       |    |      |    |  |  |  |  |
|                                            | WLS[1-0] The number of bits of a data byte. This does not include the parity bit when parity is enab<br>00 - 5 bits<br>01 - 6 bits                                                    |    |        |        |       |    |      |    |  |  |  |  |



|         | 10 - 7 bits                                                                                                                                   |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------|
|         | 11 - 8 bits                                                                                                                                   |
| BREAK   | Break Condition Control Bit.                                                                                                                  |
|         | Set to initiate a break condition on the UART interface by holding UART output at low until BREAK bit is cleared.                             |
| OP      | Odd/Even Parity Control Bit                                                                                                                   |
| PE/PERR | Parity Enable / Parity Error status                                                                                                           |
|         | Set to enable parity and clear to disable parity checking functions. If read, PERR=1 indicates a parity error in the current data of RX FIFO. |
| SP      | Parity Set Control Bit                                                                                                                        |
|         | When SP is set, the parity bit is always transmitted as 1.                                                                                    |

### SFIFO2 (0xA5) UART2 FIFO Status/Control Register 00000000 R/W

|    | 7                     | 6                   | 5                             | 4                             | 3                | 2             | 1               | 0         |
|----|-----------------------|---------------------|-------------------------------|-------------------------------|------------------|---------------|-----------------|-----------|
| RD |                       | RFL                 | [3-0]                         |                               |                  | TFL[3         | 3-0]            |           |
| WR |                       | RFLT                | [33-0]                        |                               |                  | TFLT[         | [3-0]           |           |
|    | RFL[3-0]<br>RFLT[3-0] | count.<br>Receive I | FIFO trigger t                | level. This is hreshold. This | -                |               |                 | -         |
|    |                       |                     |                               | n RFLT[3-0].                  |                  |               |                 | -         |
|    |                       | RFLT[3-0            | -                             |                               | Description      | ו             |                 |           |
|    |                       | 0000                |                               | trigger level =               |                  |               |                 |           |
|    |                       | 0001                |                               | trigger level =               |                  |               |                 | _         |
|    |                       | 0010                |                               | trigger level =               |                  |               |                 |           |
|    |                       | 0011                |                               | trigger level =               |                  |               |                 |           |
|    |                       | 0100                |                               | trigger level =               |                  |               |                 |           |
|    |                       | 0101                |                               | trigger level =               |                  |               |                 |           |
|    |                       | 0110                |                               | trigger level =               |                  |               |                 |           |
|    |                       | 0111                |                               | trigger level =               |                  |               |                 |           |
|    |                       | 1000                |                               | trigger level =               |                  |               |                 |           |
|    |                       | 1001                |                               | trigger level =               |                  |               |                 | _         |
|    |                       | 1010                |                               | trigger level =               |                  |               |                 | _         |
|    |                       | 1011                |                               | trigger level =               |                  |               |                 |           |
|    |                       | 1100                |                               | trigger level =               |                  |               |                 | _         |
|    |                       | 1101                |                               | trigger level =               |                  |               |                 |           |
|    |                       | 1110                |                               | trigger level =               | 14               |               |                 |           |
|    |                       | 1111                | Reserved                      |                               |                  |               |                 |           |
|    | TFL[3-0]              | count.              |                               | level. This is                | -                |               |                 | -         |
|    | TFLT[3-0]             |                     | FIFO trigger<br>s less than T | threshold. Thi<br>FLT[3-0].   | s is write-only. | TRA interrupt | t will be genei | ated when |
|    |                       | TFLT[3-0            | )]                            |                               | Description      | ı             |                 |           |
|    |                       |                     |                               |                               |                  |               |                 |           |
|    |                       | 0001                |                               | trigger level =               |                  |               |                 |           |
|    |                       | 0010                | TX FIFO                       | trigger level =               | 2                |               |                 |           |
|    |                       | 0011                | TX FIFO                       | trigger level =               | 3                |               |                 |           |
|    |                       | 0100                | TX FIFO                       | trigger level =               | 4                |               |                 |           |
|    |                       | 0101                |                               | trigger level =               |                  |               |                 |           |
|    |                       | 0110                | TX FIFO                       | trigger level =               | 6                |               |                 |           |
|    |                       | 0111                | TX FIFO                       | trigger level =               | 7                |               |                 |           |
|    |                       | 1000                |                               | trigger level =               |                  |               |                 |           |
|    |                       | 1001                | TX FIFO                       | trigger level =               | 9                |               |                 |           |
|    |                       | 1010                |                               | trigger level =               |                  |               |                 |           |
|    |                       | 1011                | TX FIFO                       | trigger level =               | 11               |               |                 |           |



| 1100 | TX FIFO trigger level = 12 |
|------|----------------------------|
| 1101 | TX FIFO trigger level = 13 |
| 1110 | TX FIFO trigger level = 14 |
| 1111 | TX FIFO trigger level = 15 |

Receive and transmit FIFO can be reset by clear FIFO operation. This is done by setting BR[15-0]=0 and EUARTEN=0. This also clears RFO, RFU and TFO interrupt flags without writing the interrupt register. The LIN counter LCNTR is also cleared.

#### SINT2 (0xA7) UART2 Interrupt Status/Enable Register 00000000 R/W

|    |                                                                                                                                                                                    | •                                                                                                             |                 | 0               |                   | 2                 |                                  |                |  |  |  |  |  |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----------------|-----------------|-------------------|-------------------|----------------------------------|----------------|--|--|--|--|--|
|    | 7                                                                                                                                                                                  | 6                                                                                                             | 5               | 4               | 3                 | 2                 | 1                                | 0              |  |  |  |  |  |
| RD | INTEN                                                                                                                                                                              | TRA                                                                                                           | RDA             | RFO             | RFU               | TFO               | FERR                             | TI             |  |  |  |  |  |
| WR | INTEN                                                                                                                                                                              | TRAEN                                                                                                         | RDAEN           | RFOEN           | RFUEN             | TFOEN             | FERREN                           | TIEN           |  |  |  |  |  |
|    | INTEN                                                                                                                                                                              | Interrupt                                                                                                     | Enable bit. W   | rite only       |                   |                   |                                  |                |  |  |  |  |  |
|    |                                                                                                                                                                                    |                                                                                                               |                 |                 | to disable inte   | errupt. Default   | is 0.                            |                |  |  |  |  |  |
|    | TRA/TRAEN                                                                                                                                                                          |                                                                                                               | t FIFO is ready |                 |                   |                   |                                  |                |  |  |  |  |  |
|    |                                                                                                                                                                                    | This bit is set when transmit FIFO has been emptied below FIFO threshold. Write "1" to                        |                 |                 |                   |                   |                                  |                |  |  |  |  |  |
|    |                                                                                                                                                                                    | enable interrupt. The flag is automatically cleared when the condition is absent.                             |                 |                 |                   |                   |                                  |                |  |  |  |  |  |
|    | RDA/RDAEN Receive FIFO is ready to be read.                                                                                                                                        |                                                                                                               |                 |                 |                   |                   |                                  |                |  |  |  |  |  |
|    | This bit is set by hardware when receive FIFO exceeds the FIFO threshold. Write "1" to<br>enable interrupt. RDA will also be set when RFL < RFLT for bus idle duration longer than |                                                                                                               |                 |                 |                   |                   |                                  |                |  |  |  |  |  |
|    |                                                                                                                                                                                    |                                                                                                               |                 |                 |                   |                   | still remaining                  |                |  |  |  |  |  |
|    |                                                                                                                                                                                    |                                                                                                               | bytes in the F  |                 | ionn sonware      |                   | suirremaining                    | umeau          |  |  |  |  |  |
|    |                                                                                                                                                                                    |                                                                                                               |                 |                 | T and writing "   | 0" on the bit (th | ne interrupts is                 | disabled       |  |  |  |  |  |
|    |                                                                                                                                                                                    | The flag is cleared when RFL < RFLT and writing "0" on the bit (the interrupts is disabled<br>simultaneously) |                 |                 |                   |                   |                                  |                |  |  |  |  |  |
|    | <b>RFO/RFOEN</b>                                                                                                                                                                   | •                                                                                                             |                 |                 |                   |                   |                                  |                |  |  |  |  |  |
|    |                                                                                                                                                                                    | This bit is                                                                                                   | s set when ove  | erflow conditio | n of receive FI   | FO occurs. W      | rite "1" to enab                 | le interrupt.  |  |  |  |  |  |
|    |                                                                                                                                                                                    |                                                                                                               |                 |                 |                   | the bit (the inte | errupt is disable                | ed             |  |  |  |  |  |
|    |                                                                                                                                                                                    |                                                                                                               | eously), or by  |                 | tion.             |                   |                                  |                |  |  |  |  |  |
|    | RFU/RFUEN                                                                                                                                                                          |                                                                                                               | FIFO Underflo   |                 |                   |                   |                                  |                |  |  |  |  |  |
|    |                                                                                                                                                                                    |                                                                                                               |                 |                 |                   |                   | Vrite "1" to ena                 |                |  |  |  |  |  |
|    |                                                                                                                                                                                    |                                                                                                               | eously), or by  |                 |                   |                   | errupt is disable                | eu             |  |  |  |  |  |
|    | TFO/TFOEN                                                                                                                                                                          |                                                                                                               | t FIFO Overflo  |                 |                   |                   |                                  |                |  |  |  |  |  |
|    |                                                                                                                                                                                    |                                                                                                               |                 |                 |                   | IFO occurs. W     | /rite "1" to enal                | ole interrupt. |  |  |  |  |  |
|    |                                                                                                                                                                                    |                                                                                                               |                 |                 |                   |                   | errupt is disable                |                |  |  |  |  |  |
|    |                                                                                                                                                                                    |                                                                                                               | eously), or by  |                 | tion.             |                   | -                                |                |  |  |  |  |  |
|    | FERR/FERRE                                                                                                                                                                         | •                                                                                                             | Error Enable I  |                 |                   |                   |                                  |                |  |  |  |  |  |
|    |                                                                                                                                                                                    |                                                                                                               |                 |                 |                   |                   | Write "1" to ena                 |                |  |  |  |  |  |
|    |                                                                                                                                                                                    |                                                                                                               |                 | ed by software  | e, writing "0" or | n the bit (the in | terrupt is disat                 | bled           |  |  |  |  |  |
|    | TI/TIEN                                                                                                                                                                            | simultan                                                                                                      | • /             | nolation Interr | unt Enchla bit    |                   |                                  |                |  |  |  |  |  |
|    | II/IIEN                                                                                                                                                                            |                                                                                                               | -               | •               | upt Enable bit    | o transmitted     | and thus the T                   |                |  |  |  |  |  |
|    |                                                                                                                                                                                    |                                                                                                               |                 |                 |                   |                   | and thus the T<br>eared by softw |                |  |  |  |  |  |
|    |                                                                                                                                                                                    |                                                                                                               |                 |                 | d simultaneous    |                   | calca by conw                    | are, writing   |  |  |  |  |  |
|    |                                                                                                                                                                                    |                                                                                                               |                 | •               |                   | • /               |                                  |                |  |  |  |  |  |

#### SBUF2 (0xA6) UART2 Data Buffer Register 0x00 R/W

|    | 7 | 6                             | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----|---|-------------------------------|---|---|---|---|---|---|--|--|--|
| RD |   | EUART2 Receive Data Register  |   |   |   |   |   |   |  |  |  |
| WR |   | EUART2 Transmit Data Register |   |   |   |   |   |   |  |  |  |

This register is the virtual data buffer register for both receive and transmit FIFO. When being read, it reads out the top byte of the RX FIFO; when being written, it writes into the top byte of the TX FIFO.

EUART2 can be configured to add LIN capability. The major enhancement of LIN includes master/slave configurations, auto baud-rate synchronization, and frame based protocol with header. Under LIN extension mode, all EUART2 registers and functions are still effective and operational. LIN is a single-wire bus and it requires external components to combine RX and TX signals externally. LIN is frame based and consists of message protocols with master/slave configurations. The following diagram shows the basic composition of a header message sent by the master. It starts with BREAK, the SYNC byte, ID bytes, DATA bytes, and CRC bytes.





A LIN frame structure is shown and the frame time matches the number of bits sent and has a fixed timing.



LIN bus protocol is based on frame. Each frame is partitioned into several parts as shown above. For master to initiate a frame, the software follows the following procedure.

Initiate a SBK command. (SW needs to check if the bus is in idle state, and there is no pending transmit data). Write "55" into TFIFO.

Write "PID" into TFIFO.

Wait for SBK to complete interrupts and then write the following transmit data if applicable. (This is optional). The following diagram shows Finite State Machine (FSM) of the LIN extension and is followed by registers within EUART2.







|                                                                                                                                                                                                                                       | 7                         | 6                                                                                                                                                  | 5               | 4                | 3               | 2                | 1                               | 0           |  |  |  |     |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------|-----------------|------------------|---------------------------------|-------------|--|--|--|-----|
| RD                                                                                                                                                                                                                                    | LINEN                     | MASEN                                                                                                                                              | ASU             | MASU             | SBK             |                  | BL[2:0]                         |             |  |  |  |     |
| ΝR                                                                                                                                                                                                                                    | LINEN                     | MASEN                                                                                                                                              | ASU             | MASU             | SBK             |                  | BL[2:0]                         |             |  |  |  |     |
|                                                                                                                                                                                                                                       | LINEN                     | LIN Enal                                                                                                                                           | ole (1: Enable  | / 0: Disable)    |                 |                  |                                 |             |  |  |  |     |
|                                                                                                                                                                                                                                       |                           |                                                                                                                                                    |                 |                  | s functional wl | nen LINEN = 1    |                                 |             |  |  |  |     |
|                                                                                                                                                                                                                                       |                           | ℜ Befor                                                                                                                                            | e enabling LIN  | l functions, the | e EUART2 regi   | sters must be    | set correctly :                 | 0xB0 is     |  |  |  |     |
|                                                                                                                                                                                                                                       |                           | recomm                                                                                                                                             | ended for SCC   | DN2.             |                 |                  |                                 |             |  |  |  |     |
| MASEN Master Enable bit (1: Master / 0: Slave) LIN operating mode selection. This bit is changeable only when LINEN = 0 (must clear LINEN before changing MASEN).<br>ASU Auto-Sync Update Enable (1: Enable / 0: Disable), Write Only |                           |                                                                                                                                                    |                 |                  |                 |                  |                                 |             |  |  |  |     |
|                                                                                                                                                                                                                                       |                           |                                                                                                                                                    |                 |                  |                 |                  |                                 |             |  |  |  | ASU |
|                                                                                                                                                                                                                                       |                           |                                                                                                                                                    |                 |                  |                 |                  | )] with SBR[15-                 | 0] and issu |  |  |  |     |
|                                                                                                                                                                                                                                       |                           | an ASUI interrupt when received a valid SYNC field.<br>If ASU is 0, the LIN controller will only notice the synchronized baud rate in SBR[15-0] by |                 |                  |                 |                  |                                 |             |  |  |  |     |
|                                                                                                                                                                                                                                       | issuing an RSI interrupt. |                                                                                                                                                    |                 |                  |                 |                  |                                 |             |  |  |  |     |
|                                                                                                                                                                                                                                       |                           | •                                                                                                                                                  |                 |                  | under UART m    | node. ASU car    | pability is base                | d on the    |  |  |  |     |
|                                                                                                                                                                                                                                       |                           |                                                                                                                                                    |                 |                  | NC field in the |                  |                                 |             |  |  |  |     |
|                                                                                                                                                                                                                                       |                           |                                                                                                                                                    |                 | o sync update    | is performed c  | n every receiv   | ring frame, and                 | is updated  |  |  |  |     |
|                                                                                                                                                                                                                                       |                           | frame by                                                                                                                                           |                 |                  |                 |                  |                                 |             |  |  |  |     |
|                                                                                                                                                                                                                                       | MASU                      | •                                                                                                                                                  | e Auto Sync U   |                  |                 |                  |                                 |             |  |  |  |     |
|                                                                                                                                                                                                                                       |                           |                                                                                                                                                    |                 |                  |                 |                  | o sync update o<br>mpleted. The |             |  |  |  |     |
|                                                                                                                                                                                                                                       |                           |                                                                                                                                                    |                 |                  | sync operatio   |                  | inpleted. The                   | SUILWAIE    |  |  |  |     |
|                                                                                                                                                                                                                                       | SBK                       |                                                                                                                                                    | eak (1: Send /  |                  |                 |                  |                                 |             |  |  |  |     |
|                                                                                                                                                                                                                                       |                           |                                                                                                                                                    |                 |                  |                 | 3K. When LIN     | EN and MASE                     | N are both  |  |  |  |     |
|                                                                                                                                                                                                                                       |                           | set SBK                                                                                                                                            | to send a bit s | equence of 13    | 3+BL[2:0] cons  | ecutive domin    | ant bits and 1 r                | ecessive b  |  |  |  |     |
|                                                                                                                                                                                                                                       |                           |                                                                                                                                                    |                 |                  |                 |                  | Break" status a                 |             |  |  |  |     |
|                                                                                                                                                                                                                                       |                           |                                                                                                                                                    |                 |                  |                 |                  | ncels the "Sen                  |             |  |  |  |     |
|                                                                                                                                                                                                                                       |                           |                                                                                                                                                    | r is completed. |                  | ed automatica   | illy when the tr | ansmission of I                 | вгеак       |  |  |  |     |
|                                                                                                                                                                                                                                       | BL[2:0]                   |                                                                                                                                                    | angth Setting   |                  |                 |                  |                                 |             |  |  |  |     |
|                                                                                                                                                                                                                                       | טבנצ.טן                   |                                                                                                                                                    | • •             | I [2:0] Default  | BL[2:0] is 3'b  | 000              |                                 |             |  |  |  |     |
|                                                                                                                                                                                                                                       |                           |                                                                                                                                                    |                 |                  |                 |                  |                                 |             |  |  |  |     |

#### LINCTRL (0xA090) LIN Status/Control Register 0x00 R/W

#### LINCNTRH (0xA091) LIN Timer Register High (0xFF) R/W

|    | 7 | 6            | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----|---|--------------|---|---|---|---|---|---|--|--|--|
| RD |   | LCNTR15-8]   |   |   |   |   |   |   |  |  |  |
| WR |   | LINTMR[15-8] |   |   |   |   |   |   |  |  |  |

#### LINCNTRL (0xA092) LIN Time Register Low (0xFF) R/W

|    | 7           | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----|-------------|---|---|---|---|---|---|---|--|
| RD | LCNTR[7-0]  |   |   |   |   |   |   |   |  |
| WR | LINTMR[7-0] |   |   |   |   |   |   |   |  |

LCNTR[15-0] is read only and is an internal 16-bit counter clocked by the baud rate clock. LINTMR[15-0] is write only and is the timer limit for LCNTR[15-0]. If MASEN=1 as LIN master mode, this timer is used to generate Frame time base. The internal counter LCNTR[15-0] is cleared whenever a "SEND BREAK" command is executed, and when the counter reaches LINTMR [15-0] (LCNTR[15-0] >= LINTMR[15-0]), a LCNTRO interrupt is generated. Thus the software can write a Frame Time value into LINTMR and use interrupts to initiate frames. If MASEN=0 as LIN slave mode, this timer is used for determining the accumulated bus idle time. The internal counter is cleared whenever a RX transition occurs. When the internal counter reaches LINTMR[15-0], an LCNTRO interrupt is generated. The software can use this interrupt to enter sleep mode by writing the required bus idling time into LINTMR[15-0].

#### LINSBRH (0xA093) EUART/LIN Baud Rate Register High byte (0x00) RO

|    | 7        | 6         | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----------|-----------|---|---|---|---|---|---|
| RD |          | SBR[15-8] |   |   |   |   |   |   |
| WR | BR[15-8] |           |   |   |   |   |   |   |



#### LINSBRL (0xA094) EUART/LIN Baud Rate Register Low byte (0x00) RO

|    | 7                                                                       | 6        | 5 | 4 | 3 | 2 | 1 | 0 |
|----|-------------------------------------------------------------------------|----------|---|---|---|---|---|---|
| RD |                                                                         | SBR[7:0] |   |   |   |   |   |   |
| WR |                                                                         | BR[7-0]  |   |   |   |   |   |   |
|    | SBR[15-0] The acquired Baud Rate under LIN protocol. This is read-only. |          |   |   |   |   |   |   |

SBR[15-0] is the acquired baud rate from last received valid sync byte. SBR is meaningful only in LIN-Slave mode. BR[15-0] The Baud Rate Setting of EUART/LIN. This is write-only. BR[15-0] can not be 0.

BUAD RATE = SYSCLK/BR[15-0].

When a slave receives a BREAK followed by a valid SYNC field, an RSI interrupt is generated and the acquired baud rate from SYNC field is stored in SBR[15-0]. The acquired baud rate is BAUD RATE = SYSCLK/SBR[15-0]. The software can just update this acquired value into BR[15-0] to achieve synchronization with the master. If Auto-Sync Update (ASU) register bit is enabled under LIN slave mode, LIN controller will automatically perform the update of BR[15-0] with SBR[15-0] and issue another ASUI interrupt when received a valid SYNC field.

LININT (0xA095) LIN Interrupt Flag Register (0x00) R/W

|    | 7      | 6                                                                                                                                                                 | 5                                                                                                                                    | 4                | 3                  | 2               | 1                | 0             |  |
|----|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------|-----------------|------------------|---------------|--|
| RD | -      | BITERR                                                                                                                                                            | LSTAT                                                                                                                                | LIDLE            | ASUI               | SBKI            | RSI              | LCNTRO        |  |
| WR | -      | BITERR                                                                                                                                                            | -                                                                                                                                    | -                | ASUI               | SBKI            | RSI              | LCNTRO        |  |
|    | BITERR | Bit Error                                                                                                                                                         |                                                                                                                                      |                  |                    |                 |                  |               |  |
|    |        |                                                                                                                                                                   |                                                                                                                                      |                  | ceived bit does    |                 |                  | , If BERIE=1, |  |
|    |        | then this                                                                                                                                                         | error generate                                                                                                                       | es an interrupt  | . BITERR mu        | st be cleared b | by software.     |               |  |
|    | LSTAT  | LIN Bus                                                                                                                                                           | Status bit (1: I                                                                                                                     | Recessive / 0:   | Dominant), Re      | ead only.       |                  |               |  |
|    |        | LSTAT =                                                                                                                                                           | 1 indicates th                                                                                                                       | hat the LIN bus  | s (RX pin) is in   | recessive stat  | e.               |               |  |
|    | LIDLE  | LIDLE is                                                                                                                                                          | 1 when LIN b                                                                                                                         | us is idle and   | not transmitting   | g/receiving LIN | I header or da   | ta            |  |
|    |        | bytes. T                                                                                                                                                          | LIDLE is 1 when LIN bus is idle and not transmitting/receiving LIN header or data bytes. This bit read only. It is 1 when LINEN = 0. |                  |                    |                 |                  |               |  |
|    | ASUI   | Auto-Syr                                                                                                                                                          | nc Updated co                                                                                                                        | mpletion Inter   | rupt (1: Set / 0   | : Clear)        |                  |               |  |
|    |        | This flag                                                                                                                                                         | is set when a                                                                                                                        | uto baud rate    | synchronizatio     | n has been co   | mpleted and E    | 3R[15-0] has  |  |
|    |        | been up                                                                                                                                                           | dated with SB                                                                                                                        | R[15-0] by har   | dware. It must     | be cleared by   | writing "1" on   | the bit.      |  |
|    | SBKI   | Send Bro                                                                                                                                                          | eak Completio                                                                                                                        | n Interrupt bit  | (1: Set / 0: Cle   | ar)             |                  |               |  |
|    |        | This flag                                                                                                                                                         | is set when S                                                                                                                        | end Break cor    | npletes. It mus    | t be cleared b  | y writing "1" in | the bit.      |  |
|    | RSI    | Receive                                                                                                                                                           | Sync Complet                                                                                                                         | tion Interrupt b | oit (1: Set / 0: C | lear)           |                  |               |  |
|    |        | This flag is set when a valid Sync byte is received following a Break. It must be cleared by                                                                      |                                                                                                                                      |                  |                    |                 |                  |               |  |
|    |        | writing "1" in the bit.                                                                                                                                           |                                                                                                                                      |                  |                    |                 |                  |               |  |
|    | LCNTRO | LIN Cou                                                                                                                                                           | nter Overflow                                                                                                                        | Interrupt bit (1 | : Set / 0: Clear   | ).              |                  |               |  |
|    |        | LIN Counter Overflow Interrupt bit (1: Set / 0: Clear).<br>This flag is set when the LIN counter reaches 0xFFFF. It must be cleared by writing "1" in<br>the bit. |                                                                                                                                      |                  |                    |                 |                  |               |  |

#### LININTEN (0xA096) LIN Interrupt Enable Register (0x00) R/W

|    | · ·                                                    |                                          |                                                                                                                                              | · /                                                                                                    |                                                       |                                     |      |         |  |
|----|--------------------------------------------------------|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-------------------------------------|------|---------|--|
|    | 7                                                      | 6                                        | 5                                                                                                                                            | 4                                                                                                      | 3                                                     | 2                                   | 1    | 0       |  |
| RD | LINTEN                                                 | BERIE                                    | -                                                                                                                                            | EUARTOPL                                                                                               | ASUIE                                                 | SBKIE                               | RSIE | LCNTRIE |  |
| WR | LINTEN                                                 | BERIE                                    | -                                                                                                                                            | EUARTOPL                                                                                               | ASUIE                                                 | SBKIE                               | RSIE | LCNTRIE |  |
|    | LINTEN                                                 |                                          | LIN Interrupt Enable (1: Enable / 0: Disable)<br>Set to enable all LIN interrupts. LINT flags should be checked before setting or modifying. |                                                                                                        |                                                       |                                     |      |         |  |
|    | ASUIE<br>SBKIE<br>RSIE<br>LCNTRIE<br>EUARTOPL<br>BERIE | Send Bro<br>Receive<br>LIN Cou<br>EUART/ | eak Completio<br>Sync Comple<br>nter Overflow<br>LIN output pol                                                                              | errupt Enable (<br>on Interrupt Ena<br>tion Interrupt E<br>Interrupt Enab<br>arity<br>ole (1: Enable ) | able (1: Enable<br>inable (1: Enal<br>le (1: Enable / | e / 0: Disable)<br>ble / 0: Disable | )    |         |  |

#### LINTCON (0xA0B0h) LIN TimeOut configuration R/W (0x00)

|    | 7        | 6      | 5              | 4              | 3      | 2      | 1      | 0      |
|----|----------|--------|----------------|----------------|--------|--------|--------|--------|
| RD | RXDTO[0] | TXIPOL | RXTOWKE        | TXTOWKE        | RXDD_F | TXDD_F | RXDDEN | TXDDEN |
| WR | RXDTO[0] | TXIPOL | RXTOWKE        | TXTOWKE        | RXDD_F | TXDD_F | RXDDEN | TXDDEN |
|    | RXDDEN   | RXD Do | minant Fault I | nterrupt Enabl | e      |        |        |        |



| RXDD_F  | RXD Dominant Fault Interrupt Flag                              |
|---------|----------------------------------------------------------------|
|         | RXDD_F is set to 1 by hardware and must be cleared by software |
| TXDDEN  | TXD Dominant Fault Interrupt Enable                            |
| TXDD_F  | TXD Dominant Fault Interrupt Flag                              |
|         | TXDD_F is set to 1 by hardware and must be cleared by software |
| TXTOWKE | TXD Dominant Timeout WakeUp Enable,                            |
| RXTOWKE | RXD Dominant Timeout WakeUp Enable                             |
| TXIPO   | TXD Dominant input polarity                                    |
|         |                                                                |

### TXDTOL (0xA0B1h) LIN TXD Dominant TimeOut LOW Registers R/W (0x00)

|    | 7          | 6          | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------------|------------|---|---|---|---|---|---|
| RD |            | TXDTO[7:0] |   |   |   |   |   |   |
| WR | TXDTO[7:0] |            |   |   |   |   |   |   |

### TXDTOH (0xA0B2h) LIN TXD Dominant TimeOut HIGH Registers R/W (0x00)

|      | 7                                                               | 6                                                | 5                 | 4                | 3                              | 2                | 1 | 0 |  |
|------|-----------------------------------------------------------------|--------------------------------------------------|-------------------|------------------|--------------------------------|------------------|---|---|--|
| RD   |                                                                 | TXDTO[15:8]                                      |                   |                  |                                |                  |   |   |  |
| WR   |                                                                 | TXDTO[15:8]                                      |                   |                  |                                |                  |   |   |  |
|      | TXDTO                                                           | TXDTO TXD Dominant Time Out (TXDTO +1) * IOSCCLK |                   |                  |                                |                  |   |   |  |
| DVDT | FOL (0xA0B3h) LIN RXD Dominant TimeOut LOW Registers R/W (0x00) |                                                  |                   |                  |                                |                  |   |   |  |
| RYDI | OL (UXAUB3h                                                     | ) LIN RXD Do                                     | minant Time       | Out LOW Reg      | isters R/W (0)                 | x00)             |   |   |  |
| RADI | 7                                                               | ) LIN RXD Do<br>6                                | minant Time(<br>5 | Out LOW Reg<br>4 | isters R/W (0)<br>3            | <b>x00)</b><br>2 | 1 | 0 |  |
| RD   | 7<br>7                                                          | ) LIN RXD Do<br>6                                | _                 | 4                | isters R/W (0)<br>3<br>TO[8:1] | 2                | 1 | 0 |  |

#### RXDTOH (0xA0B4h) LIN RXD Dominant TimeOut HIGH Registers R/W (0x00)

|      |             | ., = = = =                                                      |               |               | J              |          |   |   |  |
|------|-------------|-----------------------------------------------------------------|---------------|---------------|----------------|----------|---|---|--|
|      | 7           | 6                                                               | 5             | 4             | 3              | 2        | 1 | 0 |  |
| RD   |             | RXDTO[16:9]                                                     |               |               |                |          |   |   |  |
| WR   |             |                                                                 |               | RXDT          | O[16:9]        |          |   |   |  |
|      | RXDTO       | RXD Do                                                          | minant Time C | Dut (RXDTO[1  | 6:0] +1) * IOS | CCLK     |   |   |  |
| BSDC | LR (0xA0B5h | R (0xA0B5h) Bus Stuck Dominant Clear Width Registers R/W (0x00) |               |               |                |          |   |   |  |
|      | 7           | 7 6 5 4 3 2 1 0                                                 |               |               |                |          |   |   |  |
| RD   |             |                                                                 |               | BSDC          | LR [7:0]       |          |   |   |  |
| WR   |             |                                                                 |               | BSDC          | LR [7:0]       |          |   |   |  |
|      | BSDCLR      | Bus Stu                                                         | ck Dominant C | Clear Time (B | SDCLR +1) * S  | SIOSCCLK |   |   |  |
| BSDA | CT (0xA0B6h | ) Bus Stuck I                                                   | Dominant Act  | ive Width Re  | gisters R/W (  | 0x00)    |   |   |  |
|      | 7           | 6                                                               | 5             | 4             | 3              | 2        | 1 | 0 |  |
| RD   |             |                                                                 |               | BSDA          | CT [7:0]       |          |   |   |  |

|    | 1            | Ŭ            | 0             | -             | 0             | 4        | • | 0 |
|----|--------------|--------------|---------------|---------------|---------------|----------|---|---|
| RD | BSDACT [7:0] |              |               |               |               |          |   |   |
| WR |              | BSDACT [7:0] |               |               |               |          |   |   |
|    | BSDACT       | Bus Stu      | ck Dominant A | ctive Time (B | SDCLR +1) * 3 | SIOSCCLK |   |   |

#### BSDWKC (0xA0B7h) Bus Stuck Dominant Fault Wakeup configuration R/W (0x00)

|    | 7      | 6       | 5            | 4                                                                                                               | 3           | 2            | 1               | 0 |
|----|--------|---------|--------------|-----------------------------------------------------------------------------------------------------------------|-------------|--------------|-----------------|---|
| RD | BSDW_F | BFW_F   | BSDWEN       | BFWEN                                                                                                           |             | WKFI         | _T[3:0]         |   |
| WR | BSDW_F | BFW_F   | BSDWEN       | BFWEN                                                                                                           |             | WKFI         | _T[3:0]         |   |
|    | WKFLT  | LIN Wak | eUp time (WI | <flt+2) *="" sic<="" td=""><td>SCCLK, exce</td><td>pted the WKF</td><td>LT = 0 conditio</td><td>n</td></flt+2)> | SCCLK, exce | pted the WKF | LT = 0 conditio | n |



| BFWEN  | LIN WakeUp/Interrupt Enable                                    |
|--------|----------------------------------------------------------------|
| BFW_F  | LIN WakeUp Interrupt Flag                                      |
|        | BFW_F is set to 1 by hardware and must be cleared by software  |
| BSDWEN | LIN Bus Stuck WakeUp/ Interrupt Enable                         |
| TXDD_F | LIN Bus Stuck WakeUp Interrupt Flag                            |
|        | TXDD_F is set to 1 by hardware and must be cleared by software |

# LUMISSIL MICROSYSTEMS

## IS31CS5523

### 7. EUART3 and EUART4

EUART3 and EUART4 are standard enhanced UART with 4-byte transmit and 4-byte receive FIFO. The baud rate setting is 16-bit registers and thus can achieve precision baud rate with arbitrary system clock. The operations of the EUART3 and EUART4 are the same as EUART2 except lack of LIN support. The following registers are used for EUART3 and EUART4.

| <b>v j</b> | U U                                           | 0                                                                                                                                                                                                                                           | ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | 6                                             | 5                                                                                                                                                                                                                                           | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| EUARTEN    | SB                                            | WLS[1]                                                                                                                                                                                                                                      | WLS[0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | BREAK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | OP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | PERR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | SP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| EUARTEN    | SB                                            | WLS[1]                                                                                                                                                                                                                                      | WLS[0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | BREAK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | OP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | PE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | SP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| EUARTEN    | Transmi                                       | t and Receive                                                                                                                                                                                                                               | Enable bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|            |                                               |                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | it messages in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | i the TX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|            | FIFO an                                       | d to store rece                                                                                                                                                                                                                             | eived message                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | s in the RX FII                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | -0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| SB         | Stop Bit                                      | Control                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|            | Set to er                                     | nable 2 Stop b                                                                                                                                                                                                                              | its, and clear t                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | o enable 1 Sto                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | p bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| WLS[1-0]   | The num                                       | ber of bits of a                                                                                                                                                                                                                            | data byte. Th                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | is does not inc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | lude the parity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | v bit when pari                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ty is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|            | 00 - 5 bi                                     | ts                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|            | 01 - 6 bi                                     | ts                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|            | 10 - 7 bi                                     | ts                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|            |                                               |                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| BREAK      | Break C                                       | ondition Contro                                                                                                                                                                                                                             | ol Bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|            |                                               |                                                                                                                                                                                                                                             | condition on th                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | e UART interfa                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ace by holding                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | UART output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | at low until                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|            | BREAK                                         | bit is cleared.                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| OP         | Odd/Eve                                       | en Parity Contr                                                                                                                                                                                                                             | ol Bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| PE/PERR    | Parity Er                                     | nable / Parity E                                                                                                                                                                                                                            | Error status                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|            |                                               |                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | . If read, PER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | R=1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|            |                                               |                                                                                                                                                                                                                                             | in the current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | data of RX FIF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | <del>-</del> 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| SP         | •                                             |                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|            | When SI                                       | P is set, the pa                                                                                                                                                                                                                            | arity bit is alwa                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ys transmitted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | as 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|            | EUARTEN<br>EUARTEN<br>SB<br>WLS[1-0]<br>BREAK | EUARTENSBEUARTENSBEUARTENSBEUARTENTransmin<br>Set to er<br>FIFO an<br>SBSBStop Bit<br>Set to er<br>01 - 6 bin<br>10 - 7 bin<br>11 - 8 bin<br>BREAKBREAKBreak Co<br>Set to in<br>BREAKOPOdd/Ever<br>PE/PERRPE/PERRParity Er<br>Set to er<br> | EUARTENSBWLS[1]EUARTENSBWLS[1]EUARTENSBWLS[1]EUARTENTransmit and Receive<br>Set to enable EUART2<br>FIFO and to store rece<br>SBStop Bit Control<br>Set to enable 2 Stop bSBStop Bit Control<br>Set to enable 2 Stop bWLS[1-0]The number of bits of a<br>00 - 5 bits<br>01 - 6 bits<br>10 - 7 bits<br>11 - 8 bitsBREAKBreak Condition Control<br>Set to initiate a break o<br>BREAK bit is cleared.OPOdd/Even Parity Control<br>PE/PERRParity Enable / Parity Enable / Parity Enable / Parity Enable parity an<br>indicates a parity errorSPParity Set Control Bit | EUARTENSBWLS[1]WLS[0]EUARTENSBWLS[1]WLS[0]EUARTENTransmit and Receive Enable bit<br>Set to enable EUART2 transmit and<br>FIFO and to store received messageSBStop Bit Control<br>Set to enable 2 Stop bits, and clear tWLS[1-0]The number of bits of a data byte. Th<br>00 - 5 bits<br>01 - 6 bits<br>10 - 7 bits<br>11 - 8 bitsBREAKBreak Condition Control Bit.<br>Set to initiate a break condition on th<br>BREAK bit is cleared.OPOdd/Even Parity Control Bit<br>PE/PERRParity Enable / Parity Error status<br>Set to enable parity and clear to disa<br>indicates a parity error in the current<br>Parity Set Control Bit | EUARTENSBWLS[1]WLS[0]BREAKEUARTENSBWLS[1]WLS[0]BREAKEUARTENTransmit and Receive Enable bit<br>Set to enable EUART2 transmit and receive function<br>FIFO and to store received messages in the RX FII<br>SBStop Bit Control<br>Set to enable 2 Stop bits, and clear to enable 1 StopSBStop Bit Control<br>Set to enable 2 Stop bits, and clear to enable 1 StopThe number of bits of a data byte. This does not inc<br>00 - 5 bits<br>01 - 6 bits<br>10 - 7 bits<br>11 - 8 bitsBREAKBreak Condition Control Bit.<br>Set to initiate a break condition on the UART interfa<br>BREAK bit is cleared.OPOdd/Even Parity Control Bit<br>PE/PERRParity Enable / Parity Error status<br>Set to enable parity and clear to disable parity check<br>indicates a parity error in the current data of RX FIF<br>SPSPParity Set Control Bit | EUARTENSBWLS[1]WLS[0]BREAKOPEUARTENSBWLS[1]WLS[0]BREAKOPEUARTENSBWLS[1]WLS[0]BREAKOPEUARTENTransmit and Receive Enable bit<br>Set to enable EUART2 transmit and receive functions: To transm<br>FIFO and to store received messages in the RX FIFO.SBStop Bit Control<br>Set to enable 2 Stop bits, and clear to enable 1 Stop bit.WLS[1-0]The number of bits of a data byte. This does not include the parity<br>00 - 5 bits<br>01 - 6 bits<br>10 - 7 bits<br>11 - 8 bitsBREAKBreak Condition Control Bit.<br>Set to initiate a break condition on the UART interface by holding<br>BREAK bit is cleared.OPOdd/Even Parity Control Bit<br>PE/PERRParity Enable / Parity Error status<br>Set to enable parity and clear to disable parity checking functions<br>indicates a parity error in the current data of RX FIFO. | EUARTENSBWLS[1]WLS[0]BREAKOPPERREUARTENSBWLS[1]WLS[0]BREAKOPPEEUARTENTransmit and Receive Enable bit<br>Set to enable EUART2 transmit and receive functions: To transmit messages in<br>FIFO and to store received messages in the RX FIFO.SBStop Bit Control<br>Set to enable 2 Stop bits, and clear to enable 1 Stop bit.WLS[1-0]The number of bits of a data byte. This does not include the parity bit when pari<br>00 - 5 bits<br>01 - 6 bits<br>11 - 8 bitsBREAKBreak Condition Control Bit.<br>Set to initiate a break condition on the UART interface by holding UART output<br>BREAK bit is cleared.OPOdd/Even Parity Control BitPE/PERRParity Enable / Parity Error status<br>Set to enable parity and clear to disable parity checking functions. If read, PERI<br>indicates a parity error in the current data of RX FIFO.SPParity Set Control Bit |

### SCON3 (0xBC) EUART3 Configuration Register 00000000, R/W

#### SFIFO3 (0xBD) EUART3 FIFO Status/Control Register 00000000 R/W

|    | 7         | 6                              | 5                              | 4                              | 3                | 2               | 1                | 0         |
|----|-----------|--------------------------------|--------------------------------|--------------------------------|------------------|-----------------|------------------|-----------|
| RD |           | RFL[3-0                        | )]                             |                                |                  | TFL             | [3-0]            |           |
| WR |           | RFLT[3-                        | 0]                             |                                |                  | TFLT            | [3-0]            |           |
|    | RFL[3-0]  | Current Rec<br>count.          | eive FIFO                      | level. This is                 | read only and    | indicate the cu | irrent receive I | FIFO byte |
|    | RFLT[3-0] |                                |                                | hreshold. This<br>n RFLT[3-0]. | s is write-only. | RDA interrupt   | will be genera   | ted when  |
|    |           | RFLT[3-0]                      |                                |                                | Descriptior      | ı               |                  |           |
|    |           | 0000                           | RX FIFO                        | trigger level =                | 0                |                 |                  |           |
|    |           | 0001                           | RX FIFO                        | trigger level =                | 1                |                 |                  |           |
|    |           | 0010                           | 0010 RX FIFO trigger level = 2 |                                |                  |                 |                  |           |
|    |           | 0011                           | RX FIFO                        | trigger level =                | 3                |                 |                  |           |
|    |           | 1000 -<br>1111                 | Reserved                       | 1                              |                  |                 |                  |           |
|    | TFL[3-0]  | Current Trai count.            | nsmit FIFC                     | level. This is                 | read only and    | indicate the c  | urrent transmit  | FIFO byte |
|    | TFLT[3-0] | Transmit FII<br>TFL[3=0] is    |                                |                                | s is write-only. | TRA interrupt   | will be genera   | ated when |
|    |           | TFLT[3-0]                      |                                |                                | Descriptior      | ו               |                  |           |
|    |           | 0001                           | TX FIFO                        | trigger level =                | 1                |                 |                  |           |
|    |           | 0010                           | TX FIFO                        | trigger level =                | 2                |                 |                  |           |
|    |           | 0011                           | 0011 TX FIFO trigger level = 3 |                                |                  |                 |                  |           |
|    |           | 0100 TX FIFO trigger level = 4 |                                |                                |                  |                 |                  |           |
|    |           | 0101 -<br>1111                 | Reserved                       | 1                              |                  |                 |                  |           |



Receive and transmit FIFO can be reset by clear FIFO operation. This is done by setting EUARTEN=0. This also clears RFO, RFU and TFO interrupt flags without writing the interrupt register.

### SBUF3 (0xBE) EUART3 Data Buffer Register 0x00 R/W

|    | 7 | 6                             | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----|---|-------------------------------|---|---|---|---|---|---|--|
| RD |   | EUART3 Receive Data Register  |   |   |   |   |   |   |  |
| WR |   | EUART3 Transmit Data Register |   |   |   |   |   |   |  |

This register is the virtual data buffer register for both receive and transmit FIFO. When being read, it reads out the top byte of the RX FIFO; when being written, it writes into the top byte of the TX FIFO.

#### SINT3 (0xBF) EUART3 Interrupt Status/Enable Register 00000000 R/W

|    |                                                                                                                                                                             | 6          | 5                                                                        | 4                | 3               | 2                | 1                                    | 0               |  |  |  |  |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------------------------------------------------------------------------|------------------|-----------------|------------------|--------------------------------------|-----------------|--|--|--|--|
| RD | ,<br>INTEN                                                                                                                                                                  | TRA        | RDA                                                                      | 4<br>RFO         | RFU             | TFO              | FERR                                 | TI              |  |  |  |  |
|    |                                                                                                                                                                             |            |                                                                          |                  |                 |                  |                                      |                 |  |  |  |  |
| WR | INTEN                                                                                                                                                                       | TRAEN      | RDAEN                                                                    | RFOEN            | RFUEN           | TFOEN            | FERREN                               | TIEN            |  |  |  |  |
|    | INTEN                                                                                                                                                                       |            | Enable bit. W                                                            | •                |                 |                  |                                      |                 |  |  |  |  |
|    |                                                                                                                                                                             |            | Set to enable UART2 interrupt. Clear to disable interrupt. Default is 0. |                  |                 |                  |                                      |                 |  |  |  |  |
|    | TRA/TRAEN                                                                                                                                                                   |            |                                                                          |                  |                 |                  |                                      |                 |  |  |  |  |
|    | This bit is set when transmit FIFO has been emptied below FIFO threshold. Write "1" to<br>enable interrupt. The flag is automatically cleared when the condition is absent. |            |                                                                          |                  |                 |                  |                                      |                 |  |  |  |  |
|    | RDA/RDAEN Receive FIFO is ready to be read.                                                                                                                                 |            |                                                                          |                  |                 |                  |                                      |                 |  |  |  |  |
|    |                                                                                                                                                                             |            |                                                                          |                  | eive FIFO exce  | eds the FIFO     | threshold. Wri                       | te "1" to       |  |  |  |  |
|    |                                                                                                                                                                             |            |                                                                          |                  |                 |                  | idle duration lo                     |                 |  |  |  |  |
|    |                                                                                                                                                                             | RFLT * 1   | 6 * Baud Rate                                                            | e. This is to in | form software   | that there are   | still remaining                      | unread          |  |  |  |  |
|    |                                                                                                                                                                             |            | bytes in the F                                                           |                  |                 |                  |                                      |                 |  |  |  |  |
|    |                                                                                                                                                                             |            |                                                                          | en RFL < RFL     | T and writing " | 0" on the bit (t | he interrupts is                     | disabled        |  |  |  |  |
|    | RFO/RFOEN                                                                                                                                                                   | simultan   | eously)<br>FIFO Overflov                                                 | . Enchla hit     |                 |                  |                                      |                 |  |  |  |  |
|    | RFU/RFUEN                                                                                                                                                                   |            |                                                                          |                  | n of rocoivo El | EQ occure W      | rite "1" to enat                     | olo intorrunt   |  |  |  |  |
|    |                                                                                                                                                                             |            |                                                                          |                  |                 |                  | errupt is disable                    |                 |  |  |  |  |
|    |                                                                                                                                                                             |            |                                                                          | FIFO reset ac    |                 |                  |                                      |                 |  |  |  |  |
|    | RFU/RFUEN                                                                                                                                                                   |            | FIFO Underflo                                                            |                  |                 |                  |                                      |                 |  |  |  |  |
|    |                                                                                                                                                                             |            |                                                                          |                  |                 |                  | Write "1" to ena                     |                 |  |  |  |  |
|    |                                                                                                                                                                             |            |                                                                          |                  |                 | he bit (the inte | errupt is disable                    | эd              |  |  |  |  |
|    | TEOTEOEN                                                                                                                                                                    |            | • / •                                                                    | FIFO reset ac    |                 |                  |                                      |                 |  |  |  |  |
|    | TFO/TFOEN                                                                                                                                                                   |            |                                                                          | w Interrupt En   |                 |                  | lrita "1" ta ana                     | blaintarrunt    |  |  |  |  |
|    |                                                                                                                                                                             |            |                                                                          |                  |                 |                  | Vrite "1" to ena<br>errupt is disabl |                 |  |  |  |  |
|    |                                                                                                                                                                             |            |                                                                          | FIFO reset ac    |                 |                  |                                      | cu              |  |  |  |  |
|    | FERR/FERR                                                                                                                                                                   |            | Error Enable I                                                           |                  |                 |                  |                                      |                 |  |  |  |  |
|    |                                                                                                                                                                             | This bit i | s set when fra                                                           | ming error occ   | ours as the byt | e is received.   | Write "1" to en                      | able interrupt. |  |  |  |  |
|    | The flag must be cleared by software, writing "0" on the bit (the interrupt is disabled                                                                                     |            |                                                                          |                  |                 |                  |                                      |                 |  |  |  |  |
|    |                                                                                                                                                                             | simultan   | • /                                                                      |                  |                 |                  |                                      |                 |  |  |  |  |
|    | TI/TIEN                                                                                                                                                                     |            | -                                                                        | •                | upt Enable bit  |                  | <del></del>                          |                 |  |  |  |  |
|    |                                                                                                                                                                             |            |                                                                          |                  |                 |                  | and thus the T<br>leared by softv    |                 |  |  |  |  |
|    |                                                                                                                                                                             |            |                                                                          |                  | d simultaneous  |                  | icaled by SUIN                       | vare, writing   |  |  |  |  |
|    |                                                                                                                                                                             | 0 01111    |                                                                          |                  |                 |                  |                                      |                 |  |  |  |  |

#### SBAUD3H (0xA0A1) EUART3 Baud Rate Register High byte (0x00) RW

|    |   | -         | - |   |   |   |   |   |
|----|---|-----------|---|---|---|---|---|---|
|    | 7 | 6         | 5 | 4 | 3 | 2 | 1 | 0 |
| RD |   | BR3[15-8] |   |   |   |   |   |   |
| WR |   | BR3[15-8] |   |   |   |   |   |   |

#### SBAUD3L (0xA0A2) EUART3 Baud Rate Register Low byte (0x00) RW

|    |           | /                                                                                               | 5 | , | ( ) |   |   |   |  |
|----|-----------|-------------------------------------------------------------------------------------------------|---|---|-----|---|---|---|--|
|    | 7         | 6                                                                                               | 5 | 4 | 3   | 2 | 1 | 0 |  |
| RD |           | BR3[7-0]                                                                                        |   |   |     |   |   |   |  |
| WR |           | BR3[7-0]                                                                                        |   |   |     |   |   |   |  |
|    | BR3[15-0] | BR3[15-0] The Baud Rate Setting of EUART3. BR3[15-0] can not be 0. BUAD RATE = SYSCLK/BR[15-0]. |   |   |     |   |   |   |  |

EUART4 has the same operation as EUART3 and its related registers are described below.



| SCON | SCON4 (0x9C) EUART4 Configuration Register 00000000, R/W |                                                                                      |                                 |                  |                 |                 |               |                |  |  |  |  |
|------|----------------------------------------------------------|--------------------------------------------------------------------------------------|---------------------------------|------------------|-----------------|-----------------|---------------|----------------|--|--|--|--|
|      | 7                                                        | 6                                                                                    | 5                               | 4                | 3               | 2               | 1             | 0              |  |  |  |  |
| RD   | EUARTEN                                                  | SB                                                                                   | WLS[1]                          | WLS[0]           | BREAK           | OP              | PERR          | SP             |  |  |  |  |
| WR   | EUARTEN                                                  | SB                                                                                   | WLS[1]                          | WLS[0]           | BREAK           | OP              | PE            | SP             |  |  |  |  |
|      | EUARTEN                                                  | Transmi                                                                              | Transmit and Receive Enable bit |                  |                 |                 |               |                |  |  |  |  |
|      |                                                          | Set to enable EUART4 transmit and receive functions: To transmit messages in the TX  |                                 |                  |                 |                 |               |                |  |  |  |  |
|      | FIFO and to store received messages in the RX FIFO.      |                                                                                      |                                 |                  |                 |                 |               |                |  |  |  |  |
|      | SB                                                       | Stop Bit                                                                             | Control                         |                  |                 |                 |               |                |  |  |  |  |
|      |                                                          | Set to enable 2 Stop bits, and clear to enable 1 Stop bit.                           |                                 |                  |                 |                 |               |                |  |  |  |  |
|      | WLS[1-0]                                                 | The num                                                                              | ber of bits of a                | data byte. Th    | is does not inc | lude the parity | bit when pari | ty is enabled. |  |  |  |  |
|      |                                                          | 00 - 5 bi                                                                            | ts                              |                  |                 |                 |               |                |  |  |  |  |
|      |                                                          | 01 - 6 bi                                                                            | ts                              |                  |                 |                 |               |                |  |  |  |  |
|      |                                                          | 10 - 7 bi                                                                            | ts                              |                  |                 |                 |               |                |  |  |  |  |
|      |                                                          | 11 - 8 bi                                                                            | ts                              |                  |                 |                 |               |                |  |  |  |  |
|      | BREAK                                                    | Break C                                                                              | ondition Contro                 | ol Bit.          |                 |                 |               |                |  |  |  |  |
|      |                                                          | Set to in                                                                            | itiate a break o                | condition on th  | e UART interfa  | ace by holding  | UART output   | at low until   |  |  |  |  |
|      |                                                          | BREAK                                                                                | bit is cleared.                 |                  |                 |                 |               |                |  |  |  |  |
|      | OP                                                       | Odd/Eve                                                                              | en Parity Contr                 | ol Bit           |                 |                 |               |                |  |  |  |  |
|      | PE/PERR                                                  | Parity Er                                                                            | nable / Parity E                | Error status     |                 |                 |               |                |  |  |  |  |
|      |                                                          | Set to enable parity and clear to disable parity checking functions. If read, PERR=1 |                                 |                  |                 |                 |               |                |  |  |  |  |
|      |                                                          | indicates a parity error in the current data of RX FIFO.                             |                                 |                  |                 |                 |               |                |  |  |  |  |
|      | SP                                                       | Parity Se                                                                            | et Control Bit                  |                  |                 |                 |               |                |  |  |  |  |
|      |                                                          | When S                                                                               | P is set, the pa                | rity bit is alwa | ys transmitted  | as 1.           |               |                |  |  |  |  |
|      |                                                          |                                                                                      |                                 |                  |                 |                 |               |                |  |  |  |  |

### SFIFO4 (0x96) EUART4 FIFO Status/Control Register 00000000 R/W

|    | 7         | 6                   | 5                              | 4               | 3                | 2               | 1              | 0           |  |
|----|-----------|---------------------|--------------------------------|-----------------|------------------|-----------------|----------------|-------------|--|
| RD |           | RFL                 | 3-0]                           | 1               |                  | TFL             | [3-0]          | I           |  |
| WR |           | RFLT                | -                              |                 |                  |                 | [3-0]          |             |  |
|    | RFL[3-0]  | Current F<br>count. | Receive FIFO                   | level. This is  | read only and    | indicate the cu | Irrent receive | FIFO byte   |  |
|    | RFLT[3-0] | RFL[3-0]            | is greater that                |                 | s is write-only. | RDA interrupt   | will be genera | ited when   |  |
|    |           | RFLT[3-             | RFLT[3-0] Description          |                 |                  |                 |                |             |  |
|    |           | 0000                | RX FIFO                        |                 |                  |                 |                |             |  |
|    |           | 0001                | RX FIFO                        |                 |                  |                 |                |             |  |
|    |           | 0010                | 0010 RX FIFO trigger level = 2 |                 |                  |                 |                |             |  |
|    |           | 0011                | RX FIFO                        | trigger level = | 3                |                 |                |             |  |
|    |           | 1000 -<br>1111      | Reserved                       | 1               |                  |                 |                |             |  |
|    | TFL[3-0]  | Current 7<br>count. | ransmit FIFC                   | level. This is  | read only and    | indicate the c  | urrent transmi | t FIFO byte |  |
|    | TFLT[3-0] |                     | FIFO trigger                   |                 | s is write-only. | TRA interrupt   | will be genera | ated when   |  |
|    |           | TFLT[3-             | 0]                             |                 | Description      | า               |                |             |  |
|    |           | 0001                | TX FIFO                        | trigger level = | 1                |                 |                |             |  |
|    |           | 0010                | TX FIFO                        | trigger level = | 2                |                 |                |             |  |
|    |           | 0011                | 0011 TX FIFO trigger level = 3 |                 |                  |                 |                |             |  |
|    |           | 0100                | 0100 TX FIFO trigger level = 4 |                 |                  |                 |                |             |  |
|    |           | 0101 -<br>1111      | Reserved                       | 1               |                  |                 |                | ]           |  |

Receive and transmit FIFO can be reset by clear FIFO operation. This is done by setting EUARTEN=0. This also clears RFO, RFU and TFO interrupt flags without writing the interrupt register.



#### SBUF4 (0x97) EUART4 Data Buffer Register 0x00 R/W

|    | 7 | 6                             | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----|---|-------------------------------|---|---|---|---|---|---|--|
| RD |   | EUART4 Receive Data Register  |   |   |   |   |   |   |  |
| WR |   | EUART4 Transmit Data Register |   |   |   |   |   |   |  |

This register is the virtual data buffer register for both receive and transmit FIFO. When being read, it reads out the top byte of the RX FIFO; when being written, it writes into the top byte of the TX FIFO.

#### SINT4 (0x9A) EUART4 Interrupt Status/Enable Register 00000000 R/W

|    | 7                                                                                      | 6         | 5                                                                                                                                                                        | 4            | 3                                  | 2                 | 1                                      | 0            |  |  |  |  |
|----|----------------------------------------------------------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------------------------------------|-------------------|----------------------------------------|--------------|--|--|--|--|
| RD | INTEN                                                                                  | TRA       | RDA                                                                                                                                                                      | RFO          | RFU                                | TFO               | FERR                                   | TI           |  |  |  |  |
| ٧R | INTEN                                                                                  | TRAEN     | RDAEN                                                                                                                                                                    | RFOEN        | RFUEN                              | TFOEN             | FERREN                                 | TIEN         |  |  |  |  |
|    | INTEN                                                                                  | Interrupt | Enable bit. W                                                                                                                                                            | rite only    |                                    |                   |                                        |              |  |  |  |  |
|    |                                                                                        |           |                                                                                                                                                                          | •            | to disable inte                    | errupt. Default   | is 0.                                  |              |  |  |  |  |
|    | TRA/TRAEN                                                                              |           | FIFO is ready                                                                                                                                                            |              |                                    |                   |                                        | "            |  |  |  |  |
|    |                                                                                        |           | This bit is set when transmit FIFO has been emptied below FIFO threshold. Write "1" to enable interrupt. The flag is automatically cleared when the condition is absent. |              |                                    |                   |                                        |              |  |  |  |  |
|    | RDA/RDAEN                                                                              |           |                                                                                                                                                                          |              |                                    |                   |                                        |              |  |  |  |  |
|    | This bit is set by hardware when receive FIFO exceeds the FIFO threshold. Write "1" to |           |                                                                                                                                                                          |              |                                    |                   |                                        |              |  |  |  |  |
|    |                                                                                        |           |                                                                                                                                                                          |              |                                    |                   | idle duration lo                       |              |  |  |  |  |
|    |                                                                                        |           |                                                                                                                                                                          |              |                                    |                   | still remaining ι                      |              |  |  |  |  |
|    |                                                                                        |           | bytes in the F                                                                                                                                                           |              |                                    |                   |                                        |              |  |  |  |  |
|    |                                                                                        |           |                                                                                                                                                                          | en RFL < RFL | T and writing "(                   | )" on the bit (tl | he interrupts is                       | disabled     |  |  |  |  |
|    |                                                                                        | simultan  |                                                                                                                                                                          |              |                                    |                   |                                        |              |  |  |  |  |
|    | RFO/RFOEN                                                                              |           | FIFO Overflov                                                                                                                                                            |              |                                    |                   | uite "1" te enelel                     |              |  |  |  |  |
|    |                                                                                        |           |                                                                                                                                                                          |              |                                    |                   | rite "1" to enabl<br>errupt is disable |              |  |  |  |  |
|    |                                                                                        |           | eously), or by                                                                                                                                                           |              |                                    |                   |                                        | u            |  |  |  |  |
|    | RFU/RFUEN                                                                              |           | FIFO Underflo                                                                                                                                                            |              |                                    |                   |                                        |              |  |  |  |  |
|    |                                                                                        |           |                                                                                                                                                                          |              |                                    |                   | Write "1" to enal                      |              |  |  |  |  |
|    |                                                                                        |           |                                                                                                                                                                          |              |                                    | he bit (the inte  | errupt is disable                      | d            |  |  |  |  |
|    |                                                                                        |           | eously), or by                                                                                                                                                           |              |                                    |                   |                                        |              |  |  |  |  |
|    | TFO/TFOEN                                                                              |           | FIFO Overflo                                                                                                                                                             |              |                                    |                   | /                                      |              |  |  |  |  |
|    |                                                                                        |           |                                                                                                                                                                          |              |                                    |                   | /rite "1" to enab<br>errupt is disable |              |  |  |  |  |
|    |                                                                                        |           | eously), or by                                                                                                                                                           |              |                                    |                   | enupt is disable                       | u            |  |  |  |  |
|    | FERR/FERRE                                                                             |           | Error Enable b                                                                                                                                                           |              |                                    |                   |                                        |              |  |  |  |  |
|    |                                                                                        | 0         |                                                                                                                                                                          |              | ours as the byte                   | e is received.    | Write "1" to ena                       | able interru |  |  |  |  |
|    |                                                                                        |           |                                                                                                                                                                          |              |                                    |                   | iterrupt is disab                      |              |  |  |  |  |
|    |                                                                                        | simultan  | • /                                                                                                                                                                      |              |                                    |                   |                                        |              |  |  |  |  |
|    | TI/TIEN                                                                                |           | Message Cor                                                                                                                                                              | •            | •                                  |                   |                                        |              |  |  |  |  |
|    |                                                                                        |           |                                                                                                                                                                          |              |                                    |                   | and thus the T                         |              |  |  |  |  |
|    |                                                                                        |           |                                                                                                                                                                          |              | interrupt. The f<br>d simultaneous |                   | leared by softwa                       | are, writing |  |  |  |  |
|    |                                                                                        |           | ud Rate Regis                                                                                                                                                            | •            |                                    | му).              |                                        |              |  |  |  |  |

#### SBAUD4H (0xA0A3) EUART4 Baud Rate Register High byte (0x00) RW

|    | 7 | 6         | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----|---|-----------|---|---|---|---|---|---|--|
| RD |   | BR4[15-8] |   |   |   |   |   |   |  |
| WR |   | BR4[15-8] |   |   |   |   |   |   |  |

#### SBAUD4L (0xA0A4) EUART4 Baud Rate Register Low byte (0x00) RW

|    |   |                 |                |  | . , |             |  |  |  |
|----|---|-----------------|----------------|--|-----|-------------|--|--|--|
|    | 7 | 7 6 5 4 3 2 1 0 |                |  |     |             |  |  |  |
| RD |   | BR4[7-0]        |                |  |     |             |  |  |  |
| WR |   | BR4[7-0]        |                |  |     |             |  |  |  |
|    |   | The Peu         | d Data Satting |  |     | not ha 0 PU |  |  |  |

BR4[15-0]

The Baud Rate Setting of EUART4. BR4[15-0] can not be 0. BUAD RATE = SYSCLK/BR[15-0].



### 8. Serial Peripheral Interface (SPI)

The Serial Peripheral Interface (SPI) is an enhanced synchronous serial hardware which is compatible with Motorola's SPI specifications. The SPI Controller includes 4-bytes FIFO for both transmit and receive. SPI Interface uses Master-Out-Slave-In (MOSI), Master-In-Slave-Out (MISO), Serial Clock (SCK) and Slave Select (SSN) for interface. SSN is low active and only meaningful in slave mode.

### SPICR (0xA1) SPI Configuration Register R/W (0b001000xx)

|    | 7                                                                                                                                                                                                                              | 6                                                                                                                             | 5               | 4              | 3            | 2                | 1 | 0                               |  |  |  |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------|--------------|------------------|---|---------------------------------|--|--|--|
| RD | SPIE                                                                                                                                                                                                                           | SPEN                                                                                                                          | MSTR            | CPOL           | CPHA         | SCKE             | - | -                               |  |  |  |
| WR | SPIE                                                                                                                                                                                                                           | E SPEN MSTR CPOL CPHA SCKE                                                                                                    |                 |                |              |                  |   |                                 |  |  |  |
|    | SPIE                                                                                                                                                                                                                           | SPI inter                                                                                                                     | face Interrupt  | Enable bit.    |              |                  |   |                                 |  |  |  |
|    | SPEN SPI interface Enable bit.                                                                                                                                                                                                 |                                                                                                                               |                 |                |              |                  |   |                                 |  |  |  |
|    | MSTR                                                                                                                                                                                                                           | STR SPI Master/Slave Switch.(set as a master; clear as a slave)                                                               |                 |                |              |                  |   |                                 |  |  |  |
|    | CPOL                                                                                                                                                                                                                           | SPI interface Polarity bit: Set to configure the SCK to stay HIGH while the SPI interface is idling and clear to keep it LOW. |                 |                |              |                  |   |                                 |  |  |  |
|    | CPHA                                                                                                                                                                                                                           | to shift o                                                                                                                    | utput data at f | alling edge of | SCK. If CPOL | =1, set to shift |   | CK, and clear<br>t falling edge |  |  |  |
|    | of SCK and clear to shift output data at rising edge of SCK.<br>SCKE Clock Selection bit in Master Mode: Set to use rising edge of SCK to sample the input data.<br>Clear to use falling edge of SCK to sample the input data. |                                                                                                                               |                 |                |              |                  |   |                                 |  |  |  |
|    | In Slave mode, the sampling phase is determined by the combinations of CPOL and CPHA setting shown in the following table.                                                                                                     |                                                                                                                               |                 |                |              |                  |   |                                 |  |  |  |

| 0    |                                                    |                                                                     |
|------|----------------------------------------------------|---------------------------------------------------------------------|
| CPHA | (Slave mode) SCK edge used for sampling input data | Data shift out                                                      |
| 0    | Rising edge                                        | Falling edge                                                        |
| 1    | Falling edge                                       | Rising edge                                                         |
| 0    | Falling edge                                       | Rising edge                                                         |
| 1    | Rising edge                                        | Falling edge                                                        |
|      | CPHA<br>0<br>1<br>0<br>1                           | 0     Rising edge       1     Falling edge       0     Falling edge |

### SPIMR (0xA2) SPI Mode Control Register R/W (0x00)

|    | 7     | 6     | 5    | 4 | 3      | 2      | 1      | 0   |
|----|-------|-------|------|---|--------|--------|--------|-----|
| RD | ICNT1 | ICNT0 | FCLR | - | SPR[2] | SPR[1] | SPR[0] | DIR |
| WR | ICNT1 | ICNT0 | FCLR | - | SPR[2] | SPR[1] | SPR[0] | DIR |

| ICNT1, ICNT0 | FIFO Byte Count Threshold.                                                           |
|--------------|--------------------------------------------------------------------------------------|
|              | This sets the FIFO threshold for generating SPI interrupts.                          |
|              | 00 –the interrupt is generated after 1 byte is sent or received;                     |
|              | 01 –the interrupt is generated after 2 bytes are sent or received;                   |
|              | 10 –the interrupt is generated after 3 bytes are sent or received;                   |
|              | 11 –the interrupt is generated after 4 bytes are sent or received.                   |
| FCLR         | FIFO Clear/Reset                                                                     |
|              | Set to clear and reset transmit and receive FIFO                                     |
| SPR[2-0]     | SPI Clock Rate Setting. This is used to control the SCK clock rate of SPI interface. |
|              | 000 - SCK = SYSCLK/6;                                                                |
|              | 001 - SCK = SYSCLK/8;                                                                |
|              | 010 - SCK = SYSCLK/16;                                                               |
|              | 011 – SCK = SYSCLK/32;                                                               |
|              | 100 - SCK = SYSCLK/64;                                                               |
|              | 101 – SCK = SYSCLK/128;                                                              |
|              | 110 – SCK = SYSCLK/256;                                                              |
|              | 111 – SCK = SYSCLK/512.                                                              |
| DIR          | Transfer Format                                                                      |
|              | DIR=1 uses MSB-first format.                                                         |
|              | DIR=0 uses LSB-first format.                                                         |



### SPIST (0xA3) SPI Status Register R/W (0x00)

|       | 7                                                                                                                                             | 6                                                                                                                                                                                                   | 5                                                                                                                                                                                                | 4                | 3                                | 2                | 1             | 0     |  |  |  |  |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------------------|------------------|---------------|-------|--|--|--|--|
| RD    | SSPIF                                                                                                                                         | ROVR                                                                                                                                                                                                | TOVR                                                                                                                                                                                             | TUDR             | RFULL                            | REMPT            | TFULL         | TEMPT |  |  |  |  |
| WR    | SSPIF                                                                                                                                         | -                                                                                                                                                                                                   | -                                                                                                                                                                                                | -                |                                  |                  |               |       |  |  |  |  |
|       | SSPIF SPI Interrupt Flag bit. Set by hardware to indicate the completion of data transfer. Clear by assigning this bit to 0 or disabling SPI. |                                                                                                                                                                                                     |                                                                                                                                                                                                  |                  |                                  |                  |               |       |  |  |  |  |
|       | ROVR                                                                                                                                          | VR Receive FIFO-overrun Error Flag bit. When Receiver FIFO Full Status occurs and SPI receives new data, ROVR is set and generates an interrupt. Clear by assigning this bit to 0 or disabling SPI. |                                                                                                                                                                                                  |                  |                                  |                  |               |       |  |  |  |  |
|       | TOVR                                                                                                                                          | data is w                                                                                                                                                                                           | Transmit FIFO-overrun Error Flag bit. When Transfers FIFO Full Status occurs and new data is written, TOVR is set and generates an interrupt. Clear by assigning this bit to 0 or disabling SPI. |                  |                                  |                  |               |       |  |  |  |  |
|       | TUDR                                                                                                                                          |                                                                                                                                                                                                     | sion occur, TO                                                                                                                                                                                   |                  | /hen Transfers<br>I generates an |                  |               |       |  |  |  |  |
|       | RFULL                                                                                                                                         | Receive                                                                                                                                                                                             | FIFO Full Sta                                                                                                                                                                                    | tus bit . Set wl | nen receiver F                   | IFO is full. Rea | ad only.      |       |  |  |  |  |
|       | REMPT                                                                                                                                         |                                                                                                                                                                                                     |                                                                                                                                                                                                  |                  | when receive                     | •                |               |       |  |  |  |  |
|       | TFULL                                                                                                                                         |                                                                                                                                                                                                     |                                                                                                                                                                                                  |                  | t when transfe                   |                  | •             |       |  |  |  |  |
|       | TEMPT                                                                                                                                         | Transmi                                                                                                                                                                                             | tter FIF0 Emp                                                                                                                                                                                    | y Status bit . S | Set when trans                   | fer FIFO is en   | npty. Read on | ly.   |  |  |  |  |
| SPIDA | TA (0xA4) SE                                                                                                                                  | PI Data Regist                                                                                                                                                                                      | er B/W (0xXX                                                                                                                                                                                     | 3                |                                  |                  |               |       |  |  |  |  |

### SPIDATA (0xA4) SPI Data Register R/W (0xXX)

|    | 7                         | 6                          | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----|---------------------------|----------------------------|---|---|---|---|---|---|--|
| RD | SPI Receive Data Register |                            |   |   |   |   |   |   |  |
| WR |                           | SPI Transmit Data Register |   |   |   |   |   |   |  |

### 8.1 SPI Master Timing Illustration

### 8.1.1 <u>CPOL=0 CPHA=0</u>

#### SPI MODE TIMING, MASTER MODE



SPI MODE TIMING, MASTER MODE SPEN SCK(CPOL=0, CPHA=1) MOSI bit7 bit6 bit5 bit4 bit3 bit2 bit1 bit0 MISO (SCKE=1) bit7 bit0 MISO (SCKE=0) bit7 bit0 SSPIF



### 8.1.3 <u>CPOL=1 CPHA=0</u>



### 8.1.4 <u>CPOL=1 CPHA=1</u>



### 8.2 SPI Slave Timing Illustration

### 8.2.1 <u>CPOL=0 CPHA=0</u>





#### 8.2.2 <u>CPOL=0 CPHA=1</u>





### 8.2.3 <u>CPOL=1 CPHA=0</u>

SPI MODE TIMING (SLAVE MODE)





### 8.2.4 <u>CPOL=1 CPHA=1</u>

#### SPI MODE TIMING (SLAVE MODE)





### 9. Programmable Counter Array (PCA) and Compare/Capture/PWM (CCP)

The PCA provides enhanced timing functions with less CPU intervention than the standard 8051 timers T0, T1, and T2. The PCA is partitioned in three parts. The main PCA Counter consists of CH and CL. There are 6 channels of Compare/Capture/PWM modules.



The MAIN COUNTER (CH and CL) is configured and controlled by two registers, CMOD and PCACON. The counter value is accessed by CH and CL registers .The counter can be configured as either FREE-RUN or AUTO-RELOADED mode. The counter values of CH and CL can be captured in CHSR and CLSR triggered by software or hardware. There is also a counter compare register CHIR and CHLR. An interrupt can be enabled at CH:CL == CHIR:CLIR. This allows the PCA to easily synchronize with the software control. CHIR and CLIR are double-buffered.

### PCAPCS (0xA0A5) PCA Counter Clock Scaling Register R/W (0x00)

|    | 7 | 6           | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----|---|-------------|---|---|---|---|---|---|--|--|
| RD |   | PCACPS[7-0] |   |   |   |   |   |   |  |  |
| WR |   | PCACPS[7-0] |   |   |   |   |   |   |  |  |

PCACPS sets the clock input to the PCA at SYSCLK/(PCACS[7-0]+1).

### PCAMOD (0xD1) PCA Mode Control Register R/W (0x00)

|    | 、 <i>,</i> |                                                                                                                               | •                | · · ·            | -               | -              |                 |              |  |  |  |
|----|------------|-------------------------------------------------------------------------------------------------------------------------------|------------------|------------------|-----------------|----------------|-----------------|--------------|--|--|--|
|    | 7          | 6                                                                                                                             | 5                | 4                | 3               | 2              | 1               | 0            |  |  |  |
| RD | CIDL       | RLDEN                                                                                                                         | COUNT8           | OVF8EN           | PCAEN           | ECF            | CIFEN           | CMPTRIG      |  |  |  |
| WR | CIDL       | RLDEN                                                                                                                         | COUNT8           | OVF8EN           | PCAEN           | ECF            | CIFEN           | CMPTRIG      |  |  |  |
|    | CIDL       |                                                                                                                               | ontrol bit in ID |                  |                 |                |                 |              |  |  |  |
|    |            |                                                                                                                               | -                | •                | oled in IDLE m  |                |                 |              |  |  |  |
|    |            | When CIDL=0, normal counting of PCA in IDLE mode persists. PCAEN needs to be 1 for                                            |                  |                  |                 |                |                 |              |  |  |  |
|    |            |                                                                                                                               |                  |                  |                 |                |                 |              |  |  |  |
|    | RLDEN:     | AUTO-RELOAD Mode Enable bit                                                                                                   |                  |                  |                 |                |                 |              |  |  |  |
|    |            | Set RLDEN=1to enable AUTO-RELOAD mode. At overflow, the main counter is reloaded                                              |                  |                  |                 |                |                 |              |  |  |  |
|    |            | with CHRL and CHRH in 16-bit mode or CHRL in 8-bit mode.                                                                      |                  |                  |                 |                |                 |              |  |  |  |
|    |            | When RLDEN=0: FREE-RUN mode.                                                                                                  |                  |                  |                 |                |                 |              |  |  |  |
|    | COUNT8     | F8 8-Bit or 16-Bit Counter Mode Select bit<br>When COUNT8=1 the PCA is configured as an 8-Bit counter. In 8-bit counter mode, |                  |                  |                 |                |                 |              |  |  |  |
|    |            |                                                                                                                               | must be set a    | -                | ireu as an o-b  | at counter. In | o-bit counter i | node,        |  |  |  |
|    |            |                                                                                                                               |                  |                  | a16-Bit count   | tor            |                 |              |  |  |  |
|    | OVF8EN     |                                                                                                                               | flow Enable b    | -                |                 |                |                 |              |  |  |  |
|    | 0110211    |                                                                                                                               |                  | -                | condition occu  | urs at 0xXXFF  | to 0xXX00       | n other      |  |  |  |
|    |            |                                                                                                                               |                  |                  | g) is set every |                |                 |              |  |  |  |
|    |            |                                                                                                                               | the 16-bit cou   |                  | , ,             |                |                 |              |  |  |  |
|    |            | When OV                                                                                                                       | F8EN=0 the F     | CA overflow      | condition occu  | irs at 0xFFFF  | to 0X0000. T    | his does not |  |  |  |
|    |            | work in 16                                                                                                                    | bit counter n    | node.            |                 |                |                 |              |  |  |  |
|    | PCAEN      |                                                                                                                               | ter Enable bit   |                  |                 |                |                 |              |  |  |  |
|    |            |                                                                                                                               |                  | e the PCA cou    |                 |                |                 |              |  |  |  |
|    |            |                                                                                                                               |                  |                  | d also clears t | he counter va  | lue. When PC    | CAEN=0, all  |  |  |  |
|    |            |                                                                                                                               |                  | with reload va   | lues.           |                |                 |              |  |  |  |
|    | ECF        |                                                                                                                               | verflow Interr   |                  |                 | . 1. 11        |                 |              |  |  |  |
|    |            |                                                                                                                               |                  |                  | nterrupt is ena | abled.         |                 |              |  |  |  |
|    |            |                                                                                                                               |                  | low interrupt is | s disabled.     |                |                 |              |  |  |  |
|    | CIFEN      |                                                                                                                               | npare Interru    |                  |                 | unt.           |                 |              |  |  |  |
|    |            | Set IFEN:                                                                                                                     | i to enable C    | HIK:ULIK ==      | CH:CL interru   | ipi            |                 |              |  |  |  |



CMPTRIG

Set IFEN=0 to disable this interrupt Comparator Trigger Enable

CMPTRIG=1 enables the snapshot of PCA count value into CHSR by analog comparator interrupt.

CMPTRIG=0 disables the triggering.

### PCACON (0xE1) PCA Configuration Register R/W (0x00)

|    | 7  | 6   | 5    | 4    | 3    | 2    | 1    | 0    |
|----|----|-----|------|------|------|------|------|------|
| RD | CF | CIF | CCF5 | CCF4 | CCF3 | CCF2 | CCF1 | CCF0 |
| WR | CF | CIF | CCF5 | CCF4 | CCF3 | CCF2 | CCF1 | CCF0 |

CF Counter Overflow Flag bit

CF is set to 1 by hardware when overflow condition occurs. The overflow condition occurs at either of 0xFFFF to 0x0000 (OVF8EN=0) or 0xXXFF to 0xXX00 (OVF8EN=1). This bit must be cleared by software.

CIF Count Compare Flag bit CIF is set by hardware when CH CL ==

CIF is set by hardware when CH:CL == CHIR:CLIR. This bit must be cleared by software. CCF5 - CCF0 Module Interrupt Flag 5-0 This is set by hardware as its corresponding module generates an interrupt. These bits

This is set by hardware as its corresponding module generates an interrupt. These bits must be cleared by software.

### CH (0xE9) PCA Main Counter High Byte R/W (0x00)

|    | 7 | 6       | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----|---|---------|---|---|---|---|---|---|--|--|--|
| RD |   | CH[7-0] |   |   |   |   |   |   |  |  |  |
| WR |   | -       |   |   |   |   |   |   |  |  |  |

CH holds the upper 8-bit of the main counter value.

### CL (0xD9) PCA Main Counter Low Byte R/W (0x00)

| <u> </u> |         |   |   |   |   |   |   |   |  |
|----------|---------|---|---|---|---|---|---|---|--|
|          | 7       | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
| RD       | CL[7-0] |   |   |   |   |   |   |   |  |
| WR       | -       |   |   |   |   |   |   |   |  |

CL holds the lower 8-bit of the main counter value. Reading CL triggers a snapshot action to copy CH:CL to CHSR:CLSR.

#### CHRLD (0xA0A7) PCA Counter CH Reload Value Register R/W (0x00)

|    | 7 | 6          | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----|---|------------|---|---|---|---|---|---|--|--|
| RD |   | CHRLD[7-0] |   |   |   |   |   |   |  |  |
| WR |   | CHRLD[7-0] |   |   |   |   |   |   |  |  |

This register holds the reload value for CH in AUTO-RELOAD mode.

#### CLRLD (0xA0A6) PCA Counter CL Reload Value Register R/W (0x00)

|    | 7 | 6          | 5 | 4    | 3      | 2 | 1 | 0 |  |  |  |
|----|---|------------|---|------|--------|---|---|---|--|--|--|
| RD |   | CLRLD[7-0] |   |      |        |   |   |   |  |  |  |
| WR |   |            |   | CLRL | D[7-0] |   |   |   |  |  |  |

This register holds the reload value for CL in AUTO-RELOAD mode.

### CHSR (0xF3) PCA Snapshot Register of CH RW (0x00)

|    | 7 | 6         | 5 | 4         | 3 | 2 | 1 | 0 |  |  |  |  |
|----|---|-----------|---|-----------|---|---|---|---|--|--|--|--|
| RD |   | CHSR[7-0] |   |           |   |   |   |   |  |  |  |  |
| WR |   |           |   | CHIR[7-0] |   |   |   |   |  |  |  |  |

CHSR[7-0] CHIR[7-0] CH Snapshot Register. It is read-only.

CH Counter Compare Interrupt . The compare value is double- buffered.



### CLSR (0xF2) PCA Snapshot Register of CL RO (0x00)

|    | 7 | 6         | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |  |  |  |  |  |  |
|----|---|-----------|---|---|---|---|---|---|--|--|--|--|--|--|--|--|--|
| RD |   | CLSR[7-0] |   |   |   |   |   |   |  |  |  |  |  |  |  |  |  |
| WR |   | CLIR[7-0] |   |   |   |   |   |   |  |  |  |  |  |  |  |  |  |
|    |   |           |   |   |   |   |   |   |  |  |  |  |  |  |  |  |  |

CLSR[7-0] CL Snapshot Register. It is read-only.

CLIR[7-0] CL Counter Compare Interrupt The compare value is double-buffered.

The Compare/Capture modules receive the 16-bit count value from the main counter as the time base. Each module is configured by its mode register CCAPMn and contains two 8-bit registers used for comparing value holder or capturing value in storage. There are several basic modes of operation for CCP modules and each CCP module can be configured in the same or different modes.

#### CCAPMn CCP Module Configuration Register (0xB2, 0xB3, 0xB4, 0xB5, 0xB6, 0xB7) R/W (0x00)

|                                                                                                 | 7       | 6           | 5                             | 4                               | 3                                                  | 2              | 1              | 0              |  |
|-------------------------------------------------------------------------------------------------|---------|-------------|-------------------------------|---------------------------------|----------------------------------------------------|----------------|----------------|----------------|--|
| RD                                                                                              | OF      | ECOM        | CAPP                          | CAPN                            |                                                    |                |                |                |  |
| WR                                                                                              | OF      | ECOM        | CAPP                          | CAPN                            | MAT                                                | TOG            | PWM            | ECCF           |  |
| (                                                                                               | OF, TOG | output flag | g status on pir               | n ČEX when ti                   | mer/Comparat<br>mer is up or co<br>the interrupt g | omparison ma   |                |                |  |
|                                                                                                 |         | OF          | TOG                           |                                 |                                                    | CEX            |                |                |  |
|                                                                                                 |         | 0           | 0                             | CEX is u                        | unchanged.                                         |                |                |                |  |
| 0 1 CEX toggles.                                                                                |         |             |                               |                                 |                                                    |                |                |                |  |
|                                                                                                 |         | 1           | 0                             | CEX cha                         | CEX change to low (or remains low).                |                |                |                |  |
|                                                                                                 |         | 1           | 1                             | CEX cha                         | ange to high (c                                    | or remains hig | h).            |                |  |
|                                                                                                 |         |             |                               | nfigured as PV<br>ss of PWM val | VM mode, OF<br>ue.                                 | is ignored. Se | et TOG=1 to e  | nable CEX      |  |
| ECOM Comparator Enable bit. Set to enable comparator function. Clear to disable the comparator. |         |             |                               |                                 |                                                    |                |                |                |  |
| (                                                                                               | CAPP    |             | dge Capture I<br>dge capture. | bit. Set to use                 | a positive edg                                     | e as the capt  | ure edge. Clea | ar to disable  |  |
| (                                                                                               | CAPN    | Negative I  | Edge Capture                  | bit. Set to use                 | e a negative e                                     | dge as the ca  | pture edge. Cl | ear to disable |  |

| MAT  | negative edge capture<br>Match Control bit. When MAT = 1, a match of CH/CL with CCAPH/CCAPL causes CCF to<br>be set and generates an interrupt. It also enables a compare edge interrupt in WPWM |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PWM  | mode.<br>Pulse Width Modulation bit. Set to enable PWM function. CEX is the PWM output.                                                                                                          |
| ECCF | Enable Capture/Compare/PWM Interrupt bit. Set to enable the CCP module n in = number                                                                                                             |

### of the designated module; there are 6 modules in this case) to generate the interrupt. CCAPnL CCP Compare Value Low Register (0xD2, 0xD4, 0xD6, 0xE2, 0xE4, 0xE6) B/W (0x00)

|    |               |  | Thegister (02 | $DL, OLD_{T}, OL_{T}$ |         |  | (0,00) |  |  |  |
|----|---------------|--|---------------|-----------------------|---------|--|--------|--|--|--|
|    | 7 6 5 4 3 2 1 |  |               |                       |         |  |        |  |  |  |
| RD | CCAPnL[7-0]   |  |               |                       |         |  |        |  |  |  |
| WR |               |  |               | CCAP                  | nL[7-0] |  |        |  |  |  |

CCAPnL register holds the compare value or capture value. It is used as PWM value register.

#### CCAPnH CCP Compare Value High Register (0xD3, 0xD5, 0xD7, 0xE3, 0xE5, 0xE7) R/W (0x00)

|    | 7 | 6           | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----|---|-------------|---|---|---|---|---|---|--|--|--|
| RD |   | CCAPnH[7-0] |   |   |   |   |   |   |  |  |  |
| WR |   | CCAPnH[7-0] |   |   |   |   |   |   |  |  |  |

CCAPnH register holds the compare value or capture value. It is used as PWM value register.



### 9.1 <u>16-Bit Capture Mode</u>

The capture mode is used to measure the elapse time of an external event between the edges of the enabled external signal when either CAPP or CAPN is set. The external CEX is sampled for transition. When a valid capture edge occurs in CEX, the current CH/CL count value is loaded into CCAPnH and CCAPnL registers. At the same time CCFn in PCACON register is set, and interrupt is generated if enabled. The block diagram of the configuration is shown below:



### 9.2 <u>16-Bit COMPARE TIMERMODE</u>

The COMPARE TIMER mode can be used as a software timer or to generate a PWM output. This mode is enabled when ECOM is set and CAPP CAPN are set to low. To allow the compare result to be used, MAT/ECCF also needs to be set. The CCAPnH and CCAPnL hold the 16-bit Timer value and are compared against the incrementing value CH and CL from the main counter. The compare value is double-buffered and is updated when the main counter overflows. This prevents any unexpected comparator output during updating a new value to CCAPnH and CCAPnL. When a match occurs, CCF is set and an interrupt is generated. The block diagram of this mode is shown as following.



The match result can also be used to generate CEX output change. Depending on the CCAPM's OF and TOG setting, CEX output is changed at the compare-match instant. However, the triggering of the change of CEX does not require MAT qualifier. Using CEX, waveform of precision duty cycle waveform or frequency modulation can be generated. The effect of OF/TOG on CEX is described in CCAPM register. To avoid unwanted glitches or a match condition when updating the CCAPnH and CCAPnL registers, when ECOM is set and the writing to CCAPnL causes ECOM to clear. Writing to CCAPnH sets ECOM to start the comparator. Therefore user program should update CCAPnL first and then CCAPnH. Of course, ECOM bit can be controlled directly through CCAPMn register.

### 9.3 8-Bit PulseWidth Modulator Mode

This mode is used to generate 8-bit precision PWM output on CEX. The time base of the PWM is provided by CL of the main counter. CCAPnL is used for compare value. When  $CL \leq CCAPnL$ , the output is 0 and when CL > CCAPnL, the output is 1. The compare value is double-buffered and is updated when CL overflows from FF to 00. The PWM mode is enabled when ECOM and PWM bits are both set, and CAPP, CAPN are both low. Note that under the above compare method, the maximum CEX duty cycle is 255/256. If TOG is set to 1 in this mode, CEX is forced high to provide 256/256 with full high duty cycle. If ECCF bit is set, then when CCAPnL=CL (i.e. the output change), CCF is also set to 1 by hardware and triggers a PCA interrupt. The following block diagram shows the PWM mode operation.





### 9.4 <u>16-Bit Pulse Width Modulator Mode</u>

This mode is similar to the 8-bit PWM mode except it uses the 16-bit CH:CL count value for the time base of the PWM. The compare value is composed of CCAPnH:CCAPnL and is double-buffered. When CH:CL  $\leq$  CCAPnHL:CCAPnL, the output is 0; when CH:CL > CCAPnHL:CCAPnL, the output is 1. The output can be forced to 1 by setting TOG=1. The PWM mode is enabled when both ECOM and PWM bits and CAPP are set while CAPN is low. An interrupt is enabled by ECCF and triggered when CH:CL==CCAPnH:CCAnL.



### 9.5 8-BITWindowedPulse Width Modulator (WPWM) Mode

This mode is used to generate 8-bit PWM output on CEX. The difference from regular PWM mode is that the CEX becomes high during a window of CL count. CEX becomes high when CL is greater than CCAPnL, CEX is reset to low when CL is greater than CCAPnH. The compare values are double-buffered. Therefore the value in CCAPnH must be larger than CCAPnL to prevent abnormal operations. The output of CEX can be inverted by setting TOG to 1.An interrupt can be enabled by ECCF, if MAT=0, then CL=CCAPnL generates an interrupt. Setting MAT to 1 and CL=CCAPnH also generates an interrupt.



### 9.6 CCP Function Summary

|                     | CCP Func                                                     | tion                                                      | ECOM | CAPP | CAPN | PWM | OF | TOG |
|---------------------|--------------------------------------------------------------|-----------------------------------------------------------|------|------|------|-----|----|-----|
|                     | NO OPERATION                                                 | I (Note 1)                                                | 0    | 0    | 0    | 0   | Х  | Х   |
|                     | Triggered by p                                               | ositive edge of CEX                                       |      | 0    | 1    |     |    |     |
| 16-bit<br>Capture   | Triggered by n                                               | egative edge of CEX                                       | Х    | 1    | 0    | 0   | Х  | Х   |
| Oapture             | Triggered by                                                 | both edges of CEX                                         |      | 1    | 1    | -   |    |     |
|                     |                                                              | CEX is unchanged                                          |      |      |      |     | 0  | 0   |
| 16-bit              | CH:CL                                                        | CEX toggles                                               | ] .  | 0    | 0    | 0   | 0  | 1   |
| Compare<br>(Note 2) | ==<br>CCAPnH:CCAPnL                                          | CEX = 0 (or stay 0)                                       |      | 0    | 0    | 0   | 1  | 0   |
| (                   |                                                              | CEX = 1 (or stay 1)                                       |      |      |      |     | 1  | 1   |
| 8-bit               |                                                              | en CL <= CCAPnL<br>en CL > CCAPnL                         | 1    | 0    | 0    | 1   | Х  | 0   |
| PWM                 | C                                                            | EX = 1                                                    |      |      |      |     |    | 1   |
| 16-bit              |                                                              | = <ccapnh:ccapnl<br>L&gt;CCAPnH:CCAPnL</ccapnh:ccapnl<br> | 1    | 1    | 0    | 1   | х  | 0   |
| PWM                 | (                                                            | CEX=1                                                     |      |      |      |     |    | 1   |
| 8-bit               | CEX=1<br>CEX = 0 when CL> CCAPnH<br>CEX = 1 when CL > CCAPnL |                                                           | -    | -    | 4    | -   | х  | 0   |
| WPWM                |                                                              | en CL > CCAPnH<br>en CL > CCAPnL                          |      | I    | Ι    | I   | ~  | 1   |

#### Note:

1. ECOM cannot be set to 1 by hardware (when writing to CCAPnH) if all bits (OF, ECOM, CAPP, CAPN, MAT, TOG, PWM) in CCAPM are set to 0 (NO OPERATION mode).

2. In 16-bit compare mode, ECOM can be set to 1 by hardware (when writing to CCAnPH) or software, and can be cleared to 0 by hardware (when writing to CCAnPL) or software. When ECOM is cleared to 0 in this mode, the CCP function enters NO OPERATION mode. The compare value is CCAPnH:CCAPnL and is double-buffered.





### 10. <u>PWM0/PWM1 Controller</u>

PWM0/1 controller provides an 8-bit programmable duty cycle output. The counting clock of PWM0/1 is programmable and the base frequency of the PWM0/1 is just the counting clock divided by 256. The duty cycle setting is always double buffered. PWM0 output is connected through P65, P61 or P46.PWM1 output is connected through P64, P62, P47 or P21.

### PWM0CFG (0xA088) PWM0 Clock Scaling Setting Register R/W (0x00)

|    | 7             | 6             | 5             | 4                           | 3              | 2       | 1 | 0 |  |  |  |
|----|---------------|---------------|---------------|-----------------------------|----------------|---------|---|---|--|--|--|
| RD |               | CS[7-5]       |               | CS[4-0]                     |                |         |   |   |  |  |  |
| WR |               | CS[7-5]       |               |                             |                | CS[4-0] |   |   |  |  |  |
|    | CS[7-5]       | Clock Pre     | -Divider Sett | ing                         |                |         |   |   |  |  |  |
|    |               | CS[7-5] =     | 000           | Disable PWM0                | ) and Output = | = 0     |   |   |  |  |  |
|    | CS[7-5] = 001 |               |               | /4                          |                |         |   |   |  |  |  |
|    |               | CS[7-5] = 010 |               |                             | /8             |         |   |   |  |  |  |
|    |               | CS[7-5] =     | 011           | /16                         |                |         |   |   |  |  |  |
|    |               | CS[7-5] =     | 100           | /32                         |                |         |   |   |  |  |  |
|    |               | CS[7-5] =     | 101           | /64                         |                |         |   |   |  |  |  |
|    |               | CS[7-5] = 110 |               |                             | /128           |         |   |   |  |  |  |
|    | CS[7-5] = 111 |               |               | Disable PWM0 and Output = 1 |                |         |   |   |  |  |  |
|    |               |               |               | Range from 0 to 31.         |                |         |   |   |  |  |  |

The counting clock is SYSCLK/CS[7-5]/(CS[4-0]+1). Assuming SYSCLK is 16MHz, and we want the PWM base frequency of 120Hz. First we get 16MHz/120Hz/256 = 520.8. 520.8 needs to be separated as two multiplicands of CS[7-5] and CS[4-0]. Then by trial and error we can select CS[7-5] = 100, and CS[4-0] = 15. This gives 16MHz/256/32/16 = 122Hz.

### PWM0DTY (0xA089) PWM0 Duty Register R/W (0x00)

|    | 7 | 6            | 5 | 4     | 3        | 2 | 1 | 0 |  |  |
|----|---|--------------|---|-------|----------|---|---|---|--|--|
| RD |   | PWM0DTY[7-0] |   |       |          |   |   |   |  |  |
| WR |   |              |   | PWM0E | )TY[7-0] |   |   |   |  |  |

PWM0DTY registers define the PWM0 duty cycle. The maximum duty cycle is 255/256. PWM0DTY is always double buffered and is loaded to duty cycle comparator when the current counting cycle is completed.

#### PWM1CFG (0xA08A) PWM1 Clock Scaling Setting Register R/W (0x00)

| -  | · ·     |         | - |                                                                       | · ·          |         |   |   |
|----|---------|---------|---|-----------------------------------------------------------------------|--------------|---------|---|---|
|    | 7       | 6       | 5 | 4                                                                     | 3            | 2       | 1 | 0 |
| RD |         | CS[7-5] |   |                                                                       |              | CS[4-0] |   |   |
| WR |         | CS[7-5] |   |                                                                       |              | CS[4-0] |   |   |
|    | CS[7-5] |         |   | Disable PWM1<br>/4<br>/8<br>/16<br>/32<br>/64<br>/128<br>Disable PWM1 | and Output = |         |   |   |

### PWM1DTY (0xA08B) PWM1 Duty Register R/W (0x00)

|    | 7 | 6            | 5 | 4     | 3        | 2 | 1 | 0 |  |  |
|----|---|--------------|---|-------|----------|---|---|---|--|--|
| RD |   | PWM1DTY[7-0] |   |       |          |   |   |   |  |  |
| WR |   |              |   | PWM1D | )TY[7-0] |   |   |   |  |  |

PWM1DTY registers define the PWM1 duty cycle. The maximum duty cycle is 255/256. PWM1DTY is always double buffered and is loaded to duty cycle comparator when the current counting cycle is completed.



|    | 7                | 6                   | 5                                                     | 4 | 3               | 2                                    | 1 | 0 |
|----|------------------|---------------------|-------------------------------------------------------|---|-----------------|--------------------------------------|---|---|
| RD | PWM0FG           | PWM1FG              | -                                                     | - | <b>PWM0INTE</b> | PWM1INTE                             | - | - |
| WR | PWM0FG           | PWM1FG              | -                                                     | - | PWM0INTE        | PWM1INTE                             | - | - |
|    | PWM0FG<br>PWM1FG | PWM0DT<br>PWM1 Inte | is set by harc<br>Y.<br>errupt Flag<br>is set by harc |   |                 | t the time the F<br>t the time the F |   |   |



### 11. <u>Buzzer controller</u>

This buzzer controller is a simple sound generator. The waveform generated is shown in the following. BZPRD is determined from the buzzer frequency BZFRQ. The basic element of the waveform is a FRAME where each FRAME is a combination of a number of pulses defined by FMPCNT and a number of pulse duration of silence defined by FMSCNT. This combination allows simple two-tone generations, one defined by BZFRQ, and one subharmonic defined by BZFRQ/(FMPCNT+FMSCNT). The SESSION defines the number of FRAMES, which essentially determines the duration of the sound. The output can be configured as software start, which triggers a session output when START is set, or as continuous if CONT is set. In either configuration, session end interrupt can be enabled to inform software for intervention.



### BZFRQ (0xA128) Buzzer frequency controlled R/W (0x10)

|    | 7          | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------------|---|---|---|---|---|---|---|
| RD | BZFRQ[7:0] |   |   |   |   |   |   |   |
| WR | BZFRQ[7:0] |   |   |   |   |   |   |   |

BZFRQ[7-0] Buzzer Frequency Setting

The buzzer frequency is defined by BZCLK/(BZFRQ[8-0]+1)/2, BZFRQ[8] is located at BZCFG[4].

### BZFMCFG (0xA129) Buzzer Frame Configuration Register R/W (0xF0)

|    | · /         |           | U U           | 0  | · /         |   |   |   |  |
|----|-------------|-----------|---------------|----|-------------|---|---|---|--|
|    | 7           | 6         | 5             | 4  | 3           | 2 | 1 | 0 |  |
| RD |             | FMPCI     | NT[3-0]       |    | FMSCNT[3-0] |   |   |   |  |
| WR |             | FMPCI     | NT[3-0]       |    | FMSCNT[3-0] |   |   |   |  |
|    | FMPCNT[3-0] | Pulse Cou | unt for Frame | On |             |   |   |   |  |

This number of pulse during Frame on duration is FMPCNT[3-0]

 FMSCNT[3-0]
 Pulse Count for Frame Silence

This number of pulse during Frame silence duration is FMPCNT[3-0]

FMPCNT[3-0] + FMSCNT[3-0] should be greater than 1 for normal operations.

### BZSNFMCT (0xA12A) Buzzer Session Frame Count Register R/W (0x80)

|    | 7             | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|---------------|---|---|---|---|---|---|---|
| RD | BZSNFMCT[7-0] |   |   |   |   |   |   |   |
| WR | BZSNFMCT[7-0] |   |   |   |   |   |   |   |

BZSNFMCT[7-0] Frame Repeat Number of a Session

BZSNFMCT[7-0] defines the number of frame in a session.

#### BZCFG (0xA12B) Buzzer Configure Register R/W (0x00)

|    | 7    | 6      | 5      | 4        | 3     | 2    | 1      | 0      |
|----|------|--------|--------|----------|-------|------|--------|--------|
| RD | BZEN | SNENDE | BZCSEL | BZFRQ[8] | BZPOL | CONT | SSINTF | BUZY   |
| WR | BZEN | STENDE | BZCSEL | BZFRQ[8] | BZPOL | CONT | SSINTF | SSTART |



|              | A Division of 1551                                                                           |
|--------------|----------------------------------------------------------------------------------------------|
| BZEN         | Buzzer Control Enable                                                                        |
|              | BZEN=1 enables the buzzer controller                                                         |
|              | BZEN=0 disables the buzzer controller                                                        |
| SSENDE       | Session End Interrupt Enable                                                                 |
|              | STENDE=1 enables the session end interrupt. The interrupt is triggered for both continuous   |
|              | and session start modes.                                                                     |
|              | STENDE=0 disables the session end interrupt.                                                 |
| BZCSEL       | Buzzer Clock Select                                                                          |
|              | 0 = RTC                                                                                      |
|              | 1 = SIOSC                                                                                    |
| BZPOL        | BZOUT Polarity Setting                                                                       |
|              | BZPOL=1, BZOUT is inverted                                                                   |
|              | BZPOL=0, normal polarity                                                                     |
| CONT         | Continuous Mode                                                                              |
|              | CONT=1 enables the buzzer output continuously according session format.                      |
|              | CONT=0 disables the buzzer continuous mode and output one session by issuing a START.        |
| SSTRAT       | Session Start Command                                                                        |
|              | START=1 initiate a session output on the buzzer                                              |
|              | START is self-cleared when the session is completed                                          |
| SSINTF       | Session End Interrupt Flag                                                                   |
|              | SNINTF is set by hardware at the end of session if SSENDE=1. This also triggers an           |
| <b>DUO</b> V | interrupt. SSINTF must be cleared by software.                                               |
| BUSY         | Busy Status                                                                                  |
|              | BUSY is set to 1 by hardware when the output is active. BUSY=0 indicates the output is idle. |
|              | iue.                                                                                         |

### BZSNMUTE (0xA12C) Buzzer Session MUTE Frame Register R/W (0xff)

|    | 7              | 6             | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----|----------------|---------------|---|---|---|---|---|---|--|--|
| RD |                | BZSNMUTE[7-0] |   |   |   |   |   |   |  |  |
| WR | BZSNMUTE [7-0] |               |   |   |   |   |   |   |  |  |

BZSNMUTE [7-0] start mute Frame number of a Session

Mute buzzer when frame count greater than BZSNMUTE in a session.

# LUMISSIL MICROSYSTEMS

## IS31CS5523

### 12. <u>LCD/LED controller</u>

The LCD/LED Controller supports up to maximum 240 dots with 8 COM and 28 SEG. Driving duty cycle methods include static, ½, 1/3, ¼, 1/5, 1/6, 1/7, 1/8, and programmable ½, ⅓ and ¼ bias with 12-level brightness control. The clock sources of LCD/LED controller can be selected either from RTC or from SIOSC, and support display frame rate down to 1Hz. When configured in LED mode, it supports either direct-driving or external-driving modes. In LCD mode, the LCD controller can be left running during STOP or SLEEP mode. The current consumption of LCD controller is about 10uA.

### LCDCSL (A120h) LCD Controller Pixel Clock Divider Low Register R/W (0x00)

|    | 7        | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----------|---|---|---|---|---|---|---|
| RD | CSL[7-0] |   |   |   |   |   |   |   |
| WR | CSL[7-0] |   |   |   |   |   |   |   |

### LCDCSH (A121h) LCD Controller Pixel Clock Divider High Register R/W (0x00)

|   |    | 7       | 6         | 5 | 4         | 3         | 2         | 1 | 0 |  |  |
|---|----|---------|-----------|---|-----------|-----------|-----------|---|---|--|--|
|   | RD | LCDCSEL | MODE[1:0] |   | LCDBRT[2] |           | CSL[11-8] |   |   |  |  |
| ſ | WR | LCDCSEL | MODE[1:0] |   | LCDBRT[2] | CSL[11-8] |           |   |   |  |  |

| CLKSEL      | LCD Controller Clock Selection                      |
|-------------|-----------------------------------------------------|
|             | CLKSEL=0 uses RTC as LCD controller clock LCDCLK.   |
|             | CLKSEL=1 uses SIOSC as LCD controller clock LCDCLK. |
|             | In LED modes, the clock is forced to use SYSCLK     |
| MODE[1-0]   | LCD/LED Mode Setting                                |
|             | 00 – Disabled                                       |
|             | 01 – LCD Mode                                       |
|             | 10 – LED External Drive Mode                        |
|             | 11 – LED Direct Drive Digit Mode                    |
| LCDBRT[2]   | LCD Bias Mode Setting                               |
| LCDCS[11-0] | ] LCDCS[11-0] defines the pixel rate of the LCD/LED |
|             | In LCD mode, (RTC or SIOSC)/(CSL[11-0]+1)           |
|             | In LED modes, SYSCLK/256/(CSL[11-0]+1)              |
|             |                                                     |

### LCDCFGA (A122h) LCD configure register AR/W (0x00)

|    | 7                                                                                                                                              | 6                  | 5               | 4            | 3              | 2               | 1               | 0             |  |  |  |
|----|------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------|--------------|----------------|-----------------|-----------------|---------------|--|--|--|
| RD | ENCOM7                                                                                                                                         | ENCOM6             | ENCOM5          | ENCOM4       | DISPOFF        | -               | INTEN           | INTF          |  |  |  |
| WR | ENCOM7                                                                                                                                         | ENCOM6             | ENCOM5          | ENCOM4       | DISPOFF        | -               | INTEN           | INTF          |  |  |  |
|    | ENCOM7                                                                                                                                         | Enable COM7 Output |                 |              |                |                 |                 |               |  |  |  |
|    | ENCOM7=0, enables SEG28 as output                                                                                                              |                    |                 |              |                |                 |                 |               |  |  |  |
|    |                                                                                                                                                | ENCOM7             | =1, enables C   | OM7 as outpu | ut             |                 |                 |               |  |  |  |
|    | ENCOM6                                                                                                                                         | Enable C           | DM6 Output      |              |                |                 |                 |               |  |  |  |
|    | ENCOM6=0, enables SEG29 as output                                                                                                              |                    |                 |              |                |                 |                 |               |  |  |  |
|    | ENCOM6=1, enables COM6 as output                                                                                                               |                    |                 |              |                |                 |                 |               |  |  |  |
|    | ENCOM5                                                                                                                                         |                    | DM5 Output      |              |                |                 |                 |               |  |  |  |
|    |                                                                                                                                                |                    |                 | EG30 as outp |                |                 |                 |               |  |  |  |
|    |                                                                                                                                                |                    |                 | OM5 as outpu | ut             |                 |                 |               |  |  |  |
|    | ENCOM4                                                                                                                                         |                    | DM4 Output      |              |                |                 |                 |               |  |  |  |
|    |                                                                                                                                                |                    |                 | EG31 as outp |                |                 |                 |               |  |  |  |
|    |                                                                                                                                                |                    |                 | OM4 as outpu | ut             |                 |                 |               |  |  |  |
|    | DISPOFF                                                                                                                                        |                    | Display Contr   |              |                |                 |                 |               |  |  |  |
|    |                                                                                                                                                |                    | = 0 for norma   |              |                |                 |                 |               |  |  |  |
|    |                                                                                                                                                |                    |                 | •            | d common out   | tputs to disabl | e display. The  | e internal    |  |  |  |
|    |                                                                                                                                                | •                  | Il in operation |              |                |                 |                 |               |  |  |  |
|    | INTEN                                                                                                                                          |                    | Enable for Dis  |              |                |                 |                 |               |  |  |  |
|    | INTF                                                                                                                                           |                    | lag for Displa  | •            |                |                 |                 |               |  |  |  |
|    | This bit is set by hardware at display frame.<br>This bit must be cleared by software. Write 0 to clear INTF at next display clock rising edge |                    |                 |              |                |                 |                 |               |  |  |  |
|    |                                                                                                                                                | I his bit m        | ust be cleared  | by software. | write 0 to cle | ar INTE at ne   | xt display cloc | k rising edge |  |  |  |

\*\* A Display Frame is defined as a completion of a scan cycle. In other words, in LCD or LED external drive mode, it



it's the clock/duty. In LED direct drive mode, it is clock \* (# of active digits).

### LCDCFGB (A123h) LCD configure register BR/W (0x00)

|                                                                                                     | . ,           |            |                                  | . ,     |                          |                |                  |                |                         |  |
|-----------------------------------------------------------------------------------------------------|---------------|------------|----------------------------------|---------|--------------------------|----------------|------------------|----------------|-------------------------|--|
|                                                                                                     | 7             | 6          | 5                                | 4       | 3                        | 2              | 1                | 0              |                         |  |
| RD                                                                                                  | BIAS          | 5[1-0]     | LCDBRT[1-0]                      |         | LEDDIG[3-0]/LCDDUTY[3-0] |                |                  |                |                         |  |
| WR                                                                                                  | BIAS          | 6[1-0]     | LCDB                             | RT[1-0] | LEDDIG[3-0]/LCDDUTY[3-0] |                |                  |                |                         |  |
|                                                                                                     | BIAS[1-0]     | LCD Bias   | Mode Setting                     |         |                          |                |                  |                |                         |  |
| 00 = Reserved                                                                                       |               |            |                                  |         |                          |                |                  |                |                         |  |
| 01 = ½ Bias<br>10 = 1/3 Bias                                                                        |               |            |                                  |         |                          |                |                  |                |                         |  |
|                                                                                                     |               |            |                                  |         |                          |                |                  |                | $11 = \frac{1}{4}$ Bias |  |
| LCDBRT[2-0] LCD Bias Mode Setting                                                                   |               |            |                                  |         |                          |                |                  |                |                         |  |
| In LCD mode, there are 8 brightness levels. Only LCDBRT[2] is located at LCDC                       |               |            |                                  |         |                          |                |                  | DCSH[4].       |                         |  |
| LCDDUTY[3-0] LCD Display Duty Cycle Setting<br>For LCD Display Mode and for LED external drive mode |               |            |                                  |         |                          |                |                  |                |                         |  |
|                                                                                                     |               |            |                                  |         |                          |                |                  |                |                         |  |
|                                                                                                     | 0000 = Static |            |                                  |         |                          |                |                  |                |                         |  |
| $0001 = \frac{1}{2}$ Duty                                                                           |               |            |                                  |         |                          |                |                  |                |                         |  |
| 0010 = 1/3 Duty                                                                                     |               |            |                                  |         |                          |                |                  |                |                         |  |
|                                                                                                     |               |            | $0011 = \frac{1}{4}$ Duty        |         |                          |                |                  |                |                         |  |
|                                                                                                     |               |            | 0100 = 1/5 Duty                  |         |                          |                |                  |                |                         |  |
| 0101 = 1/6 Duty                                                                                     |               |            |                                  |         |                          |                |                  |                |                         |  |
|                                                                                                     |               |            | 0110 = 1/7 Duty                  |         |                          |                |                  |                |                         |  |
|                                                                                                     |               | 0111 = 1/8 | •                                |         |                          |                |                  |                |                         |  |
|                                                                                                     | LEDDIG[3-0]   |            | e Digit Count                    | ., ,    | <b>r</b>                 |                |                  |                |                         |  |
|                                                                                                     |               |            | 8-0] + 1 define<br>0 and continu |         | of active digits         | s. Please note | e the active dig | git must start |                         |  |
|                                                                                                     |               |            |                                  |         |                          |                |                  |                |                         |  |

### LCDCFGC (A124h) LED configure register CR/W (0x00)

|                                                                                                                                                                                                                              | 7                                                                                                                                                                                                                                | 6         | 5                                                                                                                                 | 4 | 3 | 2 | 1 | 0 |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------|---|---|---|---|---|--|--|
| RD                                                                                                                                                                                                                           | SEGPOL                                                                                                                                                                                                                           | COMPOL    | LEDBRT[5-0]/LCDRAC[3-0]                                                                                                           |   |   |   |   |   |  |  |
| WR                                                                                                                                                                                                                           | SEGPOL                                                                                                                                                                                                                           | COMPOL    | LEDBRT[5-0]/LCDRAC[3-0]                                                                                                           |   |   |   |   |   |  |  |
|                                                                                                                                                                                                                              | SEGPOL       Segment Output Polarity in LED external drive mode         SEGPOL= 0, high active       SEGPOL= 1, low active         COMPOL       Common Output Polarity in LED external drive mode         COMPOL= 0, high active |           |                                                                                                                                   |   |   |   |   |   |  |  |
|                                                                                                                                                                                                                              | LEDBRT[5-0]                                                                                                                                                                                                                      | LED Brigh | COMPOL= 1, low active<br>LED Brightness Control<br>In LED mode, there are 64 brightness levels. LEDBRT[5-0] from 000000 to111111. |   |   |   |   |   |  |  |
| LCDRAC[3-0] Reference Acceleration Control<br>0000 = Disable Reference Acceleration<br>LCDRAC[3-0]+1 defines the number LCDCLK cycles for acceleration. Please note t<br>higher LCDRAC will result higher power consumption. |                                                                                                                                                                                                                                  |           |                                                                                                                                   |   |   |   |   |   |  |  |

The display data are stored in DISPDAT[31-0] registers. In LCD and LED external drive mode, the data are scanned out through SEG output pins. In LED direct drive mode, the data are scanned out through COM output pins.

### DISPDAT[31-0] (A100h - A11Fh) Display Data Register 0 – 31 R/W (0x00)

|    | 7               | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|-----------------|---|---|---|---|---|---|---|
| RD | DISPDAT[I][7-0] |   |   |   |   |   |   |   |
| WR | DISPDAT[I][7-0] |   |   |   |   |   |   |   |



### 12.1 LCD Drive Mode

### 12.1.1 DSIPDAT /SEG Mapping



DISPDAT00~31 provide SEG00~31 output contents, output sequence follows COMx timing,

The COMx output sequence:  $COM0(T0) \rightarrow COM1(T1) \rightarrow COM2(T2) \rightarrow COM3(T3) \dots \rightarrow COMN(TN) \rightarrow COM0(T0)$ The N value defined by Duty setting, N=0 for static, N=1 for 1/2duty, N=2 for 1/3duty, N=3 for 1/4 duty. And Max N=7 for 1/8 duty.

Example DISPDAT0=8'b0100\_1010, DISPLAY1=8'b0011\_0001, 1/4duty

COM0 timing, SEG0 output related to DISPDAT0-bit0 ("0", output off-level waveform) SEG1 output related to DISPDAT1-bit0 ("1", output on-level waveform) COM1 timing, SEG0 output related to DISPDAT0-bit1 ("1", output on-level waveform)

SEG1 output related to DISPDAT1-bit1 ("0", output off-level waveform)

COM2 timing, SEG0 output related to DISPDAT0-bit2 ("0", output off-level waveform) SEG1 output related to DISPDAT1-bit2 ("0", output off-level waveform)

COM3 timing, SEG0 output related to DISPDAT0-bit3 ("1", output on-level waveform)

SEG1 output related to DISPDAT1-bit3 ("0", output off-level waveform) Repeat to COM0 timing, ..., COM4~COM7 not used.

COMx output waveforms refer to duty and bias definition.

# LUMISSIL MICROSYSTEMS

## IS31CS5523

### 12.1.2 Static mode



frame rate =30Hz sysclk = 16Mhz, T2M=0 , div-12 timer2-value = 16\*2^20 /12/30/2 = 23302 {TP2H,TP2L}=2^16-23302 = 16'hA4FA

12.1.3 1/2 Duty 1/2 Bias



frame rate =lcdclk/4











LCD 1/4 duty 1/2 bias





DISPDAT0=4'b1111 DISPDAT1=4'b0000 DISPDAT2=4'b0010

### 12.1.6 1/6 Duty 1/2 Bias





Reg\_Seg={com7,com6,com5,com4,com3,com2,com1,c om0} DISPDAT0=6'b111111 DISPDAT1=6'b000000 DISPDAT2=6'b010010











frame rate =lcdclk/8



Reg\_Seg={com7,com6,com5,com4,com3,com2,com1,c om0} DISPDAT0=8'b11111111 DISPDAT1=8'b0000000 DISPDAT2=8'b11010010



DISPDAT0=4'b1111 DISPDAT1=4'b0000 DISPDAT2=4'b0010







vlcd

vss 2/3 vlcd

Frame rate = lcdclk /16

1/3 vlcd

Reg\_Seg={com7,com6,com5,com4,com3,com2,com1,c om0} DISPDAT0=8'b11111111 DISPDAT1=8'b00000000 DISPDAT2=8'b11010010

Seg0(all-on)

Seg1(all-off)

Seg2







LCD 1/4 duty : display off



LUMISSIL



LCD 1/4 duty : display normal operation



frame rate =lcdclk/4



DISPDAT2=8'b11010010 DISPDAT3=8'b01001011



LCD 1/8 duty : display off



LCD 1/8 duty : display normal operation



## 12.2 LED Drive Mode

## 12.2.1 Direct Drive Mode

IS31CS5523 support LED direct drive with common-cathode LED driving without external transistors. This mode is enabled by setting MODE[1-0]=11 in LCDCSH register. The LED is configured as 8-segment digit display and up to 15 digits. The display data are stored in DISPDAT[15-0]. These are scanned out on COM[7-0] and SEG[0-14] are enabled scanned sequentially. The resulting duty cycle of the LED is thus 1/SEG[0-14] depending on the number of SEG enabled.

The COM outputs are used to drive the segments and the SEG outputs are used to drive the digits. COM outputs have high PMOS drive (up to 25mA source current with RDSON of 200hm for 85C, and up to 20mA for 110C) and SEG outputs have high NMOS drive (up to 125mA sink current with RDSON of 8 0hm for 85C, and up to 125mA for 110C), thus is suited to drive common-cathode LED arrays. A typical application circuit showing the LED array and associated scanning waveform is shown in the following diagram.



Since each SEG output needs to sink up to 8 LED if all COM output is enabled, the total sink current must be less than 8 x of COM source current. For sink current up to 125mA, the LED current thus should be limited to 125mA/8 = 16mA. Then the average LED current can be derived as  $16mA \times Duty$  Cycle. For example, total 10 digits are enabled then the average LED current is 1.6mA.

## 12.2.2 External Drive Mode

For higher LED brightness requirement, IS31CS5523 also supports external drive mode to increase the average LED current. In this mode, COM[0-7] is scanned and enabled sequentially while SEG output are output accordingly. As the result, the on duty cycle of LED is 1/COM[0-7] depending on the number of enabled COM outputs. This is set by LCDDTY[2-0] and ranges from 0 (static) to  $1/8^{th}$ . This mode can support up to 4 x 32 or 8 x 28 LED matrix array. This mode is enabled by setting MODE[1-0]=10 in LCDCSH register. The application circuits and corresponding scan timing of external drive mode is shown in the following diagram.



In the example, COM output is connected to external PNP or PMOS transistor to supply LED current. In this case, COM output polarity must be set in order to obtain correct driving signals. When PNP is used, maximum LED brightness should be set to 63/64 in order to avoid ghosting due to PNP extended turn-off delay. Alternatively, NPN transistors can also be used. NPN transistor can also serve as high voltage blocking function for LED array.

External drive mode can provide significant higher LED average current for several reasons. First, source current limitation is removed. Secondly, scanning COM makes the effective duty on cycle higher (static to  $1/8^{th}$ ). The sink current is determined by the maximum drive capability of SEG driver (up to 125mA for SEG[14-0] output driver), and GPIO driver (up to 50mA for SEG[15-31]) if total segment count is more than 15. And the maximum current for PNP/PMOS drive is the number of the segments times the LED on current. Using an 8 by 27 array as an example, the maximum LED on current is then 50mA. And the PNP/PMOS maximum current is 50mA \* 27 = 1.35A. And because the duty cycle 1/8<sup>th</sup>, the effective LED average current is 50mA/8 = 6.25mA. For another 8 x 14 array example, the LED on current is then 125mA, and the PNP/PMOS current is 125mA \* 14 = 1.68A. And the effective LED average current is 128mA/8 = 15.6mA.

LUMISSIL



## 13. <u>Touch Key Controller I</u>

The Touch Key Controller utilizes capacitance based touch key sensing. The touch capacitance detection is based on a CMOS relaxation oscillator as shown, which uses the key capacitance as the oscillation parameters. When a key is touched, the capacitance of the key goes up which in terms results lower oscillation frequency. The Touch Key Controller in operation typically consume at 25uA (when slow comparator is selected) and at 250uA (when fast comparator is selected). The touch key controller running at SIOSC can still be enabled during MCU sleep mode. This can provides very low-power wake-up mechanism using touch key interface.



The touch detection algorithm is done in software and is assisted with the following hardware. The hardware consists of one 24-bit Timer and a 24-bit Counter. The clock into the timer and the counter can be interchanged by MODE selection.



When MODE=0 (MODE0), the counter uses internal clock and timer uses sensing clock. This typically is used when the capacitance oscillation is slower. When MODE=1 (MODE1), the clock relationship is reversed and this is typically used when sensing oscillation is faster. Typical waveforms are shown in the following timing diagram.

#### LUMISSIL MICROSYSTEMS IS31CS5523 A Division of MODE=0 KCTM[23-0] OF CCLK CCLK INT CLK TKCVA[23-0] = TKCVA[23-0]+1 START FND TKCVA=0 TKCVA=N MODE=1 TKCTM[23-0] OF INTCLK INT CLK CCLK TKCVA[23-0] = TKCVA[23-0]+1 START **FND** TKCVA=0 TKCVA=N

The START command clears the counter and load the timer, and then starts the timer and the counter. When the timer (TKCTM) expires, the counter value (TKCVA) is captured and an interrupt is triggered. Two hardware moving average filters, one with slow time constant (TKCMVS) and one with fast time constant (TKCMVF), are also included in the Touch Key Controller. The software should write the previous moving average into TKCMVF and TKCMVS before issuing START. When a capture is completed, the moving average filters are also updated. The software can read out TKCVA as well as TKCMVF and TKCMVS for algorithm use.

The Touch Key Controller also allows auto detection. The auto detection is primarily used fore wake up purpose. The TKCTM and TKCVA functions the same as the normal mode, and the capture cycles continues without interrupt. However, in AUTO mode, TKCTM and TKCVA, as well as TKCMVF and TKCMVS are limited in 16-bit width. The hardware monitors the TKCMVF and TKCMVS, and when the fast moving-average is greater than the slow moving-average by a predefined threshold, a wake-up interrupt is triggered. The following diagram illustrates the progressive count curves.



## TKCCFG (0xA130h) Touch Key Controller Configuration Register R/W (0x00)

|    | 7     | 6        | 5               | 4     | 3    | 2       | 1      | 0     |
|----|-------|----------|-----------------|-------|------|---------|--------|-------|
| RD | TKCEN | MODE     | ICKSEL[1-0]     |       | AUTO | TKINTEN | TKINTF | BUSY  |
| WR | TKCEN | MODE     | ICKSEL[1-0]     |       | AUTO | TKINTEN | TKINTF | START |
|    | TKCEN | Touch Ke | ey Controller E | nable |      |         |        |       |



| MODE        | Timer/Counter Mode                                                     |
|-------------|------------------------------------------------------------------------|
|             | MODE=0 selects Capacitor Clock as timer and internal clock as counter  |
|             | MODE=1 selects internal clock as timer and capacitor clock as counter  |
| ICKSEL[1-0] | Internal Clock Select. This also defines the main clock of the TKC     |
|             | 00 = IOSC                                                              |
|             | 01 = PLL                                                               |
|             | 10 = RTC                                                               |
|             | 11 = SIOSC                                                             |
| AUTO        | Auto Detection and Wake Up                                             |
| TKINTEN     | Touch Key Interrupt Enable                                             |
| TKINTF      | Touch Key Interrupt Flag                                               |
| BUSY        | Touch Key Timer Active                                                 |
|             | BUSY is set by hardware when the capture is in progress.               |
| START       | Start Capacitance Sense Capture Command                                |
|             | Write START=1 to start the capture                                     |
|             | If AUTO=0, one capture is done.                                        |
|             | If AUTO=1, continuous capture is initiated until the detection is made |
|             | Write START=0 to abort on-going capture                                |
|             |                                                                        |

## TKCAFG (0xA131h) Touch Key Controller Analog Configuration Register R/W (0x00)

| -                                                                                       | . ,                                                                                                 | -                                       |                |                 | _              | . ,           |                |        |  |  |  |  |
|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----------------------------------------|----------------|-----------------|----------------|---------------|----------------|--------|--|--|--|--|
|                                                                                         | 7                                                                                                   | 6                                       | 5              | 4               | 3              | 2             | 1              | 0      |  |  |  |  |
| RD                                                                                      | HSPEED                                                                                              | PSREN                                   | PSMODE         | IMULT           |                | ISEL          | _[3-0]         |        |  |  |  |  |
| WR                                                                                      | HSPEED                                                                                              | PSREN                                   | PSMODE         | IMULT           |                | ISEL          | _[3-0]         |        |  |  |  |  |
|                                                                                         | HSPEED                                                                                              | High Spe                                | ed Enable      |                 |                |               |                |        |  |  |  |  |
|                                                                                         |                                                                                                     |                                         |                | rator at low sp |                |               |                |        |  |  |  |  |
|                                                                                         |                                                                                                     |                                         |                | rator at high s | peed and also  | have current  | scale equals   | to 2.  |  |  |  |  |
|                                                                                         | PSREN                                                                                               |                                         | Random Sequ    |                 |                |               |                |        |  |  |  |  |
|                                                                                         |                                                                                                     |                                         |                | node operatio   |                |               |                |        |  |  |  |  |
|                                                                                         | PSREN=1 uses a pseudo-random bit stream of 255 bit length to control the                            |                                         |                |                 |                |               |                |        |  |  |  |  |
|                                                                                         | charge/discharge currents for each cycle. This random effect helps to counteract the impact of EMI. |                                         |                |                 |                |               |                |        |  |  |  |  |
|                                                                                         | PSMODE                                                                                              | • • • • • • • • • • • • • • • • • • • • | Random Mode    | _               |                |               |                |        |  |  |  |  |
|                                                                                         | PSINIODE                                                                                            |                                         |                | s of the rando  | m bit atraam a | nd apporato t | ha aurrant 2   | hit    |  |  |  |  |
|                                                                                         |                                                                                                     |                                         |                | 7 are used, of  |                | •             | ne current. 3- | DIL    |  |  |  |  |
|                                                                                         |                                                                                                     | •                                       | -              | s of the rando  |                |               | he current 4-  | bit    |  |  |  |  |
|                                                                                         |                                                                                                     |                                         |                | /7/9/11/13/15   |                |               |                | 5 M    |  |  |  |  |
|                                                                                         | IMULT                                                                                               | •                                       | Scale Setting  |                 |                |               | -,             |        |  |  |  |  |
|                                                                                         |                                                                                                     |                                         | •              | scale. 0.125u   | A – 2.0uA (H   | SPEED=0), ar  | nd 0.25uA – 4. | 0uA    |  |  |  |  |
|                                                                                         |                                                                                                     | (HSPEE)                                 | D=1).          |                 |                |               |                |        |  |  |  |  |
|                                                                                         |                                                                                                     | IMULT=1                                 | makes the c    | urrent 16X. 0.  | 625uA – 10uA   | (HSPEED=0     | ) and 1.25uA - | - 20uA |  |  |  |  |
|                                                                                         |                                                                                                     | (HSPEE)                                 | ,              |                 |                |               |                |        |  |  |  |  |
|                                                                                         | ISEL[3-0]                                                                                           | Current S                               | •              |                 |                |               |                |        |  |  |  |  |
| The pull-up and pull-down current is set as (ISEL[3-0]) in unit step of 0.125uA. The ra |                                                                                                     |                                         |                |                 |                |               |                |        |  |  |  |  |
|                                                                                         | from 0.125uA to 2uA.                                                                                |                                         |                |                 |                |               |                |        |  |  |  |  |
| TKCEE                                                                                   | C (0v A132h)                                                                                        | Touch Key C                             | ontroller Filt | or Configurati  | ion Register I |               |                |        |  |  |  |  |

## TKCFFG (0xA132h) Touch Key Controller Filter Configuration Register R/W (0x00)

|    | 7         | 6         | 5            | 4             | 3              | 2         | 1 | 0 |  |  |
|----|-----------|-----------|--------------|---------------|----------------|-----------|---|---|--|--|
| RD |           | SCFC      | G[3:0]       |               | FCFG[3:0]      |           |   |   |  |  |
| WR |           | SCFG[3:0] |              |               |                | FCFG[3:0] |   |   |  |  |
|    | SCFG[3-0] | Slow Mo   | ving Average | Configuration |                |           |   |   |  |  |
|    |           | SCFG      | i[3:0]       |               | TKCMVS         |           |   |   |  |  |
|    |           | 0         | TKO          | CVAL          |                |           |   |   |  |  |
|    |           | 1         | (TK          | CVAL+ 15 * T  | 5 * TKCMVS)/16 |           |   |   |  |  |
|    |           | 2         | (TK          | CVAL+ 31 * T  | TKCMVS)/32     |           |   |   |  |  |
|    |           | 3         | (TK          | CVAL+ 63 * T  | TKCMVS)/ 64    |           |   |   |  |  |
|    |           | 4         | (TK          | CVAL+ 127 *   | TKCMVS)/ 12    | 8         |   |   |  |  |



FCFG[3-0]

| 5-15             | Reserved                  |  |  |  |  |  |  |  |
|------------------|---------------------------|--|--|--|--|--|--|--|
| Fast Moving Aver | age Configuration         |  |  |  |  |  |  |  |
| FCFG[3:0]        | TKCMVF                    |  |  |  |  |  |  |  |
| 0                | TKCVAL                    |  |  |  |  |  |  |  |
| 1                | (TKCMVF *1 + TKCVAL*1)/2  |  |  |  |  |  |  |  |
| 2                | (TKCMVF *3 + TKCVAL*1)/4  |  |  |  |  |  |  |  |
| 3                | (TKCMVF *7+ TKCVAL*1)/8   |  |  |  |  |  |  |  |
| 4                | (TKCMVF *15+ TKCVAL*1)/16 |  |  |  |  |  |  |  |
| 5-15             | Reserved                  |  |  |  |  |  |  |  |

### TKCATH0 (0xA133h) Touch Key Auto Detect Threshold 0R/W (0x00)

|    | 7           | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----|-------------|---|---|---|---|---|---|---|--|--|
| RD | TKCATH[7-0] |   |   |   |   |   |   |   |  |  |
| WR | TKCATH[7-0] |   |   |   |   |   |   |   |  |  |

## TKCATH1 (0xA134h) Touch Key Auto Detect Threshold 1 R/W (0x00)

|    | 7            | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----|--------------|---|---|---|---|---|---|---|--|--|--|
| RD | TKCATH[15-8] |   |   |   |   |   |   |   |  |  |  |
| WR | TKCATH[15-8] |   |   |   |   |   |   |   |  |  |  |

## TKCATH2 (0xA135h) Touch Key Auto Detect Threshold 2 R/W (0x00)

|    | 7     | 6                     | 5         | 4             | 3 | 2 | 1 | 0 |  |  |
|----|-------|-----------------------|-----------|---------------|---|---|---|---|--|--|
| RD | ABSTH | TKCDLY[1-0]           |           | TKCATH[21-16] |   |   |   |   |  |  |
| WR | ABSTH | TKCDL                 | Y[1-0]    | TKCATH[21-16] |   |   |   |   |  |  |
|    | ABCTU | Abcoluto <sup>·</sup> | Throchold |               |   |   |   |   |  |  |

| ABSTH       | Absolute Threshold                                                                        |  |
|-------------|-------------------------------------------------------------------------------------------|--|
|             | ABSTH = 1, use TKCATH[21-0] as an absolute value for threshold.                           |  |
|             | ABSTH = 0, use TKCATH[9-0] as a ratio threshold. The threshold value is CAPMVS            |  |
|             | *TKCATH[9-0]/1024.                                                                        |  |
| TKCDLY[1-0] | Auto Detection Delay. TKCDLY[1-0] defines the start delay for auto-detection for stabling |  |
|             | the moving average to prevent false trigger.                                              |  |
|             | 00 = 64 Capture                                                                           |  |
|             | 01 = 256 Capture                                                                          |  |
|             | 10 = 512 Capture                                                                          |  |
|             |                                                                                           |  |

11 = 1024 Capture

## TKCTMR0 (0xA140h) Touch Key Timer Register 0 R/W (0x00)

|    | 7           | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----|-------------|---|---|---|---|---|---|---|--|--|
| RD | TKCTMR[7-0] |   |   |   |   |   |   |   |  |  |
| WR | TKCTMR[7-0] |   |   |   |   |   |   |   |  |  |

## TKCTMR1 (0xA141h) Touch Key Timer Register 1 R/W (0x00)

|    | 7            | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----|--------------|---|---|---|---|---|---|---|--|--|
| RD | TKCTMR[15-8] |   |   |   |   |   |   |   |  |  |
| WR | TKCTMR[15-8] |   |   |   |   |   |   |   |  |  |

## TKCTMR2 (0xA142h) Touch Key Timer Register 2 R/W (0x00)

|    | 7             | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----|---------------|---|---|---|---|---|---|---|--|--|--|
| RD | TKCTMR[23-16] |   |   |   |   |   |   |   |  |  |  |
| WR | TKCTMR[23-16] |   |   |   |   |   |   |   |  |  |  |



| тксу       | AL0 (0xA144h      | ) Touch Key       | Value Registe    | er 0 RO (0x00 | )                           |                   |   |   |
|------------|-------------------|-------------------|------------------|---------------|-----------------------------|-------------------|---|---|
|            | 7                 | 6                 | 5                | 4             | 3                           | 2                 | 1 | 0 |
| RD         |                   |                   |                  | TKCVA         | AL[7-0]                     |                   |   |   |
| WR         |                   |                   |                  | -             | -                           |                   |   |   |
| ткси       | AL1 (0xA145h      | ) Touch Key       | Value Registe    | er 1 RO (0x00 | )                           |                   |   |   |
|            | 7                 | 6                 | 5                | 4             | 3                           | 2                 | 1 | 0 |
| RD         |                   |                   |                  | TKCVA         | L[15-8]                     |                   |   |   |
| WR         |                   |                   |                  | -             | -                           |                   |   |   |
| ткси       | AL2 (0xA146h      | ) Touch Key       | Value Registe    | er 2 RO (0x00 | )                           |                   |   |   |
|            | 7                 | 6                 | 5                | 4             | 3                           | 2                 | 1 | 0 |
| RD         |                   |                   |                  | TKCVA         | L[23-16]                    |                   |   |   |
| WR         |                   |                   |                  | -             | -                           |                   |   |   |
| тксм       | VF0 (0xA148h      | ) Touch Key       | Fast Moving      | Average Regi  | ister 0 RO (0               | x00)              |   |   |
|            | 7                 | 6                 | 5                | 4             | 3                           | 2                 | 1 | 0 |
| RD         |                   |                   |                  | TKCM          | VF[7-0]                     |                   |   |   |
| WR         |                   |                   |                  | -             | -                           |                   |   |   |
| ТКСМ       | VF1 (0xA149h      | ) Touch Key       | Fast Moving      | Average Reg   | ister 1 RO (0               | x00)              |   |   |
|            | 7                 | 6                 | 5                | 4             | 3                           | 2                 | 1 | 0 |
| RD         |                   |                   |                  | TKCMV         | /F[15-8]                    |                   |   |   |
| WR         |                   |                   |                  | -             | -                           |                   |   |   |
| тксм       | VF2 (0xA14Ah      | n) Touch Key      | Fast Moving      | Average Reg   | ister 2 RO (0               | x00)              |   |   |
|            | 7                 | 6                 | 5                | 4             | 3                           | 2                 | 1 | 0 |
| RD         |                   |                   |                  | TKCMV         | F[23-16]                    |                   |   |   |
| WR         |                   |                   |                  | -             | -                           |                   |   |   |
| тксм       | VS0 (0xA14Cł      | n) Touch Key      | Slow Moving      | g Average Reg | gister 0 RO (               | 0x00)             |   |   |
|            | 7                 | 6                 | 5                | 4             | 3                           | 2                 | 1 | 0 |
| RD         |                   |                   |                  | TKCM          | VS[7-0]                     |                   |   |   |
| WR         |                   |                   |                  |               | -                           |                   |   |   |
| тксм       | VS1 (0xA14Dł      | n) Touch Key      | Slow Moving      | g Average Reg | gister 1 RO (               | 0x00)             |   |   |
|            | 7                 | 6                 | 5                | 4             | 3                           | 2                 | 1 | 0 |
| RD         |                   |                   |                  | TKCMV         | ′S[15-8]                    |                   |   |   |
| WR         |                   |                   |                  | -             | -                           |                   |   |   |
|            |                   |                   |                  |               |                             |                   |   |   |
| TKCM       | VS2 (0xA14Eh      | n) Touch Key      | Slow Moving      | y Average Reg | gister 2 RO (               | 0x00)             |   |   |
| TKCM       | VS2 (0xA14Er<br>7 | n) Touch Key<br>6 | Slow Moving<br>5 | Average Reg   | g <b>ister 2 RO ((</b><br>3 | <b>0x00)</b><br>2 | 1 | 0 |
| TKCM<br>RD | -                 |                   | -                | _             | 3                           | -                 | 1 | 0 |



## 14. Touch Key Controller II

For different EMI environment, a second touch-key controller is implemented. This touch key controller is based on switched capacitance. The block diagram is shown in the following. P0.0 is used to connect an external reference capacitor (typically 0.01uF). The sense capacitor is connected through the ANIO selection of the IOCELL. The software will issue a start command to start the detection. The CREF is first zeroed by turning on a switch to VSS and then released. CKEY is then starts repetitive cycles of charged to VREF and dump the charge onto CREF. At the same time the sequencer keep counts of the cycles. When CREF is charged to <sup>3</sup>/<sub>4</sub> VREF, the detection is completed and the number of cycles is stored in COUNT register, and an interrupt is issued so software can read out the COUNT for processing. The interrupt vector is shared with Touch Controller I. The touch key controller II operates on IOSC or reduced frequencies of IOSC.



## TKCCFGII (0xA150h) Touch Key Controller II Configuration Register R/W (0x00)

|    |                                                                                                                                                                                                                                                                                                                             | ,,    |                            |     |   | (*****) |          |   |  |  |  |  |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------------------|-----|---|---------|----------|---|--|--|--|--|
|    | 7                                                                                                                                                                                                                                                                                                                           | 6     | 5                          | 4   | 3 | 2       | 1        | 0 |  |  |  |  |
| RD | TKCIIEN                                                                                                                                                                                                                                                                                                                     | PSREN | SREN VREF VTH CDTIME [3-0] |     |   |         |          |   |  |  |  |  |
| WR | TKCIIEN                                                                                                                                                                                                                                                                                                                     | PSREN | VREF                       | VTH |   | CDTIN   | 1E [3-0] |   |  |  |  |  |
|    | TKCIIEN       Touch Key Controller II Enable         PSREN       Pseudo Random Mode Enable         VREF       VREF Selection         VREF=0 uses VDD18 as reference         VREF=1 user can't use this setting condition if without pre-consulting with Myson FAE         engineer         VTH         Comparator Threshold |       |                            |     |   |         |          |   |  |  |  |  |
|    | VTH       Comparator Threshold         VTH=0 uses ½ VREF as threshold         VTH=1 uses ¾ VREF as threshold         CDTIME[3-0]         Charge and Dump Base Time Setting         CDTIME[3-0] determines the base time for charge and dump duration. The duration is         SYSCLK period * (CDTIME[3-0]+1).              |       |                            |     |   |         |          |   |  |  |  |  |

## TKCAFGII (0xA151h) Touch Key Controller II Configuration Register R/W (0x00)

|                                                                                                                                                                                                      | 7         | 6       | 5                | 4  | 3 | 2    | 1      | 0  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------|------------------|----|---|------|--------|----|
| RD                                                                                                                                                                                                   | IOEN      |         | ZERO[2-0]        |    |   | CFIL | -[3-0] |    |
| WR                                                                                                                                                                                                   | IOEN      |         | ZERO[2-0]        |    |   | CFIL | [3-0]  |    |
| IOEN IOCELL NMOS for Zero CREF Enable<br>This controls (ZERO[2-0] +1)*128 SYSCLK IOCELL NMOS (12mA@3V) turn on.                                                                                      |           |         |                  |    |   |      |        |    |
| ZERO[2-0] CREF Clear to 0V Duration<br>The total zero duration is (4+128*(ZERO[2-0]+1)+1) SYSCLK period, where T is<br>The internal switch (2mA@3V) is turned on for (4+128*(ZERO[2-0]+1) +1) SYSCLK |           |         |                  |    |   |      |        | is |
|                                                                                                                                                                                                      | CFIL[3-0] | Compara | ator Filter Dela | ıy |   |      |        |    |



The analog output of the comparator is filtered by CFIL[3-0]. The filter output is asserted when preceding CFIL[3-0] samples (sampled by IOSC) are all ones. variable range 1  $\sim$ 15.

## TKCCMDII (A152h) Touch Key Controller II Command and Interrupt Register R/W (0x00)

|        | <u>,                                     </u> |                                                                                                                                                                                                                                                                                                                                                                                 |                             |                |             |            |               |               |  |  |  |  |
|--------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|----------------|-------------|------------|---------------|---------------|--|--|--|--|
|        | 7                                             | 6                                                                                                                                                                                                                                                                                                                                                                               | 5                           | 4              | 3           | 2          | 1             | 0             |  |  |  |  |
| RD     | TKCINTEN                                      | TKCCN                                                                                                                                                                                                                                                                                                                                                                           | T[17-16]                    | ASHIFT         | RPT         | [1-0]      | INTF          | BUSY          |  |  |  |  |
| WR     | TKCINTEN                                      | -                                                                                                                                                                                                                                                                                                                                                                               | - ASHIFT RPT[1-0] INTF ST   |                |             |            |               |               |  |  |  |  |
|        | TKCINTEN<br>TKCCNTII[17-<br>ASHIFT            | Touch Key Controller II Interrupt Enable<br>7-16] Touch Key Controller II Count MSB<br>Automatic Shift for RPT<br>If ASHIFT=1, then auto shift right result is depending on RPT[1-0] setting. For example, if<br>RPT=4, then the result is automatically shifted right by 2 bits, if RPT=8, then shift 3 bits.<br>If ASHIFT=0, then the result is accumulated by all the count. |                             |                |             |            |               |               |  |  |  |  |
|        | RPT[1-0]                                      |                                                                                                                                                                                                                                                                                                                                                                                 |                             |                |             |            |               |               |  |  |  |  |
|        | INTF                                          | Interrupt Flag<br>INTF is set by hardware and must be cleared by software                                                                                                                                                                                                                                                                                                       |                             |                |             |            |               |               |  |  |  |  |
|        | START                                         | Start Conv                                                                                                                                                                                                                                                                                                                                                                      | version<br>T=1 will initiat |                | -           |            | leared when c | conversion is |  |  |  |  |
|        | BUSY                                          | Busy Stat                                                                                                                                                                                                                                                                                                                                                                       |                             |                |             |            |               |               |  |  |  |  |
| TIZOON |                                               | T                                                                                                                                                                                                                                                                                                                                                                               |                             | accest Dawlet- | I D/M/ /00/ | <b>n</b> \ |               |               |  |  |  |  |

TKCCNTL (0xA153h) Touch Key Controller II Count Register L R/W (0x00)

|    | 7             | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|---------------|---|---|---|---|---|---|---|
| RD |               |   |   |   | - |   |   |   |
| WR | TKCCNTII[7-0] |   |   |   |   |   |   |   |

## TKCCNTH (0xA154h) Touch Key Controller II Count Register H R/W (0x00)

|    | 7 | 6              | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----|---|----------------|---|---|---|---|---|---|--|
| RD | - |                |   |   |   |   |   |   |  |
| WR |   | TKCCNTII[15-7] |   |   |   |   |   |   |  |

TKCCNTII is cleared when each START command is issued. And it contains the charge conversion cycle count when the conversion is done.



# LUMISSIL MICROSYSTEMS

## IS31CS5523

## 15. <u>12-Bit SAR ADC (ADC)</u>

The on-chip ADC is a 12-bit SAR based ADC with maximum ADC clock rate of 4MHz (2.5V – 5V) or 500KHz (1.8V – 2.4V) and each conversion takes 64 cycles to complete. The conversion is partitioned into 4-sub conversion (each 16 cycles) for cancellation of internal offsets. Typical ADC accuracy is about 10-Bit to 11-Bit at 5V reference. The ADC clock is programmable and set by the ADC clock scaler. The ADC full range reference can be selected using VDD or VDDC (1.8V). The full range can be calibrated using on-chip 1.2V reference as the input. When enabled, the ADC consumes about 2mA of current. The ADC also includes hardware to perform result average. Average can be set to 1 to 8 times.

In IS31CS5523, each inherent channel is further multiplexed to various external pins, which are shared with GPIO ports and the connection is through the IOCONFIG ANEN control. The block diagram of ADC is shown in the following.



To enhance the resolution of ADC, a Programmable Gain Amplifier (PGA) can be inserted in the input path. The gain setting can be up to 20. The PGA is an inverting type using OPAMP, and its block diagram is shown as following. R1 is approximately 20K Ohm. VX is a voltage reference of VDDH-0.4V or VDDC-0.4V. GND controls the PGA input to 0V. CHOP is used to control OPAMP offset. For precision measurement, software should always first set GND=1, turn-off PGAIN input and obtain an ADC result (ADCR1). Then a second result is obtained by connecting to PGAIN (ADCR2) and set GND=0. The measurement is obtained by the difference between ADCR1 and ADCR2. In this procedure, offset of the PGA as well as VX is canceled automatically. Because PGA input is connected to the GPIO ANIO1 bus, when switching the IOCELL's ANIO1, the ADC must also wait after PGA to settle. PGA settling time is approximately 10usec.





## ADCCFG (0xA9h) ADC Configuration Register RW 0000000

|    | 7        | 6        | 5              | 4              | 3             | 2             | 1                      | 0           |
|----|----------|----------|----------------|----------------|---------------|---------------|------------------------|-------------|
| RD | ADCEN    | ADCINTE  | ADCFM          | TEMPSEN        | VDDSEN        |               | PRE[2-0]               |             |
| WR | ADCEN    | ADCINTE  | ADCFM          | TEMPSEN        | VDDSEN        |               | PRE[2-0]               |             |
| 1  | ADCEN    | ADC Enat | ole bit        |                |               |               |                        |             |
|    |          |          | enables AD(    |                |               |               |                        |             |
|    |          |          |                | to power dowr  |               |               | ast 20usto allo        |             |
|    |          |          |                | to ensure AD   |               |               | asi 200sio allo        | vv          |
|    | ADCINTE  | -        | rupt Enable b  |                |               | Stionality.   |                        |             |
|    |          |          |                | e ADC interru  | pt when conve | ersion comple | tes.                   |             |
|    |          | ADCINTE  | =0 disables th | ne ADC interru |               |               |                        |             |
| 1  | ADCFM    |          | ult Format Co  |                |               |               |                        |             |
|    |          |          |                |                |               |               | he MSB bits of         | f the resul |
|    |          |          |                | SB results and |               |               | 000.<br>d with 0000. A |             |
|    |          |          |                | DCAL contains  |               |               | u with 0000. A         |             |
| -  | TEMPSEN  |          | ure Sensor Er  |                |               |               |                        |             |
| `  | VDDSEN   |          |                | 4 VDD Enable   |               |               |                        |             |
|    |          |          |                | these two bia  | s network. VI | DSEN should   | d be 0 to save         | power.      |
|    | PRE[2-0] | ADC Cloc |                |                |               |               |                        |             |
|    |          | PRE[2-0  | ]              | ADC CLO        |               |               |                        |             |
|    |          | 0        |                | SYSCL          | K/2           |               |                        |             |
|    |          | 1        |                | SYSCL          | K/4           |               |                        |             |
|    |          | 2        |                | SYSCL          | K/8           |               |                        |             |
|    |          | 3        |                | SYSCL          | ٪/16          |               |                        |             |
|    |          | 4        |                | SYSCL          | (/32          |               |                        |             |
|    |          | 5        |                | SYSCL          | (/64          |               |                        |             |
|    |          | 6        |                | SYSCLK         | /128          |               |                        |             |
|    |          | 7        |                | SYSCLK         | /256          |               |                        |             |
|    |          |          |                |                |               |               |                        |             |

|    | 7 | 6        | 5 | 4 | 3          | 2 | 1     | 0      |
|----|---|----------|---|---|------------|---|-------|--------|
| RD |   | AVG[2-0] |   |   | CHSEL[2-0] |   |       | CSTART |
| WR |   | AVG[2-0] |   |   | CHSEL[2-0] |   | ADCIF | CSTART |

AVG[2-0] AVG[2-0] controls the hardware averaging logic of ADC readout. It is recommended the setting is changed only when ADC is stopped. If multiple channels are enabled, then each channel is averaged in sequence. The default is 000.

|            |           | veraged in St | squence. The |                     |
|------------|-----------|---------------|--------------|---------------------|
|            | AVG2      | AVG1          | AVG0         | ADC Result          |
|            | 0         | 0             | 0            | 1 Times Average     |
|            | 0         | 0             | 1            | 2 Times Average     |
|            | 0         | 1             | 0            | 4 Times Average     |
|            | 0         | 1             | 1            | 8 Times Average     |
|            | 1         | 0             | 0            | Test Mode OP/CMP ++ |
|            | 1         | 0             | 1            | Test Mode OP/CMP +- |
|            | 1         | 1             | 0            | Test Mode OP/CMP -+ |
|            | 1         | 1             | 1            | Test Mode OP/CMP    |
| CHSEL[2-0] | ADC Chann | el Select     |              |                     |
|            | CHSEL[2]  | CHSEL[1]      | CHSEL[0]     | ADC Channel         |
|            | 0         | 0             | 0            | GPIO ANIO           |

# LUMISSIL MICROSYSTEMS

## IS31CS5523

| 0 | 0 | 1 | PGA Output         |
|---|---|---|--------------------|
| 0 | 1 | 0 | BGREF Output       |
| 0 | 1 | 1 | Temperature Sensor |
| 1 | 0 | 0 | 1/3VDDC            |
| 1 | 0 | 1 | 1⁄4 VDD            |
| 1 | 1 | 0 | Reserved           |
| 1 | 1 | 1 | Reserved           |

ADCIF

#### ADC Conversion Completion Interrupt Flag bit

ADCIF is set by hardware when the conversion is completed and new result is written to ADCL and ADCH result registers. If ADC interrupt is enabled, this also generates an interrupt. This bit is cleared when ADCL is read. When this flag is set, no new conversion result is updated.

CSTART Software Start Conversion bit Set this CSTART=1 to trigger an ADC conversion on selected channels. This bit is selfcleared when the conversion is done.

## ADCPGA (0xB9h) ADC PGA Control Register RW 00XXX000

|    | 7         | 6                                              | 5                 | 4            | 3                       | 2   | 1       | 0              |  |  |  |  |  |
|----|-----------|------------------------------------------------|-------------------|--------------|-------------------------|-----|---------|----------------|--|--|--|--|--|
| RD | PGAEN     | REFSEL                                         | VXSEL             | -            | -                       | GND | GAIN    | <b>I</b> [1-0] |  |  |  |  |  |
| WR | PGAEN     | REFSEL                                         |                   |              |                         |     |         |                |  |  |  |  |  |
|    | PGAEN     | PGA Ena                                        | able              |              |                         |     |         |                |  |  |  |  |  |
|    | REFSEL    | ADC Ref                                        | erence Select     |              |                         |     |         |                |  |  |  |  |  |
|    |           | REFSEL=0 uses VDDH as ADC full-scale reference |                   |              |                         |     |         |                |  |  |  |  |  |
|    |           | REFSEL=1 uses VDDC as ADC full-scale reference |                   |              |                         |     |         |                |  |  |  |  |  |
|    | VXSEL     | VX PGA Reference Select                        |                   |              |                         |     |         |                |  |  |  |  |  |
|    |           | VXSEL=0 uses VDDH-0.4 as PGA reference         |                   |              |                         |     |         |                |  |  |  |  |  |
|    |           |                                                | 1 uses VDDC-      |              |                         |     |         |                |  |  |  |  |  |
|    |           |                                                | erence are not    |              | •                       |     |         |                |  |  |  |  |  |
|    | GND       |                                                | ND=1, the PGA     | •            |                         |     | to VSS. |                |  |  |  |  |  |
|    | GAIN[1-0] | GAIN[1-0                                       | )] controls the I | PGA gain. Th | <u>e de</u> fault is 00 |     |         |                |  |  |  |  |  |
|    |           | GAIN[1-                                        | 0]                | Gain         |                         |     |         |                |  |  |  |  |  |
|    |           | 00                                             |                   | 5            |                         |     |         |                |  |  |  |  |  |
|    |           | 01                                             |                   | 10           |                         |     |         |                |  |  |  |  |  |
|    |           | 10                                             |                   | 15           |                         |     |         |                |  |  |  |  |  |
|    |           | 11                                             |                   | 20           |                         |     |         |                |  |  |  |  |  |

ADCH and ADCL are the high and low byte result registers respectively, and are read-only. Reading low byte result also clears its corresponding interrupt flag. If the flag is not cleared, no new result is updated. The software should always read the low byte last. The format of the high byte and low byte depends on ADCFM setting.

## ADCL (0xBAh) ADC Result Register Low Byte RW XXXXXXXX

|    | 7          | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----|------------|---|---|---|---|---|---|---|--|
| RD | ADC Result |   |   |   |   |   |   |   |  |
| WR | -          |   |   |   |   |   |   |   |  |

## ADCH (0xBBh) ADC Result Register High Byte RW XXXXXXXX

|    | 7          | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----|------------|---|---|---|---|---|---|---|--|--|
| RD | ADC Result |   |   |   |   |   |   |   |  |  |
| WR | -          |   |   |   |   |   |   |   |  |  |



## 16. Analog Comparators (ACMP)

IS31CS5523 has four analog comparators as its on-chip external peripherals. When enabled, each comparator consumes about 250uA. The input signal range is from 0 to VDD. There are two 8-bit R-2R DAC associated with the comparators to generate the compare threshold. The R-2R DAC uses the internal 1.8V supply as the full-scale range thus limiting the comparator threshold from 0V to 1.8V in 256 steps. Channel B/C/D can select a common external threshold. The inputs of the comparators are multiplexed with multi-function GPIO pins. To use these ports as comparator inputs, the ANEN must be enabled and other drivers to be in high-impedance state. P1.6 is used for both CMPA and CMPD thus can be configured to detect two thresholds simultaneously. P1.7 and P2.0 are used for CMPB and CMPC. P2.1 is used for comparator external threshold.

The CPU can read the real-time outputs of the comparator directly through register access. The output is also sent to an edge-detector and any edge transition can be used to trigger an interrupt. The stabilization time from off state to enabled state of the comparator block is about 20usec. The block diagram of the analog comparator is shown in the following diagram.



## CMPCFGAB (0xA030h) Analog Comparator A/B Configuration Register RW 0000000

|    | 7                                                                                                                                                                                                                           | 6                                                                                                                                                    | 5                                                                                                                            | 4               | 3      | 2      | 1      | 0    |  |  |  |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------|--------|--------|--------|------|--|--|--|
| RD | CMPENA                                                                                                                                                                                                                      | THSELA                                                                                                                                               | INTENA                                                                                                                       | POLA            | CMPENB | THSELB | INTENB | POLB |  |  |  |
| WR | CMPENA                                                                                                                                                                                                                      | THSELA                                                                                                                                               | INTENA                                                                                                                       | POLA            | CMPENB | THSELB | INTENB | POLB |  |  |  |
|    | CMPENA Comparator A Enable bit. Set to enable the comparator.<br>When CMPENA is set from 0 to 1, the program needs to wait at least 20usallowing<br>analog bias to stabilize to ensure comparator A's proper functionality. |                                                                                                                                                      |                                                                                                                              |                 |        |        |        |      |  |  |  |
|    | THSELA                                                                                                                                                                                                                      | Comparator A Threshold Select bit. THSELA = 0, the comparator A uses VTH0 as the threshold. THSELA = 1, the comparator A uses VTH1 as the threshold. |                                                                                                                              |                 |        |        |        |      |  |  |  |
|    | INTENA                                                                                                                                                                                                                      | Set to ena                                                                                                                                           | ble the comp                                                                                                                 | arator A's inte | rrupt. |        |        |      |  |  |  |
|    | POLA                                                                                                                                                                                                                        | POLA=0 s                                                                                                                                             | Channel A Output polarity control bit<br>POLA=0 set default polarity<br>POLA=1 reverse the output polarity of the comparator |                 |        |        |        |      |  |  |  |
|    | CMPENB Comparator B Enable bit. Set to enable the comparator.<br>When CMPENB is set from 0 to 1, the program needs to wait at least 20usallowing analog bias to stabilize to ensure comparator B's proper functionality.    |                                                                                                                                                      |                                                                                                                              |                 |        |        |        |      |  |  |  |



THSELB

INTENB POLB Comparator B Threshold Select Bit. THSELB = 0, the comparator B uses VTH0 as the threshold. THSELB = 1, the comparator B uses external threshold. Set to enable the comparator B's interrupt. Channel B Output polarity control bit POLB=0 set default polarity POLB=1 reverse the output polarity of the comparator

## CMPCFGCD (0xA031h) Analog Comparator C/D Configuration Register RW 0000000

|    |                                                                         | , 0                                                                                |                                           | 0                | 0              |        |                |           |  |  |  |  |
|----|-------------------------------------------------------------------------|------------------------------------------------------------------------------------|-------------------------------------------|------------------|----------------|--------|----------------|-----------|--|--|--|--|
|    | 7                                                                       | 6                                                                                  | 5                                         | 4                | 3              | 2      | 1              | 0         |  |  |  |  |
| RD | CMPENC                                                                  | THSELC                                                                             | INTENC                                    | POLC             | CMPEND         | THSELD | INTEND         | POLD      |  |  |  |  |
| WR | CMPENC                                                                  | THSELC                                                                             | INTENC                                    | POLC             | CMPEND         | THSELD | INTEND         | POLD      |  |  |  |  |
|    | CMPENC                                                                  | Comparator C Enable Bit. Set to enable the comparator.                             |                                           |                  |                |        |                |           |  |  |  |  |
|    |                                                                         | When CMPENC is set from 0 to 1, the program needs to wait at least 20usto allow    |                                           |                  |                |        |                |           |  |  |  |  |
|    | analog bias to stabilize to ensure comparator C's proper functionality. |                                                                                    |                                           |                  |                |        |                |           |  |  |  |  |
|    | THSELC                                                                  | C Comparator C Threshold Select Bit. THSELC = 0, the comparator C uses VTH0 as the |                                           |                  |                |        |                |           |  |  |  |  |
|    |                                                                         | threshold. THSELC = 1, the comparator C uses external threshold.                   |                                           |                  |                |        |                |           |  |  |  |  |
|    | INTENC                                                                  | Set to ena                                                                         | Set to enable the comparator C interrupt. |                  |                |        |                |           |  |  |  |  |
|    | POLC                                                                    |                                                                                    | •                                         | rity control bit | •              |        |                |           |  |  |  |  |
|    |                                                                         |                                                                                    | et default pol                            | •                |                |        |                |           |  |  |  |  |
|    |                                                                         |                                                                                    |                                           |                  | of the compara | tor    |                |           |  |  |  |  |
|    | CMPEND                                                                  |                                                                                    |                                           |                  | ble the compa  |        |                |           |  |  |  |  |
|    |                                                                         | •                                                                                  |                                           |                  | e program nee  |        | ast 20usto all | าพ        |  |  |  |  |
|    |                                                                         |                                                                                    |                                           |                  | nparator D's p |        |                |           |  |  |  |  |
|    | THSELD                                                                  | -                                                                                  |                                           |                  | THSELD = $0,$  |        | -              | l0 as the |  |  |  |  |
|    | IIIGEED                                                                 |                                                                                    |                                           |                  | ator D uses ex |        |                |           |  |  |  |  |
|    | INTEND                                                                  |                                                                                    |                                           | arator D interr  |                |        |                |           |  |  |  |  |
|    | POLD                                                                    |                                                                                    |                                           | rity control bit |                |        |                |           |  |  |  |  |
|    |                                                                         |                                                                                    | set default pol                           |                  |                |        |                |           |  |  |  |  |
|    |                                                                         |                                                                                    |                                           |                  | of the compara | tor    |                |           |  |  |  |  |
|    |                                                                         | - OLD-II                                                                           |                                           | input polarity o | n ine compara  |        |                |           |  |  |  |  |

## CMPVTH0 (0xA032h) Analog Comparator Threshold Control Register RW 0000000

|    | 7             | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----|---------------|---|---|---|---|---|---|---|--|
| RD | VTH0 Register |   |   |   |   |   |   |   |  |
| WR | VTH0 Register |   |   |   |   |   |   |   |  |

CMPVTH0 register controls the comparator threshold VTH0 through 8-bit DAC. When set to 0x00h, the threshold is 0V. When set to 0xFFh, the threshold is at 1.8V. When not used, it should be set to 0x00 to save power consumption.

## CMPVTH1 (0xA033h) Analog Comparator Threshold Control Register RW 0000000

|    | 7             | 6             | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----|---------------|---------------|---|---|---|---|---|---|--|--|
| RD |               | VTH1 Register |   |   |   |   |   |   |  |  |
| WR | VTH1 Register |               |   |   |   |   |   |   |  |  |

CMPVTH1 register controls the comparator threshold VTH1 through 8-bit DAC. When set to 0x00h, the threshold is 0V. When set to 0xFFh, the threshold is at 1.8V. When not used, it should be set to 0x00 to save power consumption.

### CMPST (0x94h) Analog Comparator Status Register RO 0000000

|                                                                                                                                                                                                                                                      | 7                                                                                                                                                                                                                                   | 6      | 5      | 4      | 3      | 2        | 1      | 0             |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|--------|--------|----------|--------|---------------|--|--|
| RD                                                                                                                                                                                                                                                   | CMPIFD                                                                                                                                                                                                                              | CMPIFC | CMPIFB | CMPIFA | CMPSTD | CMPSTC   | CMPSTB | CMPSTA        |  |  |
| WR                                                                                                                                                                                                                                                   | CMPIFD                                                                                                                                                                                                                              | CMPIFC | CMPIFB | CMPIFA | CMPHY  | 'SB[1-0] | CMPHY  | /IPHYSA[1-0]  |  |  |
| CMPIFDComparator D Interrupt Flag bit. This bit is set when CMPSTD is toggled and the<br>comparator D setting is enabled. This bit must be cleared by software.CMPIFCComparator C Interrupt Flag bit. This bit is set when CMPSTC is toggled and the |                                                                                                                                                                                                                                     |        |        |        |        |          |        |               |  |  |
| (                                                                                                                                                                                                                                                    | CMPIFB Comparator C setting is enabled. This bit must be cleared by software.<br>CMPIFB B Interrupt Flag bit. This bit is set when CMPSTB is toggled and the comparator B setting is enabled. This bit must be cleared by software. |        |        |        |        |          |        | e comparator  |  |  |
| CMPIFA Comparator A Interrupt Flag bit. This bit is set when CMPSTA is toggled and the comp<br>A setting is enabled. This bit must be cleared by software.                                                                                           |                                                                                                                                                                                                                                     |        |        |        |        |          |        | ne comparator |  |  |



| CMPSTD       | Comparator D Real-time Output. If the comparator is disabled, this bit is forced low. |
|--------------|---------------------------------------------------------------------------------------|
| CMPSTC       | Comparator C Real-time Output. If the comparator is disabled, this bit is forced low. |
| CMPSTB       | Comparator B Real-time Output. If the comparator is disabled, this bit is forced low. |
| CMPSTA       | Comparator A Real-time Output. If the comparator is disabled, this bit is forced low. |
| CMPHYSB[1-0] | Comparator B/C/D Hysteresis Enable bit.                                               |
|              | CMPHYSB[1-0] = 00 disables comparator hysteresis                                      |
|              | CMPHYSB[1-0] = 01 comparator hysteresis = 10mV                                        |
|              | CMPHYSB[1-0] = 10 comparator hysteresis = 20mV                                        |
|              | CMPHYSB[1-0] = 10 comparator hysteresis = 30mV                                        |
| CMPHYSA[1-0] | Comparator A Hysteresis Enable bit.                                                   |
|              | CMPHYSA[1-0] = 00 disables comparator hysteresis                                      |
|              | CMPHYSA[1-0] = 01 comparator hysteresis = 10mV                                        |
|              | CMPHYSA[1-0] = 10 comparator hysteresis = 20mV                                        |
|              | CMPHYSA[1-0] = 10 comparator hysteresis = 30mV                                        |
|              |                                                                                       |



## 17. GPIO Port Function and Pin Configurations

This section describes the pin functions and configurations. Almost all signal pins are multi-functional with default setting as a GPIO port pin. Therefore each signal pin requires two registers to configure the I/O capability and the function selection. The following describes the control and contents of these registers and the register names and pin names are referenced by their default GPIO port name, IS31CS5523 employs a configurable I/O buffer design. The standardized I/O design allows flexible configuration of the digital I/O function such as open-drain, open-source, pull-up, pull-down, bus-holder capabilities. In addition to digital I/O function, the standardized I/O also provides analog I/O capability that can be selected when the GPIO pin is shared with analog peripheral purposes such as analog OPAMP, ADC input or DAC output.

## 17.1 IO Cell Configurations

The supply voltage of the I/O buffer uses VDD (2.5V to 5.5V). The input and output level is referenced to VDD and 0V. Since the design is standardized, the I/O design offers a uniform ESD performance. The functional block diagram of the standard I/O buffer is shown in the following diagram.



There are some variations of the IOCELL. IOCELLHP, IOCELLHN are IOCELL with high P drive and high N drive capabilities respectively. IOCELLHP can source up to 16mA, and IOCELLHN can sink up to 16mA. The configuration control of IOCELLHP and IOCELLHN is the same as IOCELL. IOCELL2A is IOCELL with two analog multiplexer switches, ANIO and ANIO1. The control of IOCELL2A uses IOCFG's ANEN1 to replace LATEN.





From the diagram, there are 7 control bits for the IOCFGPx.y register, and these registers are located at XFR 0xA040 - 0xA047 for P0.0 to P0.7, 0xA048 - 0xA04F for P1.0 to P1.7, 0xA060 - 0xA067 for P2.0 to P2.7, and 0xA068 - 0xA06F for P3.0 to P3.7. The definitions of IOCFGPx.y are described in the following table.

|           | •                                                                                                                                                                                                                                                                                                                                                                                                                                                            | - ,                                                                                                                             |           | ,                 | - 3              | - 3           | (===)           |               |  |  |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----------|-------------------|------------------|---------------|-----------------|---------------|--|--|
|           | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 6                                                                                                                               | 5         | 4                 | 3                | 2             | 1               | 0             |  |  |
| RD        | INEN                                                                                                                                                                                                                                                                                                                                                                                                                                                         | LATEN/ANEN1                                                                                                                     | PUEN      | PDEN              | ANEN             | PDRVEN        | NDRVEN          | IPOL          |  |  |
| WR        | INEN                                                                                                                                                                                                                                                                                                                                                                                                                                                         | LATEN/ANEN1                                                                                                                     | PUEN      | PDEN              | ANEN             | PDRVEN        | NDRVEN          | IPOL          |  |  |
|           | <ul> <li>INEN</li> <li>Input buffer control. Set this bit to enable the GPIO input buffer. If the input buffer is not used, it should be disabled to prevent leakage current when pin is floating. DISABLE is the default value.</li> <li>LATEN</li> <li>Bus holder latch control. Set this bit to enable the bus holder latch connected to the pin. When enabled, the bus holder holds the last actively driven state of the pin. The latch only</li> </ul> |                                                                                                                                 |           |                   |                  |               |                 |               |  |  |
|           |                                                                                                                                                                                                                                                                                                                                                                                                                                                              | provides a very weak drive therefore should not affect the signal when pin is actively driven.<br>DISABLE is the default value. |           |                   |                  |               |                 |               |  |  |
|           | ANEN1                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Analog MUX 1 enable control. Set this bit to connect the pin to the internal analog peripheral. DISABLE is the default value.   |           |                   |                  |               |                 |               |  |  |
|           | PUEN                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Pull up resistor<br>The pull-up res                                                                                             |           |                   |                  |               |                 |               |  |  |
|           | PDEN                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Pull down resis<br>pin. The pull-d                                                                                              | stor enab | le control. Set   | this bit to ena  | ble pull-down | resistor conn   | ection to the |  |  |
|           | ANEN                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Analog MUX e<br>DISABLE is th                                                                                                   | nable coi | ntrol. Set this l | •                |               |                 |               |  |  |
|           | PDRVEN                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Output PMOS is the default v                                                                                                    |           | able. Set this    | bit to enable tl | he PMOS of th | ne output drive | er. DISABLE   |  |  |
|           | NDRVEN                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Output NMOS driver enable. Set this bit to enable the NMOS of the output driver. DISABLE is the default value.                  |           |                   |                  |               |                 |               |  |  |
| The follo | wing table ch                                                                                                                                                                                                                                                                                                                                                                                                                                                | owe varioue config                                                                                                              | urationa  | of the UO buff    | <b>n</b> r       |               |                 |               |  |  |

The following table shows various configurations of the I/O buffer.

| IO Functions       | INEN | LATEN | PUEN | PDEN | ANEN | PDRVEN | NDRVEN |
|--------------------|------|-------|------|------|------|--------|--------|
| Input only         | 1    | 0     | 0    | 0    | 0    | 0      | 0      |
| Input /w pull up   | 1    | 0     | 1    | 0    | 0    | 0      | 0      |
| Input /w pull down | 1    | 0     | 0    | 1    | 0    | 0      | 0      |

## LUMISSIL MICROSYSTEMS A Division of 1551

## IS31CS5523

| Input /w bus holder                                   | 1 | 1 | 0 | 0 | 0 | 0 | 0 |
|-------------------------------------------------------|---|---|---|---|---|---|---|
| Output with CMOS push-pull                            | 0 | 0 | 0 | 0 | 0 | 1 | 1 |
| Output /w NMOS open-drain (sink)                      | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| Output /w NMOS open-drain (sink) and weak pull up     | 0 | 0 | 1 | 0 | 0 | 0 | 1 |
| Output /w PMOS open-drain (source)                    | 0 | 0 | 0 | 0 | 0 | 1 | 0 |
| Output /w PMOS open-drain (source) and weak pull down | 0 | 0 | 0 | 1 | 0 | 1 | 0 |
| I/O 8051 like                                         | 1 | 1 | 1 | 0 | 0 | 0 | 1 |
| I/O CMOS                                              | 1 | 0 | 0 | 0 | 0 | 1 | 1 |
| Analog function                                       | 0 | 0 | 0 | 0 | 1 | 0 | 0 |
| Oscillator pin                                        | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

## 17.2 GPIO Port Multifunction

Because each signal pin is a multi-functional and the function is shared with GPIO port, therefore each pin requires MFCFGP register to control, which function is in effect and which peripherals are connected to the signal pins. These selection and definitions are pin specific and product specific. The following description describes the selection and control for IS31CS5523 signal pins.

## MFCFGP0.0 (0xA050) GPIO P0.0 Function Configuration Register R/W (0x00)

|    | 7       | 6                   | 5                                                                                                                                                                                                                                                                   | 4           | 3     | 2       | 1                             | 0      |  |  |  |  |
|----|---------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------|---------|-------------------------------|--------|--|--|--|--|
| RD | TKC2EN  |                     | -                                                                                                                                                                                                                                                                   | CEX4EN      | SSNEN | PINT1EN | PINT0EN                       | GPIOEN |  |  |  |  |
| WR | TKC2EN  |                     | -                                                                                                                                                                                                                                                                   | CEX4EN      | SSNEN | PINT1EN | PINT0EN                       | GPIOEN |  |  |  |  |
|    | TKC2EN  |                     | ouch Key Cor                                                                                                                                                                                                                                                        |             |       |         |                               |        |  |  |  |  |
|    | CEX4EN  | CEX4EN              | CEX4EN=1 enable this pin as CEX I/O for CCP4.                                                                                                                                                                                                                       |             |       |         |                               |        |  |  |  |  |
|    | SSNEN   | SSNEN=              | SSNEN=1 uses this pin as SPI SSN input.                                                                                                                                                                                                                             |             |       |         |                               |        |  |  |  |  |
|    | PINT1EN | Pin Interi          | rupt Enable Co                                                                                                                                                                                                                                                      | ontrol Bit. |       |         |                               |        |  |  |  |  |
|    |         |                     |                                                                                                                                                                                                                                                                     |             |       |         | terrupt. More<br>PINT0 both P |        |  |  |  |  |
|    | PINT0EN | Pin Interi          | rupt Enable Co                                                                                                                                                                                                                                                      | ontrol Bit. |       | 0       |                               |        |  |  |  |  |
|    | GPIOEN  | PINT0EN<br>can be a | PINT0EN=1 configures this pin as an input condition to PINT0 interrupt. More than one pin can be assigned to PINT0. And one pin can be assigned to both PINT0 both PINT1.<br>GPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default |             |       |         |                               |        |  |  |  |  |
|    |         | value.              |                                                                                                                                                                                                                                                                     | 2.0.000 000 |       |         |                               |        |  |  |  |  |

## MFCFGP0.1 (0xA051h) GPIO P0.1 Function Configuration Register R/W (0x00)

|    | 7                                                                                                                                                                         | 6                                                                                        | 5             | 4             | 3              | 2              | 1            | 0            |  |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|---------------|---------------|----------------|----------------|--------------|--------------|--|
| RD | KEY1EN                                                                                                                                                                    | -                                                                                        | -             | CEX5EN        | -              | PINT1EN        | PINT0EN      | GPIOEN       |  |
| WR | KEY1EN                                                                                                                                                                    | -                                                                                        | -             | CEX5EN        | -              | PINT1EN        | PINT0EN      | GPIOEN       |  |
|    | KEY1EN Touch Key1 Enable bit.                                                                                                                                             |                                                                                          |               |               |                |                |              |              |  |
|    | CEX5EN CEX5EN=1 enable this pin as CEX I/O for CCP5.                                                                                                                      |                                                                                          |               |               |                |                |              |              |  |
|    | PINT1EN Pin Interrupt Enable Control Bit.                                                                                                                                 |                                                                                          |               |               |                |                |              |              |  |
|    |                                                                                                                                                                           | PINT1EN=1 configures this pin as an input condition to PINT1interrupt. More than one pin |               |               |                |                |              |              |  |
|    |                                                                                                                                                                           |                                                                                          |               | T1. And one p |                |                |              |              |  |
|    | PINT0EN                                                                                                                                                                   |                                                                                          | ipt Enable Co | •             |                | 3              |              |              |  |
|    |                                                                                                                                                                           |                                                                                          | •             |               | input conditio | n to PINT0 int | errupt. More | than one pin |  |
|    | PINT0EN=1 configures this pin as an input condition to PINT0 interrupt. More than one pin can be assigned to PINT0. And one pin can be assigned to both PINT0 both PINT1. |                                                                                          |               |               |                |                |              |              |  |
|    | GPIOEN GPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default                                                                             |                                                                                          |               |               |                |                |              |              |  |
|    |                                                                                                                                                                           | value.                                                                                   |               |               |                |                |              | Guerault     |  |
|    |                                                                                                                                                                           | value.                                                                                   |               |               |                |                |              |              |  |

## MFCFGP0.2 (0xA052h) GPIO P0.2 Function Configuration Register R/W (0x00)

|    | 7      | 6 | 5 | 4 | 3 | 2       | 1       | 0      |
|----|--------|---|---|---|---|---------|---------|--------|
| RD | KEY2EN | - | - | - | - | PINT1EN | PINT0EN | GPIOEN |
| WR | KEY2EN | - | - | - | - | PINT1EN | PINT0EN | GPIOEN |



| KEY2EN  | Touch Key2 Enable bit.                                                                                                                                                       |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PINT1EN | Pin Interrupt Enable Control Bit.                                                                                                                                            |
|         | PINT1EN=1 configures this pin as an input condition to PINT1 interrupt. More than one pin<br>can be assigned to PINT1. And one pin can be assigned to both PINT0 both PINT1. |
| PINT0EN | Pin Interrupt Enable Control Bit.                                                                                                                                            |
|         | PINT0EN=1 configures this pin as an input condition to PINT0 interrupt. More than one pin<br>can be assigned to PINT0. And one pin can be assigned to both PINT0 both PINT1. |
| GPIOEN  | GPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default value.                                                                                |

## MFCFGP0.3 (0xA053h) GPIO P0.3 Function Configuration Register R/W (0x00)

|    | 7                                                                                                    | 6                                                                                         | 5             | 4          | 3              | 2       | 1       | 0         |  |
|----|------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|---------------|------------|----------------|---------|---------|-----------|--|
| RD | KEY3EN                                                                                               | -                                                                                         | -             | -          | -              | PINT1EN | PINT0EN | GPIOEN    |  |
| WR | KEY3EN                                                                                               | -                                                                                         | -             | -          | -              | PINT1EN | PINT0EN | GPIOEN    |  |
|    | KEY3EN Touch Key3 Enable bit.                                                                        |                                                                                           |               |            |                |         |         |           |  |
|    | PINT1EN Pin Interrupt Enable Control Bit.                                                            |                                                                                           |               |            |                |         |         |           |  |
|    |                                                                                                      | PINT1EN=1 configures this pin as an input condition to PINT1 interrupt. More than one pin |               |            |                |         |         |           |  |
|    |                                                                                                      | can be assigned to PINT1. And one pin can be assigned to both PINT0 both PINT1.           |               |            |                |         |         |           |  |
|    | PINT0EN                                                                                              | Pin Interru                                                                               | upt Enable Co | ntrol Bit. |                |         |         |           |  |
|    |                                                                                                      |                                                                                           |               |            | input conditio |         |         |           |  |
|    | can be assigned to PINT0. And one pin can be assigned to both PINT0 both PINT1.                      |                                                                                           |               |            |                |         |         |           |  |
|    | GPIOEN GPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default value. |                                                                                           |               |            |                |         |         | e default |  |

## MFCFGP0.4 (0xA054h) GPIO P0.4 Function Configuration Register R/W (0x00)

|    | 7                                                | 6                                                                                | 5                                                                                      | 4                                                                                                               | 3                                                                      | 2                                                                                            | 1                                               | 0                              |
|----|--------------------------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-------------------------------------------------|--------------------------------|
| RD | KEY4EN                                           | -                                                                                | -                                                                                      | TXD0EN                                                                                                          | -                                                                      | PINT1EN                                                                                      | PINT0EN                                         | GPIOEN                         |
| WR | KEY4EN                                           | -                                                                                | -                                                                                      | TXD0EN                                                                                                          | -                                                                      | PINT1EN                                                                                      | PINT0EN                                         | GPIOEN                         |
|    | KEY4EN<br>PINT1EN<br>PINT0EN<br>TXD0EN<br>GPIOEN | Pin Intern<br>PINT1EN<br>can be a<br>Pin Intern<br>PINT0EN<br>can be a<br>TXD0EN | ssigned to PIN<br>rupt Enable Co<br>N=1 configures<br>ssigned to PIN<br>=1 uses this p | ontrol Bit.<br>this pin as ar<br>IT1. And one<br>ontrol Bit.<br>this pin as ar<br>IT0. And one<br>in as TXD out | pin can be ass<br>n input condition<br>pin can be ass<br>put for UART( | on to PINT1 in<br>signed to both<br>on to PINT0 in<br>signed to both<br>)<br>PIO function. I | PINTO both Pl<br>terrupt. More<br>PINTO both Pl | INT1.<br>than one pin<br>INT1. |

### MFCFGP0.5 (0xA055h) GPIO P0.5 Function Configuration Register R/W (0x00)

| PINT1EN Pin I                               | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 4<br>RXD0EN<br>RXD0EN | 3<br>-<br>- | 2<br>PINT1EN<br>PINT1EN | 1<br>PINT0EN<br>PINT0EN | 0<br>GPIOEN |  |  |  |
|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------------|-------------------------|-------------------------|-------------|--|--|--|
| WR KEY5EN -<br>KEY5EN Touc<br>PINT1EN Pin I | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | RXD0EN                | -           |                         |                         |             |  |  |  |
| KEY5EN Touc<br>PINT1EN Pin I                | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                       | -           | PINT1EN                 |                         |             |  |  |  |
| PINT1EN Pin I                               | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | it                    |             |                         |                         | GPIOEN      |  |  |  |
| PINT0EN Pin I<br>PINT<br>can<br>RXD0EN RXD  | KEY5EN       Touch Key5 Enable bit.         PINT1EN       Pin Interrupt Enable Control Bit.         PINT1EN=1 configures this pin as an input condition to PINT1 interrupt. More than one pin can be assigned to PINT1. And one pin can be assigned to both PINT0 both PINT1.         PINT0EN       Pin Interrupt Enable Control Bit.         PINT0EN       Pin Interrupt Enable Control Bit.         PINT0EN       Pin Interrupt Enable Control Bit.         PINT0EN=1 configures this pin as an input condition to PINT0 interrupt. More than one pin can be assigned to PINT0. And one pin can be assigned to both PINT0 both PINT1.         RXD0EN       RXD0EN=1 uses this pin as RXD input for UART0 |                       |             |                         |                         |             |  |  |  |



## MFCFGP0.6 (0xA056h) GPIO P0.6 Function Configuration Register R/W (0x00)

|    | · · · · · · · · · · · · · · · · · · · |                                                                                                                                                                           |                                   | -      | -        |               |         |        |  |  |
|----|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--------|----------|---------------|---------|--------|--|--|
|    | 7                                     | 6                                                                                                                                                                         | 5                                 | 4      | 3        | 2             | 1       | 0      |  |  |
| RD | KEY6EN                                |                                                                                                                                                                           | TXD2EN                            | TXD0EN | RXD2EN - | PINT1EN       | PINT0EN | GPIOEN |  |  |
| WR | KEY6EN                                |                                                                                                                                                                           | TXD2EN                            | TXD0EN | RXD2EN   | PINT1EN       | PINT0EN | GPIOEN |  |  |
|    | KEY6EN                                | Touch Key6 Enable bit.                                                                                                                                                    |                                   |        |          |               |         |        |  |  |
|    | RXD2EN                                | •                                                                                                                                                                         |                                   |        |          |               |         |        |  |  |
|    | TXD2EN                                |                                                                                                                                                                           |                                   |        |          |               |         |        |  |  |
|    | TXD0EN                                | TXD0EN=1 uses this pin as TXD output for UART0                                                                                                                            |                                   |        |          |               |         |        |  |  |
|    | PINT1EN                               | Pin Inter                                                                                                                                                                 | Pin Interrupt Enable Control Bit. |        |          |               |         |        |  |  |
|    |                                       | PINT1EN=1 configures this pin as an input condition to PINT1 interrupt. More than one pin can be assigned to PINT1. And one pin can be assigned to both PINT0 both PINT1. |                                   |        |          |               |         |        |  |  |
|    | PINT0EN                               |                                                                                                                                                                           | rupt Enable Co                    |        |          | 9             |         |        |  |  |
|    |                                       | PINT0EN=1 configures this pin as an input condition to PINT0 interrupt. More than one pin can be assigned to PINT0. And one pin can be assigned to both PINT0 both PINT1. |                                   |        |          |               |         |        |  |  |
|    | GPIOEN                                |                                                                                                                                                                           | •                                 |        |          | PIO function. |         |        |  |  |

#### MFCFGP0.7 (0xA057h) GPIO P0.7 Function Configuration Register R/W (0x00)

|    | 7                                                                                                                                                                         | 6                                 | 5              | 4      | 3                                 | 2       | 1       | 0      |  |  |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|----------------|--------|-----------------------------------|---------|---------|--------|--|--|
| RD | KEY7EN                                                                                                                                                                    | -                                 | RXD2EN         | RXD0EN | TXD2EN                            | PINT1EN | PINT0EN | GPIOEN |  |  |
| WR | KEY7EN                                                                                                                                                                    | -                                 | RXD2EN         | RXD0EN | TXD2EN                            | PINT1EN | PINT0EN | GPIOEN |  |  |
|    | KEY7EN Touch Key7 Enable bit.                                                                                                                                             |                                   |                |        |                                   |         |         |        |  |  |
|    | RXD2EN RXD2EN=1 use this pin as RXD input for EUART2                                                                                                                      |                                   |                |        |                                   |         |         |        |  |  |
|    | RXD0EN RXD0EN=1 uses this pin as RXD input for UART0                                                                                                                      |                                   |                |        |                                   |         |         |        |  |  |
|    | TXD2EN TXD2EN=1 use this pin as TXD output for EUART2                                                                                                                     |                                   |                |        |                                   |         |         |        |  |  |
|    | PINT1EN                                                                                                                                                                   | Pin Interrupt Enable Control Bit. |                |        |                                   |         |         |        |  |  |
|    | PINT1EN=1 configures this pin as an input condition to PINT1 interrupt. More than one pir can be assigned to PINT1. And one pin can be assigned to both PINT0 both PINT1. |                                   |                |        |                                   |         |         |        |  |  |
|    | PINT0EN                                                                                                                                                                   |                                   | rupt Enable Co |        |                                   | 0       |         |        |  |  |
|    | PINT0EN=1 configures this pin as an input condition to PINT0 interrupt. More than one pin                                                                                 |                                   |                |        |                                   |         |         |        |  |  |
|    | GPIOEN                                                                                                                                                                    |                                   | •              |        | pin can be ass<br>it to enable GI | •       |         |        |  |  |

## MFCFGP1.0 (0xA058h) GPIO P1.0 Function Configuration Register R/W (0x00)

|    | 7                                                                                                                                                                                                                                                                                                                                                                                                        | 6                   | 5                                                                                                                                                                                                                 | 4               | 3               | 2             | 1              | 0         |  |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|---------------|----------------|-----------|--|
| RD | KEY8EN                                                                                                                                                                                                                                                                                                                                                                                                   | -                   | TXD2EN                                                                                                                                                                                                            | CEX0EN          | TXD3EN          | PINT1EN       | PINT0EN        | GPIOEN    |  |
| WR | KEY8EN                                                                                                                                                                                                                                                                                                                                                                                                   | -                   | TXD2EN                                                                                                                                                                                                            | CEX0EN          | TXD3EN          | PINT1EN       | PINT0EN        | GPIOEN    |  |
|    | KEY8ENTouch Key8 Enable bit.TXD2ENTXD2EN=1 use this pin as TXD output for EUART2TXD3ENTXD3EN=1 use this pin as TXD output for EUART3CEX0ENCEX0EN=1 uses this pin as CCP0 CEX I/OPINT1ENPin Interrupt Enable Control Bit.<br>PINT1EN=1 configures this pin as an input condition to PINT1 interrupt. More than one pin<br>can be assigned to PINT1. And one pin can be assigned to both PINT0 both PINT1. |                     |                                                                                                                                                                                                                   |                 |                 |               |                |           |  |
|    | PINTOEN                                                                                                                                                                                                                                                                                                                                                                                                  | PINT0EN<br>can be a | Pin Interrupt Enable Control Bit.<br>PINT0EN=1 configures this pin as an input condition to PINT0 interrupt. More than one pin<br>can be assigned to PINT0. And one pin can be assigned to both PINT0 both PINT1. |                 |                 |               |                |           |  |
|    | GPIOEN                                                                                                                                                                                                                                                                                                                                                                                                   | GPIO Fu<br>value.   | nction Enable                                                                                                                                                                                                     | Bit. Set this b | it to enable GI | PIO function. | DISABLE is the | e default |  |

### MFCFGP1.1 (0xA059h) GPIO P1.1 Function Configuration Register R/W (0x00)

|    | 7      | 6 | 5      | 4      | 3      | 2       | 1       | 0      |
|----|--------|---|--------|--------|--------|---------|---------|--------|
| RD | KEY9EN | - | RXD2EN | CEX1EN | RXD3EN | PINT1EN | PINT0EN | GPIOEN |
| WR | KEY9EN | - | RXD2EN | CEX1EN | RXD3EN | PINT1EN | PINT0EN | GPIOEN |

| KEY9EN  | Touch Key9 Enable bit.                                                                                                                                                    |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RXD2EN  | RXD2EN=1 use this pin as RXD input for EUART2                                                                                                                             |
| RXD3EN  | RXD3EN=1 use this pin as RXD input for EUART3                                                                                                                             |
| CEX1EN  | CEX1EN=1 uses this pin as CCP1 CEX I/O                                                                                                                                    |
| PINT1EN | Pin Interrupt Enable Control Bit.                                                                                                                                         |
|         | PINT1EN=1 configures this pin as an input condition to PINT1 interrupt. More than one pin can be assigned to PINT1. And one pin can be assigned to both PINT0 both PINT1. |
| PINT0EN | Pin Interrupt Enable Control Bit.                                                                                                                                         |
|         | PINT0EN=1 configures this pin as an input condition to PINT0 interrupt. More than one pin can be assigned to PINT0. And one pin can be assigned to both PINT0 both PINT1. |
| GPIOEN  | GPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default value.                                                                             |

## MFCFGP1.2 (0xA05Ah) GPIO P1.2 Function Configuration Register R/W (0x00)

|    | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 6                                                 | 5      | 4      | 3               | 2       | 1       | 0      |  |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|--------|--------|-----------------|---------|---------|--------|--|
| RD | KEYAEN                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | SSDA1EN                                           | TXD0EN | CEX2EN | TXD4EN          | PINT1EN | PINT0EN | GPIOEN |  |
| WR | KEYAEN                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | SSDA1EN TXD0EN CEX2EN TXD4EN PINT1EN PINT0EN GPIO |        |        |                 |         |         |        |  |
|    | KEYAENTouch KeyA Enable bit.SSDA1ENSSDA1EN=1 enables this pin as I2CS1 SDA I/O. This must be configured as OD output.TXD0ENTXD0EN=1 uses this pin as TXD output for UART0TXD4ENTXD4EN=1 uses this pin as TXD output for UART4CEX2ENCEX2EN=1 uses this pin as CCP2 CEX I/OPINT1ENPin Interrupt Enable Control Bit.PINT1EN=1 configures this pin as an input condition to PINT1 interrupt. More than one pin<br>can be assigned to PINT1. And one pin can be assigned to both PINT0 |                                                   |        |        |                 |         |         |        |  |
|    | PINT0EN                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                   |        |        |                 |         |         |        |  |
|    | GPIOEN                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                   | •      |        | it to enable GI | •       |         |        |  |

### MFCFGP1.3 (0xA05Bh) GPIO P1.3 Function Configuration Register R/W (0x00)

|    | 7                                                                                                                                                                                                                                                                                                               | 6                                                        | 5                                                                                      | 4                                                                               | 3                                                                                             | 2                                                 | 1                                               | 0                            |  |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|---------------------------------------------------|-------------------------------------------------|------------------------------|--|
| RD | KEYBEN                                                                                                                                                                                                                                                                                                          | SSCL1EN                                                  | RXD0EN                                                                                 | CEX3EN                                                                          | RXD4EN                                                                                        | PINT1EN                                           | PINT0EN                                         | GPIOEN                       |  |
| WR | KEYBEN                                                                                                                                                                                                                                                                                                          | SSCL1EN                                                  | RXD0EN                                                                                 | CEX3EN                                                                          | RXD4EN                                                                                        | PINT1EN                                           | PINT0EN                                         | GPIOEN                       |  |
|    | KEYBENTouch KeyB Enable bit.SSCL1ENSSCL1EN=1 enables this pin as I2CS1 SCL I/O. This must be configured as OD output.RXD0ENRXD0EN=1 uses this pin as RXD input for UART0RXD4ENRXD4EN=1 uses this pin as RXD input for UART4CEX3ENCEX3EN=1 uses this pin as CCP3 CEX I/OPINT1ENPin Interrupt Enable Control Bit. |                                                          |                                                                                        |                                                                                 |                                                                                               |                                                   |                                                 |                              |  |
|    | PINT0EN<br>GPIOEN                                                                                                                                                                                                                                                                                               | PINT1EN<br>can be a<br>Pin Intern<br>PINT0EN<br>can be a | I=1 configures<br>ssigned to PIN<br>rupt Enable Co<br>I=1 configures<br>ssigned to PIN | this pin as ar<br>IT1. And one<br>ontrol Bit.<br>this pin as ar<br>IT0. And one | n input condition<br>pin can be ass<br>n input condition<br>pin can be ass<br>it to enable GF | igned to both<br>on to PINT0 int<br>igned to both | PINT0 both Pl<br>terrupt. More<br>PINT0 both Pl | NT1.<br>than one pin<br>NT1. |  |

## MFCFGP1.4 (0xA05Ch) GPIO P1.4 Function Configuration Register R/W (0x00)

|    | 7                                      | 6                | 5 | 4                                 | 3 | 2                                | 1       | 0      |
|----|----------------------------------------|------------------|---|-----------------------------------|---|----------------------------------|---------|--------|
| RD | KEYCEN                                 | SSCL2EN          | - | MSCLEN                            | - | PINT1EN                          | PINT0EN | GPIOEN |
| WR | KEYCEN                                 | SSCL2EN          | - | MSCLEN                            | - | PINT1EN                          | PINT0EN | GPIOEN |
|    | KEYCEN<br>SSCL2EN<br>MSCLEN<br>PINT1EN | SSCL2E<br>MSCLEN |   | his pin as I2C<br>iis pin as I2CN |   | This must be c<br>is must be cor | •       |        |

LUMISSIL

A Division of



|         | PINT1EN=1 configures this pin as an input condition to PINT1 interrupt. More than one pin can be assigned to PINT1. And one pin can be assigned to both PINT0 both PINT1. |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PINT0EN | Pin Interrupt Enable Control Bit.                                                                                                                                         |
|         | PINT0EN=1 configures this pin as an input condition to PINT0 interrupt. More than one pin can be assigned to PINT0. And one pin can be assigned to both PINT0 both PINT1. |
| GPIOEN  | GPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default value.                                                                             |

## MFCFGP1.5 (0xA05Dh) GPIO P1.5 Function Configuration Register R/W (0x00)

|    | 7      | 6       | 5 | 4      | 3 | 2       | 1       | 0      |
|----|--------|---------|---|--------|---|---------|---------|--------|
| RD | KEYDEN | SSDA2EN | - | MSDAEN | - | PINT1EN | PINT0EN | GPIOEN |
| WR | KEYDEN | SSDA2EN | - | MSDAEN | - | PINT1EN | PINT0EN | GPIOEN |

| KEYDEN  | Touch KeyD Enable bit.                                                                                                                                                    |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SSDA2EN | SSDA2EN=1 enables this pin as I2CS2 SDA I/O. This must be configured as OD output.                                                                                        |
| MSDAEN  | MSDAEN=1 enables this pin as I2CM SDA I/O. This must be configured as OD output.                                                                                          |
| PINT1EN | Pin Interrupt Enable Control Bit.                                                                                                                                         |
|         | PINT1EN=1 configures this pin as an input condition to PINT1 interrupt. More than one pin can be assigned to PINT1. And one pin can be assigned to both PINT0 both PINT1. |
| PINT0EN | Pin Interrupt Enable Control Bit.                                                                                                                                         |
|         | PINT0EN=1 configures this pin as an input condition to PINT0 interrupt. More than one pin can be assigned to PINT0. And one pin can be assigned to both PINT0 both PINT1. |
| GPIOEN  | GPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default value.                                                                             |
|         |                                                                                                                                                                           |

## MFCFGP1.6 (0xA05Eh) GPIO P1.6 Function Configuration Register R/W (0x00)

|    | 7                                             | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 5                                                                                                                                                                                                                 | 4               | 3               | 2             | 1              | 0         |  |  |  |
|----|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|---------------|----------------|-----------|--|--|--|
| RD | KEYEEN                                        | T1EN                                                                                                                                                                                                                                                                                                                                                                                                                                                           | MSCLEN                                                                                                                                                                                                            | CEX0EN          | SCKEN           | PINT1EN       | PINT0EN        | GPIOEN    |  |  |  |
| WR | KEYEEN                                        | T1EN                                                                                                                                                                                                                                                                                                                                                                                                                                                           | T1EN MSCLEN CEX0EN SCKEN PINT1EN PINT0EN GPIOE                                                                                                                                                                    |                 |                 |               |                |           |  |  |  |
|    | KEYEEN<br>T1EN<br>MSCLEN<br>CEX0EN<br>PINT1EN | Touch Key E Enable bit.<br>T1EN=1 enables this pin as Timer 1 input. This must be configured as OD output.<br>MSCLEN=1 enables this pin as I2CM SCL I/O. This must be configured as OD output.<br>CEX0EN=1 uses this pin as CCP0 CEX I/O.<br>Pin Interrupt Enable Control Bit.<br>PINT1EN=1 configures this pin as an input condition to PINT1 interrupt. More than one pin<br>can be assigned to PINT1. And one pin can be assigned to both PINT0 both PINT1. |                                                                                                                                                                                                                   |                 |                 |               |                |           |  |  |  |
|    | PINT0EN                                       | PINTOEN                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Pin Interrupt Enable Control Bit.<br>PINT0EN=1 configures this pin as an input condition to PINT0 interrupt. More than one pin<br>can be assigned to PINT0. And one pin can be assigned to both PINT0 both PINT1. |                 |                 |               |                |           |  |  |  |
|    | GPIOEN                                        | GPIO Fu<br>value.                                                                                                                                                                                                                                                                                                                                                                                                                                              | nction Enable                                                                                                                                                                                                     | Bit. Set this b | it to enable GI | PIO function. | DISABLE is the | e default |  |  |  |

## MFCFGP1.7 (0xA05Fh) GPIO P1.7 Function Configuration Register R/W (0x00)

|    | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 6                                                                                                                                                                                                                 | 5             | 4               | 3               | 2               | 1              | 0         |  |  |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------------|-----------------|-----------------|----------------|-----------|--|--|
| RD | KEYFEN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | T0EN                                                                                                                                                                                                              | MSDAEN        | CEX1EN          | SCKEN           | PINT1EN         | PINT0EN        | GPIOEN    |  |  |
| WR | KEYFEN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | T0EN                                                                                                                                                                                                              | MSDAEN        | CEX1EN          | SCKEN           | PINT1EN         | PINT0EN        | GPIOEN    |  |  |
|    | KEYFEN<br>TOUCH Key F Enable bit.Touch Key F Enable bit.T0ENT0EN=1 enables this pin as Timer 0 input. This must be configured as OD output.MSDAENMSDAEN=1 enables this pin as I2CM SDA I/O. This must be configured as OD output.CEX1ENCEX1EN=1 uses this pin as CCP1 CEX I/O.PINT1ENPin Interrupt Enable Control Bit.PINT1EN=1 configures this pin as an input condition to PINT1 interrupt. More than one pin<br>can be assigned to PINT1. And one pin can be assigned to both PINT0 both PINT1. |                                                                                                                                                                                                                   |               |                 |                 |                 |                |           |  |  |
|    | PINT0EN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Pin Interrupt Enable Control Bit.<br>PINT0EN=1 configures this pin as an input condition to PINT0 interrupt. More than one pin<br>can be assigned to PINT0. And one pin can be assigned to both PINT0 both PINT1. |               |                 |                 |                 |                |           |  |  |
|    | GPIOEN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | GPIO Fu<br>value.                                                                                                                                                                                                 | nction Enable | Bit. Set this b | it to enable GI | PIO function. [ | DISABLE is the | e default |  |  |



## MFCFGP2.0 (0xA070h) GPIO P2.0 Function Configuration Register R/W (0x00)

|    | 7                           | 6      | 5       | 4              | 3      | 2                              | 1    | 0      |
|----|-----------------------------|--------|---------|----------------|--------|--------------------------------|------|--------|
| RD | ADC0EN                      | MSCLEN | SSCL1EN | CEX4EN         | MOSIEN | TXD2EN                         | BZEN | GPIOEN |
| WR | ADC0EN                      | MSCLEN | SSCL1EN | CEX4EN         | MOSIEN | TXD2EN                         | BZEN | GPIOEN |
|    | ADC0EN<br>MSCLEN<br>SSCL1EN | MSCLEN |         | is pin as I2CN |        | is must be cor<br>This must be | •    |        |

CEX4EN CEX4EN=1 uses this pin as CCP4 CEX I/O.

MOSIEN MOSIEN=1 uses this pin as SPI MOSI I/O.

TXD2EN TXD2EN=1 uses this pin as EUART2 TXD output

BZEN BZEN =1 uses this pin as buzzer output

GPIOEN GPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default value.

### MFCFGP2.1 (0xA071h) GPIO P2.1 Function Configuration Register R/W (0x00)

|    | 7       | 6                                                                                             | 5              | 4             | 3            | 2      | 1      | 0      |  |  |  |
|----|---------|-----------------------------------------------------------------------------------------------|----------------|---------------|--------------|--------|--------|--------|--|--|--|
| RD | ADC1EN  | MSDAEN                                                                                        | SSDA1EN        | CEX5EN        | MISOEN       | TXD2EN | PWM1EN | GPIOEN |  |  |  |
| WR | ADC1EN  | MSDAEN                                                                                        | SSDA1EN        | CEX5EN        | MISOEN       | TXD2EN | PWM1EN | GPIOEN |  |  |  |
|    | ADC1EN  | ADC cha                                                                                       | innel 1 Enable | bit.          |              |        |        |        |  |  |  |
|    | MSDAEN  |                                                                                               |                |               |              |        |        |        |  |  |  |
|    | SSDA1EN | SSDA1EN=1 enables this pin as I2CSS1 SDA I/O. This must be configured as OD output.           |                |               |              |        |        |        |  |  |  |
|    | CEX5EN  | CEX5EN=1 uses this pin as CCP5 CEX I/O.                                                       |                |               |              |        |        |        |  |  |  |
|    | MISOEN  | MISOEN                                                                                        | =1 uses this p | in as SPI MIS | 0 I/O.       |        |        |        |  |  |  |
|    | TXD2EN  | TXD2EN                                                                                        | =1 uses this p | in as EUART2  | 2 TXD output |        |        |        |  |  |  |
|    | PWM1EN  |                                                                                               |                |               |              |        |        |        |  |  |  |
|    | GPIOEN  | GPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default value. |                |               |              |        |        |        |  |  |  |

## MFCFGP2.3 (0xA073h) GPIO P2.3 Function Configuration Register R/W (0x00)

|    | 7                                                                                     | 6                                                                  | 5                                                                                                                               | 4                                                                                                           | 3                                                                       | 2      | 1              | 0         |
|----|---------------------------------------------------------------------------------------|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--------|----------------|-----------|
| RD | LSEG23                                                                                | TXD3EN                                                             | RXD3EN                                                                                                                          | RXD2EN                                                                                                      | SSNEN                                                                   | TXD4EN | RXD4EN -       | GPIOEN    |
| WR | LSEG23                                                                                | TXD3EN                                                             | RXD3EN                                                                                                                          | RXD2EN                                                                                                      | SSNEN                                                                   | TXD4EN | RXD4EN         | GPIOEN    |
|    | LSEG23<br>XEMGEN<br>RXD2EN<br>RXD3EN<br>RXD4EN<br>TXD3EN<br>TXD4EN<br>SSNEN<br>GPIOEN | XEMGEN<br>RXD2EN<br>RXD2EN<br>RXD2EN<br>TXD3EN<br>TXD4EN<br>SSNEN= | N=1 enables the<br>I=1 uses this p<br>I=1 uses this p<br>I=1 uses this p<br>I=1 uses this p<br>I=1 uses this p<br>I uses this p | his pin as EMC<br>pin as EUART<br>pin as EUART<br>pin as EUART<br>in as EUART<br>n as EUART<br>n as SPI SSN | 3 RXD input.<br>4 RXD input.<br>3 TXD output.<br>4 TXD output<br>input. | И16.   | DISABLE is the | ə default |

#### MFCFGP2.4 (0xA074h) GPIO P2.4 Function Configuration Register R/W (0x00)

|    | 7                                              | 6                          | 5                                                  | 4                                                    | 3                              | 2                                                       | 1              | 0          |
|----|------------------------------------------------|----------------------------|----------------------------------------------------|------------------------------------------------------|--------------------------------|---------------------------------------------------------|----------------|------------|
| RD | LSEG22                                         | SSDA2EN                    | -                                                  | T2EN                                                 | MSDAEN                         | SSDA1EN                                                 | -              | GPIOEN     |
| WR | LSEG22                                         | SSDA1EN                    | -                                                  | T2EN                                                 | MSDAEN                         | SSDA1EN                                                 | -              | GPIOEN     |
|    | LSEG22<br>T2EN<br>MSDAEN<br>SSDA1EN<br>SSDA2EN | T2EN=1<br>MSDAEN<br>SSDA1E | uses this pin a<br>N=1 enables th<br>N=1 enables t | as Timer 2 Inp<br>nis pin as I2CN<br>this pin as I2C | /I SDA I/O. Th<br>SS1 SDA I/O. | utput<br>nis must be co<br>This must be<br>This must be | configured as  | SOD output |
|    | GPIOEN                                         | GPIO Fu                    | nction Enable                                      | Bit. Set this b                                      | it to enable GI                | PIO function.                                           | DISABLE is the | e default  |

value.



## MFCFGP2.5 (0xA075h) GPIO P2.5 Function Configuration Register R/W (0x00)

|    | 7      | 6       | 5       | 4      | 3      | 2       | 1 | 0      |
|----|--------|---------|---------|--------|--------|---------|---|--------|
| RD | LSEG21 | SSCL2EN | PWMCNEN | CEX4EN | MSCLEN | SSCL1EN | - | GPIOEN |
| WR | LSEG21 | SSCL2EN | PWMCNEN | CEX4EN | MSCLEN | SSCL1EN | - | GPIOEN |

LSEG21 LSEG21=1 enables this pin as LED segment 21output

CEX4EN CEX4EN=1 uses this pin as CCP4 CEX I/O.

MSCLENMSCLEN=1 enables this pin as I2CM SCL I/O. This must be configured as OD output.SSCL1ENSSCL1EN=1 enables this pin as I2CSS1 SCL I/O. This must be configured as OD output.SSCL2ENSSCL1EN=1 enables this pin as I2CSS2 SCL I/O. This must be configured as OD output.GPIOENGPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default value.

## MFCFGP2.6 (0xA076h) GPIO P2.6 Function Configuration Register R/W (0x00)

|    | 7      | 6 | 5 | 4      | 3     | 2 | 1 | 0      |
|----|--------|---|---|--------|-------|---|---|--------|
| RD | LSEG20 | - | - | CEX5EN | SSNEN | - | - | GPIOEN |
| WR | LSEG20 | - | - | CEX5EN | SSNEN | - | - | GPIOEN |

LSEG20 LSEG20=1 enables this pin as LED segment 20output.

CEX5EN CEX5EN=1 uses this pin as CCP5 CEX I/O.

SSNEN SSNEN=1 uses this pin as SPI SSN input.

GPIOEN GPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default value.

### MFCFGP2.7 (0xA077h) GPIO P2.7 Function Configuration Register R/W (0x00)

|    | 7                                   | 6                | 5                                | 4                                                                   | 3                        | 2 | 1              | 0         |
|----|-------------------------------------|------------------|----------------------------------|---------------------------------------------------------------------|--------------------------|---|----------------|-----------|
| RD | LSEG19                              | -                | -                                | T2EXEN                                                              | SCKEN                    | - | -              | GPIOEN    |
| WR | LSEG19                              | -                | -                                | T2EXEN                                                              | SCKEN                    | - | -              | GPIOEN    |
|    | LSEG19<br>T2EXEN<br>SCKEN<br>GPIOEN | T2EXEN<br>SCKEN= | =1 enables thi<br>1 uses this pi | s pin as LED s<br>is pin as T2EX<br>n as SPI SCK<br>Bit. Set this b | ( input for Time<br>I/O. |   | DISABLE is the | e default |

## MFCFGP3.0 (0xA078h) GPIO P3.0 Function Configuration Register R/W (0x00)

|    | 7                                      | 6                                                                                             | 5                                                                                                         | 4                                                                                             | 3                                                        | 2                                                                              | 1                              | 0                     |  |
|----|----------------------------------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|----------------------------------------------------------|--------------------------------------------------------------------------------|--------------------------------|-----------------------|--|
| RD | LSEG18                                 | -                                                                                             | -                                                                                                         | CEX2EN                                                                                        | -                                                        | PINT1EN                                                                        | PINT0EN                        | GPIOEN                |  |
| WR | LSEG18                                 | -                                                                                             | -                                                                                                         | CEX2EN                                                                                        | -                                                        | PINT1EN                                                                        | PINT0EN                        | GPIOEN                |  |
|    | LSEG18<br>CEX2EN<br>PINT1EN<br>PINT0EN | CEX2EN<br>Pin Intern<br>PINT1EN<br>can be a<br>Pin Intern<br>PINT0EN                          | I=1 enable this<br>rupt Enable Co<br>I=1 configures<br>ssigned to PIN<br>rupt Enable Co<br>I=1 configures | pin as CCP2<br>ontrol Bit.<br>this pin as ar<br>NT1. And one<br>ontrol Bit.<br>this pin as ar | n input condition<br>pin can be ass<br>n input condition | utput.<br>on to PINT1 in<br>signed to both<br>on to PINT0 in<br>signed to both | PINT0 both Pl<br>terrupt. More | INT1.<br>than one pin |  |
|    | GPIOEN                                 | GPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default value. |                                                                                                           |                                                                                               |                                                          |                                                                                |                                |                       |  |

#### MFCFGP3.1 (0xA079h) GPIO P3.1 Function Configuration Register R/W (0x00)

|                                                                                                                                                 | 7      | 6 | 5 | 4      | 3 | 2       | 1       | 0      |
|-------------------------------------------------------------------------------------------------------------------------------------------------|--------|---|---|--------|---|---------|---------|--------|
| RD                                                                                                                                              | LSEG17 | - | - | CEX3EN | - | PINT1EN | PINT0EN | GPIOEN |
| WR                                                                                                                                              | LSEG17 | - | - | CEX3EN | - | PINT1EN | PINT0EN | GPIOEN |
| LSEG17LSEG17=1 enables this pin as LED segment 17 outputCEX3ENCEX3EN=1 enable this pin as CCP3 CEX I/O.PINT1ENPin Interrupt Enable Control Bit. |        |   |   |        |   |         |         |        |



PINT1EN=1 configures this pin as an input condition to PINT1 interrupt. More than one pin<br/>can be assigned to PINT1. And one pin can be assigned to both PINT0 both PINT1.PINT0ENPin Interrupt Enable Control Bit.<br/>PINT0EN=1 configures this pin as an input condition to PINT0 interrupt. More than one pin<br/>can be assigned to PINT0. And one pin can be assigned to both PINT0 both PINT1.GPIOENGPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default<br/>value.

### MFCFGP3.2 (0xA07Ah) GPIO P3.2 Function Configuration Register R/W (0x00)

|    | 7                                               | 6                                                                                                                                           | 5                                                                                                                                                                                                                 | 4      | 3      | 2       | 1       | 0      |  |  |
|----|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|---------|---------|--------|--|--|
| RD | LSEG16                                          | -                                                                                                                                           | TXD2EN                                                                                                                                                                                                            | CEX4EN | MOSIEN | PINT1EN | PINT0EN | GPIOEN |  |  |
| WR | LSEG16                                          | -                                                                                                                                           | TXD2EN                                                                                                                                                                                                            | CEX4EN | MOSIEN | PINT1EN | PINT0EN | GPIOEN |  |  |
|    | LSEG16<br>TXD2EN<br>CEX4EN<br>MOSIEN<br>PINT1EN | KD2ENTXD2EN=1 uses this pin as EUART2 TXD output.EX4ENCEX4EN=1 enable this pin as CCP4 CEX I/O.OSIENMOSIEN=1 uses this pin as SPI MOSI I/O. |                                                                                                                                                                                                                   |        |        |         |         |        |  |  |
|    | PINT0EN                                         | PINT0EN                                                                                                                                     | Pin Interrupt Enable Control Bit.<br>PINT0EN=1 configures this pin as an input condition to PINT0 interrupt. More than one pin<br>can be assigned to PINT0. And one pin can be assigned to both PINT0 both PINT1. |        |        |         |         |        |  |  |
|    | GPIOEN                                          | GPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default value.                                               |                                                                                                                                                                                                                   |        |        |         |         |        |  |  |

### MFCFGP3.3 (0xA07Bh) GPIO P3.3 Function Configuration Register R/W (0x00)

|    | 7                                               | 6                                                                                                                                         | 5                                                                                                                                                                                                                 | 4      | 3      | 2       | 1       | 0      |  |  |
|----|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|---------|---------|--------|--|--|
| RD | LSEG15                                          | -                                                                                                                                         | RXD2EN                                                                                                                                                                                                            | CEX5EN | MISOEN | PINT1EN | PINT0EN | GPIOEN |  |  |
| WR | LSEG15                                          | -                                                                                                                                         | RXD2EN                                                                                                                                                                                                            | CEX5EN | MISOEN | PINT1EN | PINT0EN | GPIOEN |  |  |
|    | LSEG15<br>RXD2EN<br>CEX5EN<br>MISOEN<br>PINT1EN | KD2ENRXD2EN=1 uses this pin as EUART2 RXD input.EX5ENCEX5EN=1 enable this pin as CCP5 CEX I/O.SOENMISOEN=1 uses this pin as SPI MISO I/O. |                                                                                                                                                                                                                   |        |        |         |         |        |  |  |
|    | PINTOEN                                         | PINT0EN                                                                                                                                   | Pin Interrupt Enable Control Bit.<br>PINT0EN=1 configures this pin as an input condition to PINT0 interrupt. More than one pin<br>can be assigned to PINT0. And one pin can be assigned to both PINT0 both PINT1. |        |        |         |         |        |  |  |
|    | GPIOEN                                          | GPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default value.                                             |                                                                                                                                                                                                                   |        |        |         |         |        |  |  |

#### MFCFGP3.4 (0xA07Ch) GPIO P3.4 Function Configuration Register R/W (0x00)

|    | 7       | 6                                                                                                                            | 5                                                                               | 4           | 3                | 2               | 1             | 0            |  |  |  |
|----|---------|------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------------|------------------|-----------------|---------------|--------------|--|--|--|
| RD | LSEG14  | -                                                                                                                            | -                                                                               | CEX5EN      | -                | PINT1EN         | PINT0EN       | GPIOEN       |  |  |  |
| WR | LSEG14  | -                                                                                                                            | -                                                                               | CEX5EN      | -                | PINT1EN         | PINT0EN       | GPIOEN       |  |  |  |
|    | LSEG14  |                                                                                                                              | LSEG14=1 and DIGMODE=0 enables this pin as LED segment 14 output.               |             |                  |                 |               |              |  |  |  |
|    |         | LSEG14                                                                                                                       | LSEG14=1 and DIGMODE=1 enables this pin as LED digit 14 output.                 |             |                  |                 |               |              |  |  |  |
|    | PINT1EN | Pin Interrupt Enable Control Bit.                                                                                            |                                                                                 |             |                  |                 |               |              |  |  |  |
|    |         | PINT1EN=1 configures this pin as an input condition to PINT1 interrupt. More than one pin                                    |                                                                                 |             |                  |                 |               |              |  |  |  |
|    |         | can be a                                                                                                                     | can be assigned to PINT1. And one pin can be assigned to both PINT0 both PINT1. |             |                  |                 |               |              |  |  |  |
|    | PINT0EN | Pin Interr                                                                                                                   | upt Enable Co                                                                   | ontrol Bit. |                  | 0               |               |              |  |  |  |
|    |         |                                                                                                                              | •                                                                               |             | n input conditio | on to PINT0 int | terrupt. More | than one pin |  |  |  |
|    |         |                                                                                                                              |                                                                                 |             |                  |                 |               |              |  |  |  |
|    | CEX5EN  | can be assigned to PINT0. And one pin can be assigned to both PINT0 both PINT1.<br>CEX5EN=1 enable this pin as CCP5 CEX I/O. |                                                                                 |             |                  |                 |               |              |  |  |  |
|    | GPIOEN  | •                                                                                                                            |                                                                                 |             |                  |                 |               |              |  |  |  |
|    |         | value.                                                                                                                       |                                                                                 |             |                  |                 |               |              |  |  |  |



## MFCFGP3.5 (0xA07Dh) GPIO P3.5 Function Configuration Register R/W (0x00)

|                                                                                                      |                                                                                                                                                                           |                                                                                                                                                                           |                | -           | - |         |         |        |  |
|------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------|---|---------|---------|--------|--|
|                                                                                                      | 7                                                                                                                                                                         | 6                                                                                                                                                                         | 5              | 4           | 3 | 2       | 1       | 0      |  |
| RD                                                                                                   | LSEG13                                                                                                                                                                    | -                                                                                                                                                                         | -              | CEX4EN      | - | PINT1EN | PINT0EN | GPIOEN |  |
| WR                                                                                                   | LSEG13                                                                                                                                                                    | -                                                                                                                                                                         | -              | CEX4EN      | - | PINT1EN | PINT0EN | GPIOEN |  |
|                                                                                                      | LSEG13 LSEG13=1 and DIGMODE=0 enables this pin as LED segment 13 output.<br>LSEG13=1 and DIGMODE=1 enables this pin as LED digit 13 output.                               |                                                                                                                                                                           |                |             |   |         |         |        |  |
| CEX4EN CEX4EN=1 enable this pin as CCP4 CEX I/O.                                                     |                                                                                                                                                                           |                                                                                                                                                                           |                |             |   |         |         |        |  |
|                                                                                                      | PINT1EN Pin Interrupt Enable Control Bit.                                                                                                                                 |                                                                                                                                                                           |                |             |   |         |         |        |  |
|                                                                                                      |                                                                                                                                                                           | PINT1EN=1 configures this pin as an input condition to PINT1 interrupt. More than one pin can be assigned to PINT1. And one pin can be assigned to both PINT0 both PINT1. |                |             |   |         |         |        |  |
|                                                                                                      | PINT0EN                                                                                                                                                                   | Pin Interi                                                                                                                                                                | rupt Enable Co | ontrol Bit. |   | -       |         |        |  |
|                                                                                                      | PINT0EN=1 configures this pin as an input condition to PINT0 interrupt. More than one pin can be assigned to PINT0. And one pin can be assigned to both PINT0 both PINT1. |                                                                                                                                                                           |                |             |   |         |         |        |  |
| GPIOEN GPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default value. |                                                                                                                                                                           |                                                                                                                                                                           |                |             |   |         |         |        |  |

#### MFCFGP3.6 (0xA07Eh) GPIO P3.6 Function Configuration Register R/W (0x00)

|    | 7       | 6                                                                                                                                                                                                                                                                                                       | 5                                                                                                                                                                         | 4      | 3 | 2       | 1       | 0      |  |  |
|----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---|---------|---------|--------|--|--|
| RD | LSEG11  | -                                                                                                                                                                                                                                                                                                       | -                                                                                                                                                                         | CEX3EN | - | PINT1EN | PINT0EN | GPIOEN |  |  |
| WR | LSEG11  | -                                                                                                                                                                                                                                                                                                       | -                                                                                                                                                                         | CEX3EN | - | PINT1EN | PINT0EN | GPIOEN |  |  |
|    | LSEG11  | LSEG11=1 and DIGMODE=0 enables this pin as LED segment 11 output.<br>LSEG11=1 and DIGMODE=1 enables this pin as LED digit 11 output.                                                                                                                                                                    |                                                                                                                                                                           |        |   |         |         |        |  |  |
|    | CEX3EN  |                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                           |        |   |         |         |        |  |  |
|    | PINT1EN | Pin Interi                                                                                                                                                                                                                                                                                              | Pin Interrupt Enable Control Bit.                                                                                                                                         |        |   |         |         |        |  |  |
|    |         | can be a                                                                                                                                                                                                                                                                                                | PINT1EN=1 configures this pin as an input condition to PINT1 interrupt. More than one pin can be assigned to PINT1. And one pin can be assigned to both PINT0 both PINT1. |        |   |         |         |        |  |  |
|    | PINT0EN |                                                                                                                                                                                                                                                                                                         | upt Enable Co                                                                                                                                                             |        |   |         |         |        |  |  |
|    | GPIOEN  | <ul> <li>PINT0EN=1 configures this pin as an input condition to PINT0 interrupt. More than one pin can be assigned to PINT0. And one pin can be assigned to both PINT0 both PINT1.</li> <li>EN GPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default value.</li> </ul> |                                                                                                                                                                           |        |   |         |         |        |  |  |

#### MFCFGP3.7 (0xA07Fh) GPIO P3.7 Function Configuration Register R/W (0x00)

|    | 7       | 6                                                                                                                                                                                                                                                                                | 5                                                                                                                                                                         | 4           | 3 | 2       | 1       | 0      |  |  |  |
|----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---|---------|---------|--------|--|--|--|
| RD | LSEG9   | -                                                                                                                                                                                                                                                                                | -                                                                                                                                                                         | CEX2EN      | - | PINT1EN | PINT0EN | GPIOEN |  |  |  |
| WR | LSEG9   | -                                                                                                                                                                                                                                                                                | -                                                                                                                                                                         | CEX2EN      | - | PINT1EN | PINT0EN | GPIOEN |  |  |  |
|    | LSEG9   |                                                                                                                                                                                                                                                                                  | LSEG9=1 and DIGMODE=0 enables this pin as LED segment 9 output.<br>LSEG9=1 and DIGMODE=1 enables this pin as LED digit 9 output.                                          |             |   |         |         |        |  |  |  |
|    | CEX2EN  |                                                                                                                                                                                                                                                                                  | CEX2EN=1 enable this pin as CCP2 CEX I/O.                                                                                                                                 |             |   |         |         |        |  |  |  |
|    | PINT1EN |                                                                                                                                                                                                                                                                                  | Pin Interrupt Enable Control Bit.                                                                                                                                         |             |   |         |         |        |  |  |  |
|    |         |                                                                                                                                                                                                                                                                                  | PINT1EN=1 configures this pin as an input condition to PINT1 interrupt. More than one pin can be assigned to PINT1. And one pin can be assigned to both PINT0 both PINT1. |             |   |         |         |        |  |  |  |
|    | PINT0EN | Pin Interi                                                                                                                                                                                                                                                                       | rupt Enable Co                                                                                                                                                            | ontrol Bit. |   | -       |         |        |  |  |  |
|    | GPIOEN  | PINT0EN=1 configures this pin as an input condition to PINT0 interrupt. More than one pin<br>can be assigned to PINT0. And one pin can be assigned to both PINT0 both PINT1.<br>GPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default<br>value. |                                                                                                                                                                           |             |   |         |         |        |  |  |  |

## MFCFGP4.0 (0xA0D0h) GPIO P4.0 Function Configuration Register R/W (0x00)

|    | 7                                                                                                                                      | 6 | 5 | 4      | 3 | 2       | 1       | 0      |  |
|----|----------------------------------------------------------------------------------------------------------------------------------------|---|---|--------|---|---------|---------|--------|--|
| RD | LSEG7                                                                                                                                  | - | - | CEX1EN | - | PINT1EN | PINT0EN | GPIOEN |  |
| WR | LSEG7                                                                                                                                  | - | - | CEX1EN | - | PINT1EN | PINT0EN | GPIOEN |  |
|    | LSEG7 LSEG7=1 and DIGMODE=0 enables this pin as LED segment 7 output.<br>LSEG7=1 and DIGMODE=1 enables this pin as LED digit 7 output. |   |   |        |   |         |         |        |  |
|    | CEX1ENCEX1EN=1 enable this pin as CCP1 CEX I/O.PINT1ENPin Interrupt Enable Control Bit.                                                |   |   |        |   |         |         |        |  |



PINT1EN=1 configures this pin as an input condition to PINT1 interrupt. More than one pin<br/>can be assigned to PINT1. And one pin can be assigned to both PINT0 both PINT1.PINT0ENPin Interrupt Enable Control Bit.<br/>PINT0EN=1 configures this pin as an input condition to PINT0 interrupt. More than one pin<br/>can be assigned to PINT0. And one pin can be assigned to both PINT0 both PINT1.GPIOENGPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default<br/>value.

## MFCFGP4.1 (0xA0D1h) GPIO P4.1 Function Configuration Register R/W (0x00)

|    | 7       | 6                                                                                                                                                                                                                 | 5                                                                                                                                                                                                                 | 4      | 3 | 2       | 1       | 0      |  |  |
|----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---|---------|---------|--------|--|--|
| RD | LSEG5   | -                                                                                                                                                                                                                 | -                                                                                                                                                                                                                 | CEX0EN | - | PINT1EN | PINT0EN | GPIOEN |  |  |
| WR | LSEG5   | -                                                                                                                                                                                                                 | -                                                                                                                                                                                                                 | CEX0EN | - | PINT1EN | PINT0EN | GPIOEN |  |  |
|    | LSEG5   | LSEG5=1 and DIGMODE=0 enables this pin as LED segment 5 output.<br>LSEG5=1 and DIGMODE=1 enables this pin as LED digit 5 output.                                                                                  |                                                                                                                                                                                                                   |        |   |         |         |        |  |  |
|    | CEX0EN  |                                                                                                                                                                                                                   | CEX0EN=1 enable this pin as CCP0 CEX I/O.                                                                                                                                                                         |        |   |         |         |        |  |  |
|    | PINT1EN | PINT1EN                                                                                                                                                                                                           | Pin Interrupt Enable Control Bit.<br>PINT1EN=1 configures this pin as an input condition to PINT1 interrupt. More than one pin<br>can be assigned to PINT1. And one pin can be assigned to both PINT0 both PINT1. |        |   |         |         |        |  |  |
|    | PINT0EN | Pin Interrupt Enable Control Bit.<br>PINT0EN=1 configures this pin as an input condition to PINT0 interrupt. More than one pin<br>can be assigned to PINT0. And one pin can be assigned to both PINT0 both PINT1. |                                                                                                                                                                                                                   |        |   |         |         |        |  |  |
|    | GPIOEN  |                                                                                                                                                                                                                   |                                                                                                                                                                                                                   |        |   |         |         |        |  |  |

### MFCFGP4.2 (0xA0D2h) GPIO P4.2 Function Configuration Register R/W (0x00)

|    | 7                                                                                                                                                                            | 6                                                                                                                              | 5 | 4      | 3 | 2       | 1       | 0      |  |  |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|---|--------|---|---------|---------|--------|--|--|
| RD | LSEG3                                                                                                                                                                        | -                                                                                                                              | - | TXD0EN | - | PINT1EN | PINT0EN | GPIOEN |  |  |
| WR | IR LSEG3 TXD0EN - PINT1EN PINT0EN GPIOE                                                                                                                                      |                                                                                                                                |   |        |   |         |         |        |  |  |
|    | LSEG3                                                                                                                                                                        | LSEG3=1 and DIGMODE=0 enables this pin as LED segment 3 output.                                                                |   |        |   |         |         |        |  |  |
|    | TXD0EN                                                                                                                                                                       |                                                                                                                                |   |        |   |         |         |        |  |  |
|    | PINT1EN                                                                                                                                                                      | Pin Interrupt Enable Control Bit.<br>PINT1EN=1 configures this pin as an input condition to PINT1 interrupt. More than one pin |   |        |   |         |         |        |  |  |
|    |                                                                                                                                                                              |                                                                                                                                |   |        |   |         |         |        |  |  |
|    | PINT0EN                                                                                                                                                                      | can be assigned to PINT1. And one pin can be assigned to both PINT0 both PINT1.<br>NT0EN Pin Interrupt Enable Control Bit.     |   |        |   |         |         |        |  |  |
|    | PINT0EN=1 configures this pin as an input condition to PINT0 interrupt. More than one pin<br>can be assigned to PINT0. And one pin can be assigned to both PINT0 both PINT1. |                                                                                                                                |   |        |   |         |         |        |  |  |
|    | GPIOEN                                                                                                                                                                       |                                                                                                                                |   |        |   |         |         |        |  |  |

#### MFCFGP4.3 (0xA0D3h) GPIO P4.3 Function Configuration Register R/W (0x00)

|    |                                                                                                      |                                                                                           |                |             | -              |                |               |       |  |  |
|----|------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|----------------|-------------|----------------|----------------|---------------|-------|--|--|
|    | 7                                                                                                    | 6                                                                                         | 5              | 4           | 3              | 2              | 1             | 0     |  |  |
| RD | LSEG1 BZEN - PINT1EN PINT0EN GPIOE                                                                   |                                                                                           |                |             |                |                |               |       |  |  |
| WR | LSEG1 BZEN - PINT1EN PINT0EN GPIOE                                                                   |                                                                                           |                |             |                |                |               |       |  |  |
|    | LSEG1                                                                                                | 1 5 1                                                                                     |                |             |                |                |               |       |  |  |
|    | LSEG1=1 and DIGMODE=1 enables this pin as LED digit 1 output.                                        |                                                                                           |                |             |                |                |               |       |  |  |
|    | BZEN BZEN =1 uses this pin as buzzer output                                                          |                                                                                           |                |             |                |                |               |       |  |  |
|    | PINT1EN                                                                                              |                                                                                           |                |             |                |                |               |       |  |  |
|    |                                                                                                      | PINT1EN=1 configures this pin as an input condition to PINT1 interrupt. More than one pin |                |             |                |                |               |       |  |  |
|    |                                                                                                      | can be a                                                                                  | ssigned to PIN | T1. And one | pin can be ass | signed to both | PINT0 both PI | INT1. |  |  |
|    | PINT0EN                                                                                              | Pin Inter                                                                                 | rupt Enable Co | ontrol Bit. |                | 0              |               |       |  |  |
|    |                                                                                                      | PINT0EN=1 configures this pin as an input condition to PINT0 interrupt. More than one pin |                |             |                |                |               |       |  |  |
|    | can be assigned to PINTO. And one pin can be assigned to both PINTO both PINT1.                      |                                                                                           |                |             |                |                |               |       |  |  |
|    |                                                                                                      |                                                                                           |                |             |                |                |               |       |  |  |
|    | GPIOEN GPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default value. |                                                                                           |                |             |                |                |               |       |  |  |
|    |                                                                                                      |                                                                                           |                |             |                |                |               |       |  |  |



## MFCFGP4.4 (0xA0D4h) GPIO P4.4 Function Configuration Register R/W (0x00)

|    |                                                                                                                                                                                  |                                                                                                                                                                              |                               | - | - |   |   |   |  |  |  |  |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|---|---|---|---|---|--|--|--|--|
|    | 7                                                                                                                                                                                | 6                                                                                                                                                                            | 5                             | 4 | 3 | 2 | 1 | 0 |  |  |  |  |
| RD | LSEG0                                                                                                                                                                            | -                                                                                                                                                                            | RXD2EN - PINT1EN PINT0EN GPIO |   |   |   |   |   |  |  |  |  |
| WR | LSEG0                                                                                                                                                                            | RXD2EN - PINT1EN PINT0EN GPIOEN                                                                                                                                              |                               |   |   |   |   |   |  |  |  |  |
|    | LSEG0                                                                                                                                                                            | LSEG0=1 and DIGMODE=0 enables this pin as LED segment 0 output.<br>LSEG0=1 and DIGMODE=1 enables this pin as LED digit 0 output.                                             |                               |   |   |   |   |   |  |  |  |  |
|    | RXD2EN RXD2EN =1 use this pin as RXD input for EUART2                                                                                                                            |                                                                                                                                                                              |                               |   |   |   |   |   |  |  |  |  |
|    | PINT1EN                                                                                                                                                                          |                                                                                                                                                                              |                               |   |   |   |   |   |  |  |  |  |
|    |                                                                                                                                                                                  | PINT1EN=1 configures this pin as an input condition to PINT1 interrupt. More than one pin<br>can be assigned to PINT1. And one pin can be assigned to both PINT0 both PINT1. |                               |   |   |   |   |   |  |  |  |  |
|    | PINT0EN                                                                                                                                                                          |                                                                                                                                                                              |                               |   |   |   |   |   |  |  |  |  |
|    | PINT0EN=1 configures this pin as an input condition to PINT0 interrupt. More than one pin                                                                                        |                                                                                                                                                                              |                               |   |   |   |   |   |  |  |  |  |
|    | can be assigned to PINT0. And one pin can be assigned to both PINT0 both PINT1.<br>GPIOEN GPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default |                                                                                                                                                                              |                               |   |   |   |   |   |  |  |  |  |
|    |                                                                                                                                                                                  | GPIOEN GPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default value.                                                                         |                               |   |   |   |   |   |  |  |  |  |

#### MFCFGP4.5 (0xA0D5h) GPIO P4.5 Function Configuration Register R/W (0x00)

|    | 7       | 6                                                                                             | 5                                                                                                                                                                                                                 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----|---------|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|---|---|--|--|--|
| RD | LSEG2   | TXD2EN - PINT1EN PINT0EN GPI                                                                  |                                                                                                                                                                                                                   |   |   |   |   |   |  |  |  |
| WR | LSEG2   | TXD2EN - PINT1EN PINT0EN GPI                                                                  |                                                                                                                                                                                                                   |   |   |   |   |   |  |  |  |
|    | LSEG2   |                                                                                               | LSEG2=1 and DIGMODE=0 enables this pin as LED segment 2 output.<br>LSEG2=1 and DIGMODE=1 enables this pin as LED digit 2 output.                                                                                  |   |   |   |   |   |  |  |  |
|    | TXD2EN  | TXD2EN                                                                                        | TXD2EN=1 use this pin as TXD output for EUART2                                                                                                                                                                    |   |   |   |   |   |  |  |  |
|    | PINT1EN | PINT1EN                                                                                       | Pin Interrupt Enable Control Bit.<br>PINT1EN=1 configures this pin as an input condition to PINT1 interrupt. More than one pin<br>can be assigned to PINT1. And one pin can be assigned to both PINT0 both PINT1. |   |   |   |   |   |  |  |  |
|    | PINT0EN | PINT0EN                                                                                       | Pin Interrupt Enable Control Bit.<br>PINT0EN=1 configures this pin as an input condition to PINT0 interrupt. More than one pin<br>can be assigned to PINT0. And one pin can be assigned to both PINT0 both PINT1  |   |   |   |   |   |  |  |  |
|    | GPIOEN  | GPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default value. |                                                                                                                                                                                                                   |   |   |   |   |   |  |  |  |

#### MFCFGP4.6 (0xA0D6h) GPIO P4.6 Function Configuration Register R/W (0x00)

|    | 7                                     | 6                                                                                                                                                                                                                                                               | 5                                                                                                                                                                         | 4           | 3 | 2       | 1       | 0      |  |  |
|----|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---|---------|---------|--------|--|--|
| RD | LSEG4                                 | -                                                                                                                                                                                                                                                               | -                                                                                                                                                                         | PWM0EN      | - | PINT1EN | PINT0EN | GPIOEN |  |  |
| WR | /R LSEG4 PWM0EN - PINT1EN PINT0EN GPI |                                                                                                                                                                                                                                                                 |                                                                                                                                                                           |             |   |         |         |        |  |  |
|    | LSEG4                                 |                                                                                                                                                                                                                                                                 | LSEG4=1 and DIGMODE=0 enables this pin as LED segment 4 output.                                                                                                           |             |   |         |         |        |  |  |
|    |                                       | LSEG4=1 and DIGMODE=1 enables this pin as LED digit 4 output.                                                                                                                                                                                                   |                                                                                                                                                                           |             |   |         |         |        |  |  |
|    | PWM0EN                                | PWM0EN =1 use this pin as PWM0 output                                                                                                                                                                                                                           |                                                                                                                                                                           |             |   |         |         |        |  |  |
|    | PINT1EN                               | Pin Interi                                                                                                                                                                                                                                                      | Pin Interrupt Enable Control Bit.                                                                                                                                         |             |   |         |         |        |  |  |
|    |                                       |                                                                                                                                                                                                                                                                 | PINT1EN=1 configures this pin as an input condition to PINT1 interrupt. More than one pin can be assigned to PINT1. And one pin can be assigned to both PINT0 both PINT1. |             |   |         |         |        |  |  |
|    | PINT0EN                               | Pin Interi                                                                                                                                                                                                                                                      | upt Enable Co                                                                                                                                                             | ontrol Bit. |   | -       |         |        |  |  |
|    | GPIOEN                                | PINT0EN=1 configures this pin as an input condition to PINT0 interrupt. More than one pin can be assigned to PINT0. And one pin can be assigned to both PINT0 both PINT1 GPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default |                                                                                                                                                                           |             |   |         |         |        |  |  |
|    |                                       | value.                                                                                                                                                                                                                                                          |                                                                                                                                                                           |             |   |         |         |        |  |  |

## MFCFGP4.7 (0xA0D7h) GPIO P4.7 Function Configuration Register R/W (0x00)

|    | 7                                                                                                                                      | 6 | 5 | 4      | 3 | 2       | 1       | 0      |
|----|----------------------------------------------------------------------------------------------------------------------------------------|---|---|--------|---|---------|---------|--------|
| RD | LSEG6                                                                                                                                  | - | - | PWM1EN | - | PINT1EN | PINT0EN | GPIOEN |
| WR | LSEG6                                                                                                                                  | - | - | PWM1EN | - | PINT1EN | PINT0EN | GPIOEN |
|    | LSEG6 LSEG6=1 and DIGMODE=0 enables this pin as LED segment 6 output.<br>LSEG6=1 and DIGMODE=1 enables this pin as LED digit 6 output. |   |   |        |   |         |         |        |
|    | PWM1ENPWM1EN =1 use this pin as PWM1 outputPINT1ENPin Interrupt Enable Control Bit.                                                    |   |   |        |   |         |         |        |



PINT1EN=1 configures this pin as an input condition to PINT1 interrupt. More than one pin<br/>can be assigned to PINT1. And one pin can be assigned to both PINT0 both PINT1.PINT0ENPin Interrupt Enable Control Bit.<br/>PINT0EN=1 configures this pin as an input condition to PINT0 interrupt. More than one pin<br/>can be assigned to PINT0. And one pin can be assigned to both PINT0 both PINT1GPIOENGPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default<br/>value.

### MFCFGP5.0 (0xA0D8h) GPIO P5.0 Function Configuration Register R/W (0x00)

|    | 7     | 6 | 5 | 4      | 3 | 2 | 1 | 0      |
|----|-------|---|---|--------|---|---|---|--------|
| RD | LSEG8 | - | - | MOSIEN | - | - | - | GPIOEN |
| WR | LSEG8 | - | - | MOSIEN | - | - | - | GPIOEN |
|    |       |   |   |        |   |   |   |        |

LSEG8LSEG8=1 and DIGMODE=0 enables this pin as LED segment 8 output.LSEG8=1 and DIGMODE=1 enables this pin as LED digit 8 output.MOSIENMOSIENGPIOENGPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default

### MFCFGP5.1 (0xA0D9h) GPIO P5.1 Function Configuration Register R/W (0x00)

value.

|    | 7                                                                                                                                           | 6 | 5 | 4      | 3 | 2 | 1 | 0      |
|----|---------------------------------------------------------------------------------------------------------------------------------------------|---|---|--------|---|---|---|--------|
| RD | LSEG10                                                                                                                                      | - | - | MISOEN | - | - | - | GPIOEN |
| WR | LSEG10                                                                                                                                      | - | - | MISOEN | - | - | - | GPIOEN |
|    | LSEG10 LSEG10=1 and DIGMODE=0 enables this pin as LED segment 10 output.<br>LSEG10=1 and DIGMODE=1 enables this pin as LED digit 10 output. |   |   |        |   |   |   |        |
|    | MISOEN MISOEN =1 uses this pin as SPI MISO I/O                                                                                              |   |   |        |   |   |   |        |
|    | GPIOEN GPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default value.                                        |   |   |        |   |   |   |        |

#### MFCFGP5.2 (0xA0DAh) GPIO P5.2 Function Configuration Register R/W (0x00)

|    | 7      | 6 | 5 | 4    | 3     | 2 | 1 | 0      |
|----|--------|---|---|------|-------|---|---|--------|
| RD | LSEG12 | - | - | T2EN | SCKEN | - | - | GPIOEN |
| WR | LSEG12 | - | - | T2EN | SCKEN | - | - | GPIOEN |
|    |        |   |   |      |       |   |   |        |

| LSEG12 | LSEG12=1 and DIGMODE=0 enables this pin as LED segment 12 output.                      |
|--------|----------------------------------------------------------------------------------------|
|        | LSEG12=1 and DIGMODE=1 enables this pin as LED digit 12 output.                        |
| T2EN   | T2EN=1 uses this pin as Timer 2 Input.                                                 |
| SCKEN  | SCKEN =1 uses this pin as SPI SCK I/O                                                  |
| GPIOEN | GPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default |
|        | value.                                                                                 |

#### MFCFGP5.3 (0xA0DBh) GPIO P5.3 Function Configuration Register R/W (0x00)

|                                                                                                                                                                                                                                                                                | •     |   |   | • | - |   |   |           |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---|---|---|---|---|---|-----------|--|
|                                                                                                                                                                                                                                                                                | 7     | 6 | 5 | 4 | 3 | 2 | 1 | 0         |  |
| RD                                                                                                                                                                                                                                                                             | LCOM0 | - | - | - | - | - | - | GPIOEN    |  |
| WR                                                                                                                                                                                                                                                                             | LCOM0 | - | - | - | - | - | - | GPIOEN    |  |
| LCOM0         LCOM0=1 and DIGMODE=0 enables this pin as LED common0 output.           LCOM0=1 and DIGMODE=1 enables this pin as LED d-segment 0 output.           GPIOEN         GPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default value. |       |   |   |   |   |   |   | e default |  |
|                                                                                                                                                                                                                                                                                |       |   |   |   |   |   |   |           |  |

### MFCFGP5.4 (0xA0DCh) GPIO P5.4 Function Configuration Register R/W (0x00)

|    | 7                                                                                                                                    | 6 | 5 | 4 | 3 | 2 | 1 | 0      |
|----|--------------------------------------------------------------------------------------------------------------------------------------|---|---|---|---|---|---|--------|
| RD | LCOM1                                                                                                                                | - | - | - | - | - | - | GPIOEN |
| WR | LCOM1                                                                                                                                | - | - | - | - | - | - | GPIOEN |
|    | LCOM1 =1 and DIGMODE=0 enables this pin as LED common 1 output.<br>LCOM1=1 and DIGMODE=1 enables this pin as LED d-segment 1 output. |   |   |   |   |   |   |        |
|    | GPIOEN GPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default value.                                 |   |   |   |   |   |   |        |



| MFCFC           | MFCFGP5.5 (0xA0DDh) GPIO P5.5 Function Configuration Register R/W (0x00) |   |   |   |   |   |   |        |  |  |  |  |  |
|-----------------|--------------------------------------------------------------------------|---|---|---|---|---|---|--------|--|--|--|--|--|
| 7 6 5 4 3 2 1 0 |                                                                          |   |   |   |   |   |   |        |  |  |  |  |  |
| RD              | LCOM2                                                                    | - | - | - | - | - | - | GPIOEN |  |  |  |  |  |
| WR              | LCOM2                                                                    | - | - | - | - | - | - | GPIOEN |  |  |  |  |  |

LCOM2 LCOM2=1 and DIGMODE=0 enables this pin as LED common 2 output.

GPIOEN LCOM2=1 and DIGMODE=1 enables this pin as LED d-segment 2 output. GPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is

GPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default value.

### MFCFGP5.6 (0xA0DEh) GPIO P5.6 Function Configuration Register R/W (0x00)

|    | 7                                                                                                                                         | 6 | 5 | 4 | 3 | 2 | 1 | 0      |  |
|----|-------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|---|---|---|--------|--|
| RD | LCOM3                                                                                                                                     | - | - | - | - | - | - | GPIOEN |  |
| WR | LCOM3                                                                                                                                     | - | - | - | - | - | - | GPIOEN |  |
| l  | LCOM3 LCOM3=1 and DIGMODE=0 enables this pin as LED common 3 output.<br>LCOM3=1 and DIGMODE=1 enables this pin as LED d-segment 3 output. |   |   |   |   |   |   |        |  |

GPIOEN GPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default

### MFCFGP5.7 (0xA0DFh) GPIO P5.7 Function Configuration Register R/W (0x00)

value.

|    | 7     | 6                                                              | 5 | 4 | 3 | 2 | 1 | 0      |  |  |
|----|-------|----------------------------------------------------------------|---|---|---|---|---|--------|--|--|
| RD | LCOM4 | LSEG31                                                         | - | - | - | - | - | GPIOEN |  |  |
| WR | LCOM4 | LSEG31                                                         | - | - | - | - | - | GPIOEN |  |  |
|    | LCOM4 | LCOM4=1 and DIGMODE=0 enables this pin as LED common 4 output. |   |   |   |   |   |        |  |  |

LCOM4=1 and DIGMODE=1 enables this pin as LED d-segment 4 output. LSEG31 LSEG31=1 enables this pin as LED segment 31 output. GPIOEN GPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default value.

#### MFCFGP6.0 (0xA0B8h) GPIO P6.0 Function Configuration Register R/W (0x00)

|    | 7     | 6      | 5      | 4      | 3    | 2 | 1 | 0      |
|----|-------|--------|--------|--------|------|---|---|--------|
| RD | LCOM5 | LSEG30 | RXD2EN | CEX5EN | BZEN | - | - | GPIOEN |
| WR | LCOM5 | LSEG30 | RXD2EN | CEX5EN | BZEN | - | - | GPIOEN |

| LCOM5  | LCOM5=1 and DIGMODE=0 enables this pin as LED common 5 output.                                |
|--------|-----------------------------------------------------------------------------------------------|
|        | LCOM5=1 and DIGMODE=1 enables this pin as LED d-segment 5 output.                             |
| LSEG30 | LSEG30=1 enables this pin as LED segment 30 output.                                           |
| RXD2EN | RXD2EN=1 use this pin as RXD input for EUART2                                                 |
| CEX5EN | CEX5EN=1 uses this pin as CCP5 CEX I/O                                                        |
| BZEN   | BZEN=1 uses this pin as buzzer output                                                         |
| GPIOEN | GPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default value. |

#### MFCFGP6.1 (0xA0B9h) GPIO P6.1 Function Configuration Register R/W (0x00)

|    | 7      | 6                                                                                                                                   | 5                                 | 4              | 3            | 2       | 1 | 0      |  |  |  |  |
|----|--------|-------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|----------------|--------------|---------|---|--------|--|--|--|--|
| RD | LCOM6  | LSEG29                                                                                                                              | TXD2EN                            | CEX4EN         | PWM0EN       | -       | - | GPIOEN |  |  |  |  |
| WR | LCOM6  | LSEG29                                                                                                                              | SEG29 TXD2EN CEX4EN PWM0EN GPIOEN |                |              |         |   |        |  |  |  |  |
|    | LCOM6  | LCOM6=1 and DIGMODE=0 enables this pin as LED common 6 output.<br>LCOM6=1 and DIGMODE=1 enables this pin as LED d-segment 6 output. |                                   |                |              |         |   |        |  |  |  |  |
|    | LSEG29 | LSEG29                                                                                                                              | =1 enables th                     | his pin as LED | segment 29 d | output. |   |        |  |  |  |  |
|    | TXD2EN | TXD2EN                                                                                                                              | =1 uses this p                    | in as EUART2   | 2 TXD output |         |   |        |  |  |  |  |
|    | CEX4EN | CEX4EN                                                                                                                              | =1 uses this p                    | oin as CCP4 C  | EX I/O       |         |   |        |  |  |  |  |
|    | PWM0EN | PWM0EN =1 uses this pin as PWM0 output                                                                                              |                                   |                |              |         |   |        |  |  |  |  |
|    | GPIOEN | GPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default value.                                       |                                   |                |              |         |   |        |  |  |  |  |



## MFCFGP6.2 (0xA0BAh) GPIO P6.2 Function Configuration Register R/W (0x00)

|    | 7     | 6      | 5     | 4      | 3      | 2 | 1 | 0      |
|----|-------|--------|-------|--------|--------|---|---|--------|
| RD | LCOM7 | LSEG28 | SSNEN | CEX3EN | PWM1EN | - | - | GPIOEN |
| WR | LCOM7 | LSEG28 | SSNEN | CEX3EN | PWM1EN | - | - | GPIOEN |

| LCOM7  | LCOM7=1 and DIGMODE=0 enables this pin as LED common 7 output.                                |
|--------|-----------------------------------------------------------------------------------------------|
|        | LCOM7=1 and DIGMODE=1 enables this pin as LED d-segment 7 output.                             |
| LSEG28 | LSEG28=1 enables this pin as LED segment 28 output.                                           |
| SSNEN  | SSNEN =1 uses this pin as SPI SSN I/O                                                         |
| CEX3EN | CEX3EN=1 uses this pin as CCP3 CEX I/O                                                        |
| PWM1EN | PWM0EN =1 uses this pin as PWM1 output                                                        |
| GPIOEN | GPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default value. |

### MFCFGP6.3 (0xA0BBh) GPIO P6.3 Function Configuration Register R/W (0x00)

|    | 7                                                      | 6                                    | 5                                                                      | 4                                                                  | 3                       | 2      | 1              | 0         |  |  |
|----|--------------------------------------------------------|--------------------------------------|------------------------------------------------------------------------|--------------------------------------------------------------------|-------------------------|--------|----------------|-----------|--|--|
| RD | LSEG27                                                 | BZEN                                 | RXD2EN                                                                 | CEX2EN                                                             | MISOEN                  | TXD4EN | RXD4EN         | GPIOEN    |  |  |
| WR | LSEG27                                                 | BZEN                                 | BZEN RXD2EN CEX2EN MISOEN TXD4EN RXD4EN GPIOEN                         |                                                                    |                         |        |                |           |  |  |
|    | LSEG26<br>BZEN<br>RXD2EN<br>CEX2EN<br>MISOEN<br>GPIOEN | BZEN=1<br>RXD2EN<br>CEX2EN<br>MISOEN | use this pin a<br>l=1 use this pi<br>l=1 uses this p<br>=1 uses this p | s buzzer outpu<br>n as RXD inpu<br>vin as CCP2 C<br>vin as SPI MIS | ut for EUART2<br>EX I/O |        | DISABLE is the | e default |  |  |

### MFCFGP6.4 (0xA0BCh) GPIO P6.4 Function Configuration Register R/W (0x00)

|    | 7                                                        | 6                                    | 5                                                                    | 4                                                            | 3                                 | 2      | 1              | 0         |  |  |  |
|----|----------------------------------------------------------|--------------------------------------|----------------------------------------------------------------------|--------------------------------------------------------------|-----------------------------------|--------|----------------|-----------|--|--|--|
| RD | LSEG26                                                   | PWM1EN                               | TXD2EN                                                               | CEX1EN                                                       | MOSIEN                            | TXD3EN | RXD3EN         | GPIOEN    |  |  |  |
| WR | LSEG26                                                   | PWM1EN                               | PWM1EN TXD2EN CEX1EN MOSIEN TXD3EN RXD3EN GPIOEN                     |                                                              |                                   |        |                |           |  |  |  |
|    | LSEG26<br>PWM1EN<br>TXD2EN<br>CEX1EN<br>MOSIEN<br>GPIOEN | PWM1EI<br>TXD2EN<br>CEX1EN<br>MOSIEN | N =1 uses this<br>=1 uses this p<br>=1 uses this p<br>=1 uses this p | pin as PWM1<br>in as EUART2<br>in as CCP1 C<br>pin as SPI MO | 2 TXD output<br>EX I/O<br>SI I/O. |        | DISABLE is the | e default |  |  |  |

DEN GPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default value.

## MFCFGP6.5 (0xA0BDh) GPIO P6.5 Function Configuration Register R/W (0x00)

|    | 7                                                     | 6                            | 5                                                                      | 4                                                               | 3             | 2      | 1              | 0         |  |  |  |
|----|-------------------------------------------------------|------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------|---------------|--------|----------------|-----------|--|--|--|
| RD | LSEG25                                                | PWM0EN                       | BZEN                                                                   | CEX0EN                                                          | SCKEN         | TXD4EN | RXD4EN         | GPIOEN    |  |  |  |
| WR | LSEG25                                                | PWM0EN                       | PWM0EN BZEN CEX0EN SCKEN TXD4EN RXD4EN GPIOEN                          |                                                                 |               |        |                |           |  |  |  |
|    | LSEG25<br>PWM0EN<br>BZEN<br>CEX0EN<br>SCKEN<br>GPIOEN | BZEN =1<br>CEX0EN<br>SCKEN : | N =1 uses this<br>l uses this pin<br>l=1 uses this p<br>=1 uses this p | s pin as PWM<br>as buzzer out<br>pin as CCP0 C<br>in as SPI SCK | put<br>EX I/O |        | DISABLE is the | e default |  |  |  |

### MFCFGP6.6 (0xA0BEh) GPIO P6.6 Function Configuration Register R/W (0x00)

|    | 7                | 6      | 5      | 4      | 3     | 2      | 1      | 0      |  |
|----|------------------|--------|--------|--------|-------|--------|--------|--------|--|
| RD | LSEG24           | TXD3EN | RXD3EN | CLKOEN | SSNEN | TXD4EN | RXD4EN | GPIOEN |  |
| WR | LSEG24           | TXD3EN | RXD3EN | CLKOEN | SSNEN | TXD4EN | RXD4EN | GPIOEN |  |
|    | LSEG24<br>CLKOEN |        |        |        |       |        |        |        |  |



GPIOEN GPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default value.

SSNEN SSNEN =1 uses this pin as SPI SSN I/O

## MFCFGP6.7 (0xA0BFh) GPIO P6.7 Function Configuration Register R/W (0x00)

|                                                                                                      | 7                                                                                                                                | 6        | 5 | 4 | 3 | 2 | 1 | 0      |  |  |
|------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|----------|---|---|---|---|---|--------|--|--|
| RD                                                                                                   | PLLFPEN                                                                                                                          | BGTESTEN | - | - | - | - | - | GPIOEN |  |  |
| WR                                                                                                   | PLLFPEN                                                                                                                          | BGTESTEN | - | - | - | - | - | GPIOEN |  |  |
|                                                                                                      | PLLFPEN PLL low pass filter Input Enable bit. PLLFP is an analog circuit input therefore ANEN in IOCFGP6.7 must also be enabled. |          |   |   |   |   |   |        |  |  |
| GPIOEN GPIO Function Enable Bit. Set this bit to enable GPIO function. DISABLE is the default value. |                                                                                                                                  |          |   |   |   |   |   |        |  |  |

## 17.3 GPIO Edge Interrupt

The GPIO pins can be configured as external pin interrupt input or for wake up purpose. Each port has edge detection logic and latch for rising and falling edge detections.

## PIOEDGR0 (0xA028h) Port0 IO Input Rising Edge Detection Register R/W (0x00)

|    | •                                                                                                                                                                                                                                                                                                                              |   |   |   |   |   |   |   |  |  |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|---|---|---|---|--|--|
|    | 7                                                                                                                                                                                                                                                                                                                              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
| RD | PR0[7-0]                                                                                                                                                                                                                                                                                                                       |   |   |   |   |   |   |   |  |  |
| WR | PREN0[7-0]                                                                                                                                                                                                                                                                                                                     |   |   |   |   |   |   |   |  |  |
|    | PR0[7-0] PORT0.0 to PORT0.7 Rising Edge Detection Status<br>PR0[i] is set by hardware when a rising edge is detected on PORT0.i input if PREN0[i]=0.<br>PR0[i] is latched and must be cleared by software by writing PREN0[i]=0.<br>PR0[i] is also used to generate the PIN interrupt if corresponding port PINTEN is enabled. |   |   |   |   |   |   |   |  |  |
|    | PREN0[7-0] Port 0 Falling Edge Detection Enable<br>PREN0[i]=1 enables the rising edge detection.                                                                                                                                                                                                                               |   |   |   |   |   |   |   |  |  |

## PIOEDGF0 (0xA038h) Port0 IO Input Falling Edge Detection Register R/W (0x00)

|    | 7                                                                                                                                                                                                                                                                                                                                                     | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|---|---|---|---|--|--|--|
| RD | PF0[7-0]                                                                                                                                                                                                                                                                                                                                              |   |   |   |   |   |   |   |  |  |  |
| WR | PFEN0[7-0]                                                                                                                                                                                                                                                                                                                                            |   |   |   |   |   |   |   |  |  |  |
|    | PF0[7-0]       PORT0.0 to PORT0.7 Falling Edge Detection Status         PF0[i] is set by hardware when a Falling edge is detected on PORT0.i input if PFEN0[i]=0.         PF0[i] is latched and must be cleared by software by writing PREN0[i]=0.         PF0[i] is also used to generate the PIN interrupt if corresponding port PINTEN is enabled. |   |   |   |   |   |   |   |  |  |  |
|    | PFEN0[7-0] Port 0 Falling Edge Detection Enable<br>PFEN0[i]=1 enables the rising edge detection.                                                                                                                                                                                                                                                      |   |   |   |   |   |   |   |  |  |  |

## PIOEDGR1 (0xA029h) Port1 IO Input Rising Edge Detection Register R/W (0x00)

|                                                                              | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 6          | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---|---|---|---|---|---|--|--|--|
| RD                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | PR1[7-0]   |   |   |   |   |   |   |  |  |  |
| WR                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | PREN1[7-0] |   |   |   |   |   |   |  |  |  |
|                                                                              | PR1[7-0]       PORT1.0 to PORT1.7 Rising Edge Detection Status         PR1[i] is set by hardware when a rising edge is detected on PORT1.i input if PREN1[i]=0.         PR1[i] is latched and must be cleared by software by writing PREN1[i]=0.         PR1[i] is also used to generate the PIN interrupt if corresponding port PINTEN is enabled.         PREN1[7-0]       Port 1 Falling Edge Detection Enable         PREN1[i]=1 enables the rising edge detection. |            |   |   |   |   |   |   |  |  |  |
| PIOEDGF1 (0xA039h) Port1 IO Input Falling Edge Detection Register R/W (0x00) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |            |   |   |   |   |   |   |  |  |  |
|                                                                              | 7 6 5 4 3 2 1 0                                                                                                                                                                                                                                                                                                                                                                                                                                                         |            |   |   |   |   |   |   |  |  |  |
| RD                                                                           | PF1[7-0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            |   |   |   |   |   |   |  |  |  |
| WR                                                                           | PFEN1[7-0]                                                                                                                                                                                                                                                                                                                                                                                                                                                              |            |   |   |   |   |   |   |  |  |  |

PF1[7-0] PORT1.0 to PORT1.7 Falling Edge Detection Status



PF1[i] is set by hardware when a Falling edge is detected on PORT1.i input if PFEN1[i]=0. PF1[i] is latched and must be cleared by software by writing PREN1[i]=0.

PF1[i] is also used to generate the PIN interrupt if corresponding port PINTEN is enabled.

PFEN1[7-0]

Port 1 Falling Edge Detection Enable PFEN1[i]=1 enables the rising edge detection.

## PIOEDGR3 (0xA02Bh) Port3 IO Input Rising Edge Detection Register R/W (0x00)

|    | 7                                                        | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----|----------------------------------------------------------|---|---|---|---|---|---|---|--|--|
| RD | PR3[7-0]                                                 |   |   |   |   |   |   |   |  |  |
| WR | PREN3[7-0]                                               |   |   |   |   |   |   |   |  |  |
|    | DD9[7.0] DODT0.0 to DODT0.7 Dising Edge Detection Status |   |   |   |   |   |   |   |  |  |

PR3[7-0]

PORT3.0 to PORT3.7 Rising Edge Detection Status

PR3[i] is set by hardware when a rising edge is detected on PORT3.i input if PREN3[i]=0. PR3[i] is latched and must be cleared by software by writing PREN3[i]=0.

PR3[i] is also used to generate the PIN interrupt if corresponding port PINTEN is enabled.

PREN3[7-0]

Port 3 Falling Edge Detection Enable PREN3[i]=1 enables the rising edge detection.

## PIOEDGF3 (0xA03Bh) Port3 IO Input Falling Edge Detection Register R/W (0x00)

|               |            | 0 |  |  |  |  |  |  |  |  |
|---------------|------------|---|--|--|--|--|--|--|--|--|
| RD PF3[7-0]   | PF3[7-0]   |   |  |  |  |  |  |  |  |  |
| WR PFEN3[7-0] | PFEN3[7-0] |   |  |  |  |  |  |  |  |  |

| PF3[7-0]   | PORT3.0 to PORT3.7 Falling Edge Detection Status                                           |
|------------|--------------------------------------------------------------------------------------------|
|            | PF3[i] is set by hardware when a Falling edge is detected on PORT3.i input if PFEN3[i]=0.  |
|            | PF3[i] is latched and must be cleared by software by writing PREN3[i]=0.                   |
|            | PF3[i] is also used to generate the PIN interrupt if corresponding port PINTEN is enabled. |
| PFEN3[7-0] | Port 3 Falling Edge Detection Enable                                                       |
|            | PFEN3[i]=1 enables the rising edge detection.                                              |

## PIOEDGR4 (0xA02Ch) Port4 IO Input Rising Edge Detection Register R/W (0x00)

|    | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 6        | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---|---|---|---|---|---|--|--|--|
| RD |                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | PR4[7-0] |   |   |   |   |   |   |  |  |  |
| WR | PREN4[7-0]                                                                                                                                                                                                                                                                                                                                                                                                                                                              |          |   |   |   |   |   |   |  |  |  |
|    | PR4[7-0]       PORT4.0 to PORT4.7 Rising Edge Detection Status         PR4[i] is set by hardware when a rising edge is detected on PORT4.i input if PREN4[i]=0.         PR4[i] is latched and must be cleared by software by writing PREN4[i]=0.         PR4[i] is also used to generate the PIN interrupt if corresponding port PINTEN is enabled.         PREN4[7-0]       Port 4 Falling Edge Detection Enable         PREN4[i]=1 enables the rising edge detection. |          |   |   |   |   |   |   |  |  |  |

## PIOEDGF4 (0xA03Ch) Port4 IO Input Falling Edge Detection Register R/W (0x00)

| -  | •                                                                                                                                                                                                                                                                                                                                                     | , |   | • | 0 | <b>\</b> |   |   |  |  |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|---|----------|---|---|--|--|
|    | 7                                                                                                                                                                                                                                                                                                                                                     | 6 | 5 | 4 | 3 | 2        | 1 | 0 |  |  |
| RD | PF4[7-0]                                                                                                                                                                                                                                                                                                                                              |   |   |   |   |          |   |   |  |  |
| WR | PFEN4[7-0]                                                                                                                                                                                                                                                                                                                                            |   |   |   |   |          |   |   |  |  |
|    | PF4[7-0]       PORT4.0 to PORT4.7 Falling Edge Detection Status         PF4[i] is set by hardware when a Falling edge is detected on PORT4.i input if PFEN4[i]=0.         PF4[i] is latched and must be cleared by software by writing PREN4[i]=0.         PF4[i] is also used to generate the PIN interrupt if corresponding port PINTEN is enabled. |   |   |   |   |          |   |   |  |  |
|    | PFEN4[7-0] Port 4 Falling Edge Detection Enable<br>PFEN4[i]=1 enables the rising edge detection.                                                                                                                                                                                                                                                      |   |   |   |   |          |   |   |  |  |

## 17.4 GPIO Noise filtered Wake Up

The CPU in IS31CS5523 can enter sleep mode to save standby power consumption. An external pin status change can trigger the wake up of CPU. Each port pin in GPIO Port 0, 1, 3 and 4 can be configured as GPIO Edge interrupts as described in 16.3. Any enabled edge interrupt can also serve as wake up event, i.e. the event performs wake up of CPU and at the same time triggers an interrupt, INT3.

In additional to the edge interrupt wake-up mechanism, a separate GPIO wake up scheme is included which provide noise filter on the triggering signals. The triggering conditions can be defined as either or both of the input



rising and falling edges. A noise filter is included following the edge detection as shown in the following diagram. Any noise pulses less than FLTTM are filtered out. The detection sources are GPIO port P0.0 to P0.7 and P1.0 to P1.7, and only one of this can be selected at one time.



#### GPWKCFG (0xA02Eh) GPIO Wakeup Configuration Register R/W (0x00)

|    | 7          | 6                    | 5              | 4               | 3              | 2               | 1            | 0          |
|----|------------|----------------------|----------------|-----------------|----------------|-----------------|--------------|------------|
| RD | WKRF       | WKFF                 | FLTT           | M[1:0]          | WKSRC[3:0]     |                 |              |            |
| WR | WKRE       | WKFE                 | FLTT           | M[1:0]          |                | WKSF            | RC[3:0]      |            |
|    | WKRE       | Rising Ed            | dge Wake Up    | Enable          |                |                 |              |            |
|    |            |                      |                | g edge wake     | up             |                 |              |            |
|    | WKRF       |                      | dge Wake Up    |                 |                |                 |              |            |
|    |            |                      | set to 1 by ha |                 | ising edge wa  | keup trigger o  | ccurred. WKF | <⊢ must be |
|    | WKFE       |                      | dge Wake Up    |                 |                |                 |              |            |
|    |            | -                    |                | ng edge wake    | au             |                 |              |            |
|    | WKFF       |                      | dge Wake Up    | 0 0             | - [-           |                 |              |            |
|    |            | WKFF is              | set to 1 by ha | ardware after r | ising edge wal | keup trigger oo | curred. WKF  | F must be  |
|    |            |                      | by setting WK  | FE=0.           |                |                 |              |            |
|    | FLTTM[1:0] |                      | ter Setting    |                 |                |                 |              |            |
|    |            | 00 = 1 m             |                |                 |                |                 |              |            |
|    |            | 01 = 2 m             |                |                 |                |                 |              |            |
|    |            | 10 = 4 m             |                |                 |                |                 |              |            |
|    |            | 11 = 8 m             |                | Coloction       |                |                 |              |            |
|    | WKSRC[3:0] | 0000 = P             | o GPIO Input S | Selection       |                |                 |              |            |
|    |            | 0000 = P<br>0001 = P |                |                 |                |                 |              |            |
|    |            | 0010 = P             |                |                 |                |                 |              |            |
|    |            | 0011 = P             |                |                 |                |                 |              |            |
|    |            | 0100 = P             |                |                 |                |                 |              |            |
|    |            | 0101 = P             |                |                 |                |                 |              |            |
|    |            | 0110 = P             | 0.6            |                 |                |                 |              |            |
|    |            | 0111 = P             | 0.7            |                 |                |                 |              |            |
|    |            | 1000 = P1.0          |                |                 |                |                 |              |            |
|    |            | 1001 = P             |                |                 |                |                 |              |            |
|    |            | 1010 = P             |                |                 |                |                 |              |            |
|    |            | 1011 = P             |                |                 |                |                 |              |            |
|    |            | 1100 = P             |                |                 |                |                 |              |            |
|    |            | 1101 = P             |                |                 |                |                 |              |            |
|    |            | 1110 = P<br>1111 = P |                |                 |                |                 |              |            |
|    |            | 1111 = F             | 1.7            |                 |                |                 |              |            |



# 18. IFB Block and Writer Mode and Boot Code/ISP

#### 18.1 IFB Block

The main flash memory is 64Kx8 and also contains a separate 256B Information Block (IFB). The IFB is partitioned into two parts. 00 to 4F range contains critical manufacture and calibration information. And 50 to FF range contain user data, which can be programmed one time. The IFB cannot be erased but programmable through Flash Controller Command but it can be erased and written through Writer mode. The user data portion can only serve as One-Time-Programmable storage by the user. The following table shows the IFB contents.

| ADDRESS | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 00 - 01 | M    | IFB Version                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 02 - 07 | M    | Product Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 08 - 09 | M    | Package and Product Code                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 0A – 0B | M    | Product Version and Revision                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0C      | M    | Flash Memory Size                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 0D      | M    | SRAM Size                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 0E – 0F | M    | Customer Specific Code                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 10      | M    | CP1 Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 11      | M    | CP2 Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 12      | M    | CP3 Version                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 13      | M    | CP3 BIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 14      | M    | FT Version                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 15      | M    | FT BIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 16 - 1B | M    | Last Test Date                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 1C – 1D | M    | Boot Code Version                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1E      | M    | Boot Code Segment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1F      | M    | Checksum for 0x00 – 0x1E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 20      | M    | REGTRM value for 1.8V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 21      | M    | IOSC ITRM value for 16MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 22      | M    | IOSC VTRM value for 16MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 23      | M    | LVDTHD value for detection of 4.0V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 24      | М    | LVDTHD value for detection of 3.0V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 25      | М    | IOSC ITRM value for 12MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 26      | М    | IOSC VTRM value for 12MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 27      | М    | IOSC ITRM value for 8MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 28      | М    | IOSC VTRM value for 8MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 29      | М    | IOSC ITRM value for 4MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2A      | М    | IOSC VTRM value for 4MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2B – 2C | М    | Temperature Offset LSB/MSB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 2D      | М    | Temperature Coefficient                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2E – 2F | М    | Internal Reference LSB/MSB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 30 – 38 | М    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 39      | М    | Checksum for 0x20 – 0x39                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 3A – 3F | М    | Retention Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 40      | M/U  | Boot Code Wait Time. Boot code uses this byte to determine the ISP wait-time. This wait-time is necessary for stable ISP. After user program download, the wait time can be reduced to minimize power-on time.<br>Each "1" in bit [1-0] constitute 1 second and bits [3-2] constitute 2 second and bits [7-6] are I2CSCL2 and I2CSCL1 check. For example, 0b10000111 is 4 second waits time and also checks I2CSCL2 pad status. If I2CSCL2 is low, then wait time of 6 second is used regardless of bit [3-0] setting. The maximum wait time is 6 second, and minimum wait time is 0 second. |
| 41      | M/U  | Boot Code LVR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 42      | M/U  | User Code Protect L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

# IS31CS5523 43 M/U User Code Protect H 44 - FF U User One-Time Programmable Space

Note 1: M data cannot be modified and can only be written in writer mode when the entire Flash is erased. Note 2: U data reads out as FF after the Flash is erased. It can only be programmed once after the Flash is mass erased.

\*\*\*\*\* The erasure of IFB or modifications of manufacture information in IFB void any manufacture warranty. \*\*\*\* This table is for reference only. Please refer to most updated AP note and boot code documents.

#### 18.2 Test Mode and Writer Mode Entry from RSTN

RSTN pin serve as external reset input. With proper input waveform, RSTN is also used to enter test and WRITER mode. The waveform starts with RSTN=0, and uses duty cycle to encode bit stream. Each bit time is divided into 16-T and is encoded into 4 valid states as shown in the following.



The entry is allowed in the following exact sequence. And if RSTN=1 for over 2 msec, then the test mode is forced to exit.



The sequence is initiated for RSTN=0 > 4msec (BREAK field), then followed by three SYNC bit, and two bytes sequence and a T-S bit. RSTN then must returned to 0 to maintain the test mode. If the sequence is not exactly matched, a BREAK field must be inserted to start over the sequence. The hardware block diagram is shown in the following and key parameters are also illustrated.





or sync-timeout or bit time-over

break frame: stage in idle, RSTN go low and keep low > 2^16 \* Tisoc (40-100ns) ~=(2.6~6.4ms)
 sync: after three SYNC pulse, the controller auto calculate "bit-time" and store value into register buffer RSTNCS[15-0], default bit time = 800us (isoc=16Mhz)

4. byte1 = 8'h5A

5. byte2 = 8'h96

6. Tshh, match TS timing

7. Tshl: RSTNHH=1

8. bittime - over: (T-0 | T-1 | T-s) period > 18Tq

9. sync-timeout: T-sync period > 2^15 x Tisoc (40~100ns)

~=(1.3~3.2ms)

#### 18.3 Writer Mode

Writer Mode (WM) is used by the manufacturer or by users to program the flash (including IFB) through a dedicated hardware (Writer or Gang Writer). Under this set up, only WM related pins should be connected and all other unused pins left floating. Writer mode follows a proprietary protocol and is not released to general users. Users must obtain it through a formal written request to the manufacturer and must sign a strict Non-Disclosure-Agreement.

The Writer Mode provides the following commands. ERASE Main Memory ERASE Main Memory and IFB READ AND VERIFY Main Memory (8-Byte) WRITE BYTE Main Memory READ BYTE IFB WRITE BYTE IFB Fast Continuous WRITE Fast Continuous READ

The writer mode is protected against code piracy. The power-on state of the device deactivates the writer mode. Only ERASEMM and ERASEMMIFB, and READVERIFYMM commands can be executed. It is activated by READVERIFY the range of 0x0EFF8 to 0x0EFFF where a security key can be placed by the user program. The probability of guessing the key is 1 in  $2^{64} = 1.8E19$ . Since each trial of READVERIFY takes 10usec, it takes about 6E6 years to exhaust the combinations. If the key is unknown, a user can choose to issue the ERASEMM command then fully erase the entire contents (including the key). Once fully erased, all data in the flash is 0xFF, and it can be successfully unlocked by READVERIFYMM with 8-bytes of 0xFF.

The users must not erase the information in IFB. And the user should not modify the manufacturer data. Any violation of this results in the void of manufacturer warranty.

| PIN   | LQFP-64<br>PIN NO. | LQFP-<br>48/<br>QFN-48<br>PIN NO. | TYPE | WRITER MODE PIN DESCRIPTION                                                |
|-------|--------------------|-----------------------------------|------|----------------------------------------------------------------------------|
| VDD   | 8, 42              | 4, 30                             | Р    | VDD should be connected to a solid 5.0V supply with good decoupling to VSS |
| VSS   | 24, 64             | 19, 48                            | G    | Tie to 0V and have good decoupling to VDD                                  |
| VDD18 | 43                 | 31                                | PO   | Have a 47uF and a 0.1uF good decoupling to VSS                             |
| RSTN  | 44                 | 32                                | IN   | Pull to 5.0V through 1KOhm to enter to WRITER Mode.                        |
| P2.3  | 41                 | 29                                | 0    | BUSY status                                                                |
| P2.4  | 40                 | 28                                | 0    | TDO Data Output                                                            |
| P2.5  | 39                 | 27                                | I    | TDI Data Input                                                             |
| P2.6  | 38                 | 26                                | I    | TCLK Clock Input                                                           |
| P2.7  | 37                 | 25                                | I    | TENB Test Enable Input. Low assertion.                                     |

#### 18.3.1 Writer Mode Pins

#### 18.4 Boot Code and In-System-Programming

After production testing of the packaged devices, the manufacture writes the manufacturer information and calibration data in the IFB. At the last stage, it writes a fixed boot-code in the main memory residing from 0x0F000 to 0xF7FF. The boot code is executed after resets. The boot code first reads 0x0F7F0 to 0xF7FF, and if any bytes of these is not 0xFF, it skips the remaining of the boot code and jumps to 0x0000 as a normal 8051 reset. If all bytes are



in 0x0F7F0 to 0xF7FF are 0xFF, the boot code scans the I<sup>2</sup>C slave 0 and 1, as well as UART0 for any In-System-Programming request. This scanning takes about 10msec. If any valid request is valid during the scan, the boot-code proceeds to follow the request and performs the programming from the host. The default ISP commands available are

UNLOCK DEVICE NAME BOOTC VERSION READ AND VERIFY Main Memory (8-Byte) ERASE Main Memory exclude Boot Code ERASE SECTOR Main Memory WRITE BYTE Main Memory SET ADDRESS CONTINUOUSE WRITE CONTINUOUSE WRITE CONTINUOUS READ READ BYTE IFB WRITE BYTE IFB

Similar to writer mode, ISP is in default locked state. No command is accepted under locked state. To unlock the ISP, an 8-byte READVERIFY of 0x0EFF8 to 0x0EFFF must be successfully executed. Thus default ISP boot program provides similar code security as the Writer mode.



# 19. <u>Electrical Characteristics</u>

### 19.1 Absolute Maximum Ratings

| SYMBOL | PARAMETER                     | RATING    | UNIT | NOTE |
|--------|-------------------------------|-----------|------|------|
| VDD    | Supply Voltage                | 5.5       | V    |      |
| TA     | Ambient Operating Temperature | -40 –85   | °C   |      |
| TSTG   | Storage Temperature           | -65 – 150 | °C   |      |

#### 19.2 <u>Recommended Operating Condition</u>

| SYMBOL | PARAMETER                                | RATING                 | UNIT | NOTE |
|--------|------------------------------------------|------------------------|------|------|
| VDD    | Supply Voltage for IO and 1.8V regulator | <mark>2.5</mark> – 5.5 | V    |      |
| ТА     | Ambient Operating Temperature            | -40 — 85               | °C   |      |

# 19.3 DC Electrical Characteristics (VDDHIO=VDDHA=3.0V to 5.5V TA=-40°C to 85°C)

| Power Supply Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | SYMBOL            | PARAMETER                               | MIN  | TYP   | MAX  | UNIT | NOTE               |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------------------------|------|-------|------|------|--------------------|
| Normal         Total IDD through VDD at HSMH2         -         /         -         mA           IDDVF         Total IDD Core Current versus Frequency         -         0.5         -         mAV<br>MHz           IDD, Stop         IDD, stop mode         -         150         -         uA         Main regulator on           IDD, Stop         IDD, stop mode         -         25         -         uA         Main regulator on           IDD, Step         IDD, stop mode         -         25         -         UA         Main regulator on           IDD, Step         IDD, stop mode         -         0.5         V         Main regulator on           VILRS         Input Low Voltage         +1.1         -         -         V         VD18-1.8V           GPIO DC Characteristics         -         0.7         -         V         VD18-1.8V           VOL, 4.5V         Output High Voltage 1 mA         -         0.2         0.4         V         Reference to VDD           VOL, 4.5V         Output Low Voltage 4 mA         -         0.3         0.5         V         Reference to VSS           VOL, 3.0V         Output High Voltage 1 mA         -         0.2         0.4         V         Reference to VSS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Power Supp        | bly Current                             |      | -     |      |      |                    |
| IDDV+         International Distance         Internatena Distance         In                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                   | Total IDD through VDD at 16MHz          | -    | 7     | -    | mA   |                    |
| IDD, Sleep         IDD, Sleep mode         -         25         -         uA         Main regulator off           RSTN Reset         Input High Voltage         +1.1         -         -         V         V           VILRS         Input Low Voltage         -         0.5         V         V           VRSHYS         RSTN Hysteresis         -         0.7         -         V         VDD18=1.8V           GPIO DC Characteristics         -         -0.2         -0.5         V         Reference to VDD           VOH,4.5V         Output High Voltage 1 mA         -         -0.2         -0.7         V         Reference to VDD           VOL,4.5V         Output Low Voltage 2 mA         -         -0.3         -0.7         V         Reference to VDS           VOL,4.5V         Output Low Voltage 4 mA         -         0.2         0.4         V         Reference to VDD           VOL,3.0V         Output High Voltage 1 mA         -         0.3         0.5         V         Reference to VDD           VOL,3.0V         Output High Voltage 1 mA         -         0.3         0.6         V         Reference to VDD           VOL,3.0V         Output High Voltage 2 mA         -         0.2         0.4 <td< td=""><td>IDDVF</td><td>Total IDD Core Current versus Frequency</td><td>-</td><td>0.5</td><td>-</td><td></td><td></td></td<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | IDDVF             | Total IDD Core Current versus Frequency | -    | 0.5   | -    |      |                    |
| RSTN Reset         VIHRS         Input High Voltage         +1.1         -         V           VILRS         Input Low Voltage         -         0.5         V           VRSHYS         RSTN Hysteresis         -         0.7         V         VD18=1.8V           GPIO DC Characteristics         -         0.7         V         VD18=1.8V           VOH,4.5V         Output High Voltage 1 mA         -         -0.2         -0.5         V         Reference to VDD           VOL,4.5V         Output High Voltage 2 mA         -         -0.3         -0.7         V         Reference to VDD           VOL,4.5V         Output Low Voltage 4 mA         -         0.2         0.4         V         Reference to VSS           VOL,3.0V         Output High Voltage 1 mA         -         0.3         0.5         V         Reference to VSS           VOH,3.0V         Output High Voltage 2 mA         -         -0.4         -0.8         V         Reference to VDD           VOL,3.0V         Output Low Voltage 4 mA         -         0.2         0.4         V         Reference to VSS           VOL,3.0V         Output Low Voltage 8 mA         -         0.3         0.6         V         Reference to VSS           VIH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | IDD, Stop         | IDD, stop mode                          | -    | 150   | -    | uA   | Main regulator on  |
| VIHRS         Input High Voltage         +1.1         -         -         V           VILRS         Input Low Voltage         -         0.5         V           VRSHYS         RSTN Hysteresis         -         0.7         -         V         VD18=1.8V           GPIO DC Characteristics         VOH,4.5V         Output High Voltage 1 mA         -         -0.2         -0.5         V         Reference to VDD           VOH,4.5V         Output High Voltage 2 mA         -         -         0.3         -0.7         V         Reference to VDD           VOL,4.5V         Output Low Voltage 4 mA         -         0.2         0.4         V         Reference to VSS           VOH,3.0V         Output Low Voltage 1 mA         -         0.3         -0.6         V         Reference to VDD           VOH,3.0V         Output High Voltage 1 mA         -         -         0.4         -0.8         V         Reference to VDD           VOH,3.0V         Output Low Voltage 4 mA         -         0.2         0.4         V         Reference to VSS           VOL,3.0V         Output Low Voltage 8 mA         -         0.3         0.6         V         Reference to VSS           VIH         Input High Voltage         - <td>IDD, Sleep</td> <td>IDD, sleep mode</td> <td>-</td> <td>25</td> <td>-</td> <td>uA</td> <td>Main regulator off</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | IDD, Sleep        | IDD, sleep mode                         | -    | 25    | -    | uA   | Main regulator off |
| VILRS         Input Low Voltage         -         -         0.5         V           VRSHYS         RSTN Hysteresis         -         0.7         -         V         VDD18=1.8V           GPIO DC Characteristics         -         -0.7         -         V         VDD18=1.8V           VOH,4.5V         Output High Voltage 1 mA         -         -0.2         -0.5         V         Reference to VDD           VOL,4.5V         Output High Voltage 2 mA         -         -0.3         -0.7         V         Reference to VDD           VOL,4.5V         Output Low Voltage 4 mA         -         0.2         0.4         V         Reference to VSS           VOL,3.0V         Output Low Voltage 2 mA         -         0.3         0.5         V         Reference to VSS           VOL,3.0V         Output High Voltage 1 mA         -         -         0.4         V         Reference to VDD           VOL,3.0V         Output Low Voltage 4 mA         -         0.2         0.4         V         Reference to VSS           VOL,3.0V         Output Low Voltage 8 mA         -         0.3         0.6         V         Reference to VSS           VOL,3.0V         Output High Voltage 1 mA         -         0.3         0.6 <td><b>RSTN Reset</b></td> <td>t</td> <td></td> <td></td> <td></td> <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | <b>RSTN Reset</b> | t                                       |      |       |      |      |                    |
| VRSHYS         RSTN Hysteresis         -         0.7         -         V         VDD18=1.8V           GPIO DC Characteristics         V         VD14.4.5V         Output High Voltage 1 mA         -         -0.2         -0.5         V         Reference to VDD           VOL,4.5V         Output High Voltage 2 mA         -         -0.3         -0.7         V         Reference to VDD           VOL,4.5V         Output Low Voltage 4 mA         -         0.3         0.5         V         Reference to VSS           VOL,4.5V         Output Low Voltage 8 mA         -         0.3         0.5         V         Reference to VSS           VOL,3.0V         Output High Voltage 2 mA         -         -         0.4         V         Reference to VDD           VOL,3.0V         Output Low Voltage 8 mA         -         0.6         V         Reference to VSS           VOL,3.0V         Output Low Voltage 8 mA         -         0.3         0.6         V         Reference to VSS           VOL,3.0V         Output Low Voltage 8 mA         -         0.3         0.6         V         Reference to VSS           VOL,3.0V         Output Low Voltage 8 mA         -         0.3         0.6         V         Reference to VSS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | VIHRS             | Input High Voltage                      | +1.1 | -     | -    | V    |                    |
| VRSHYS         RSTN Hysteresis         -         0.7         -         V         VDD18=1.8V           GPIO DC Characteristics         V         VD14.5V         Output High Voltage 1 mA         -         -0.2         -0.5         V         Reference to VDD           VOL4.5V         Output High Voltage 2 mA         -         -0.3         -0.7         V         Reference to VDD           VOL4.5V         Output Ligh Voltage 4 mA         -         -         0.3         0.5         V         Reference to VSS           VOL,4.5V         Output Low Voltage 8 mA         -         0.3         0.5         V         Reference to VSS           VOL,3.0V         Output High Voltage 1 mA         -         -0.4         -0.8         V         Reference to VDD           VOL,3.0V         Output Low Voltage 4 mA         -         -         -0.4         V         Reference to VDD           VOL,3.0V         Output Low Voltage 8 mA         -         0.3         0.6         V         Reference to VSS           VOL,3.0V         Output Low Voltage 8 mA         -         0.3         0.6         V         Reference to VSS           VIL         Input High Voltage 1 mA         -         0.3         0.6         V         Reference to V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | VILRS             | Input Low Voltage                       | -    | -     | 0.5  | V    |                    |
| GPIO DC Characteristics         -         -0.2         -0.5         V         Reference to VDD           VOH,4.5V         Output High Voltage 1 mA         -         -0.3         -0.7         V         Reference to VDD           VOL,4.5V         Output High Voltage 2 mA         -         0.3         -0.7         V         Reference to VDD           VOL,4.5V         Output Low Voltage 4 mA         -         0.2         0.4         V         Reference to VSS           VOL,4.5V         Output High Voltage 1 mA         -         0.3         0.5         V         Reference to VSS           VOL,3.0V         Output High Voltage 1 mA         -         -0.3         -0.6         V         Reference to VDD           VOL,3.0V         Output Low Voltage 4 mA         -         -0.4         -0.8         V         Reference to VSS           VOL,3.0V         Output Low Voltage 4 mA         -         0.2         0.4         V         Reference to VSS           VIL         Input High Voltage         mA         -         0.3         0.6         V         Reference to VSS           VIH         Input High Voltage         2.2         -         -         V         VI           VIIL         Input High Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | VRSHYS            |                                         | -    | 0.7   | -    | V    | VDD18=1.8V         |
| VOH,4.5V         Output High Voltage 1 mA         -         -0.2         -0.5         V         Reference to VDD           VOH,4.5V         Output High Voltage 2 mA         -         -0.3         -0.7         V         Reference to VDD           VOL,4.5V         Output Low Voltage 4 mA         -         0.2         0.4         V         Reference to VSS           VOL,4.5V         Output Low Voltage 8 mA         -         0.3         0.5         V         Reference to VSS           VOH,3.0V         Output High Voltage 1 mA         -         0.3         0.6         V         Reference to VDD           VOH,3.0V         Output High Voltage 2 mA         -         -0.4         -0.8         V         Reference to VSS           VOL,3.0V         Output Low Voltage 4 mA         -         0.2         0.4         V         Reference to VSS           VOL,3.0V         Output Low Voltage 8 mA         -         0.3         0.6         V         Reference to VSS           VIL         Input High Voltage         2.2         -         -         V         Reference to VSS           VIL         Input Hysteresis         100         300         600         mV         Reference to VSS           VIL         Input How Vol                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | GPIO DC C         |                                         |      |       |      |      |                    |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                   |                                         | -    | -0.2  | -0.5 | V    | Reference to VDD   |
| VOL,4.5V         Output Low Voltage 4 mA         -         0.2         0.4         V         Reference to VSS           VOL,4.5V         Output Low Voltage 8 mA         -         0.3         0.5         V         Reference to VSS           VOH,3.0V         Output High Voltage 1 mA         -         -0.3         -0.6         V         Reference to VDD           VOH,3.0V         Output High Voltage 2 mA         -         -0.4         -0.8         V         Reference to VDD           VOL,3.0V         Output Low Voltage 4 mA         -         0.2         0.4         V         Reference to VSS           VOL,3.0V         Output Low Voltage 8 mA         -         0.2         0.4         V         Reference to VSS           VOL,3.0V         Output Low Voltage 8 mA         -         0.3         0.6         V         Reference to VSS           VIH         Input High Voltage         2.2         -         -         V         V           VIIL         Input Low Voltage         -         1.11         V             VIHYS         Input Hysteresis         100         300         600         mV            RPU         Equivalent Pull-Up resistance, 3.3V         -         20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                   |                                         | -    |       |      | V    |                    |
| VOL,4.5V         Output Low Voltage 8 mA         -         0.3         0.5         V         Reference to VSS           VOH,3.0V         Output High Voltage 1 mA         -         -0.3         -0.6         V         Reference to VDD           VOH,3.0V         Output High Voltage 2 mA         -         -0.4         -0.8         V         Reference to VDD           VOL,3.0V         Output Low Voltage 4 mA         -         0.2         0.4         V         Reference to VSS           VOL,3.0V         Output Low Voltage 8 mA         -         0.3         0.6         V         Reference to VSS           VOL,3.0V         Output Low Voltage 8 mA         -         0.3         0.6         V         Reference to VSS           VIL         Input High Voltage         2.2         -         -         V         V           VIL         Input High Voltage         -         -         1.1         V            VIL         Input Hysteresis         100         300         600         mV            RPU         Equivalent Pull-Up resistance, 3.3V         -         200K         -         0hm            RPD         Equivalent ANIO Switch Resistance, 3.3V         -         800                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                   |                                         | -    |       |      | V    |                    |
| VOH,3.0VOutput High Voltage 1 mA0.3-0.6VReference to VDDVOH,3.0VOutput High Voltage 2 mA0.4-0.8VReference to VDDVOL,3.0VOutput Low Voltage 4 mA-0.20.4VReference to VSSVOL,3.0VOutput Low Voltage 8 mA-0.30.6VReference to VSSVIHInput High Voltage2.2VVVILInput Low Voltage1.1VVVIHYSInput Hysteresis100300600mVRPUEquivalent Pull-Up resistance, 3.3V-350K-OhmRPDEquivalent Pull-Down Resistance, 5.0V-200K-OhmREQANEquivalent Pull-Down Resistance, 5.0V-500-OhmREQANEquivalent ANIO Switch Resistance, 5.0V-500-OhmREQANEquivalent Pull-Down Resistance, 3.3V-800-OhmREQANEquivalent ANIO Switch Resistance, 5.0V-10K-OhmREQANEquivalent Pull-Dup Resistance, 3.3V-500-OhmRPULATEquivalent Pull-UP Resistance for Latch-10K-OhmMeasured at VDDHIOSAR ADCVINSARInput DC Range0-VDD1.2VVREF=VDD, FS=VDDVINSARInput DC Range- </td <td></td> <td></td> <td>-</td> <td></td> <td></td> <td>V</td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                   |                                         | -    |       |      | V    |                    |
| VOH,3.0VOutput High Voltage 2 mA0.4-0.8VReference to VDDVOL,3.0VOutput Low Voltage 4 mA-0.20.4VReference to VSSVOL,3.0VOutput Low Voltage 8 mA-0.30.6VReference to VSSVIHInput High Voltage2.2VVILInput Low Voltage1.1VVIHInput Hysteresis100300600mVRPUEquivalent Pull-Up resistance, 3.3V-350K-OhmRPDEquivalent Pull-Down Resistance, 3.3V-200K-OhmREQANEquivalent Pull-Down Resistance, 5.0V-125K-OhmREQANEquivalent ANIO Switch Resistance, 5.0V-125K-OhmREQANEquivalent ANIO Switch Resistance, 5.0V-10K-0hmREQANEquivalent ANIO Switch Resistance, 5.0V-10K-OhmREQANEquivalent Pull-Down Resistance, 5.0V-10K-OhmRULAT <td< td=""><td></td><td></td><td>-</td><td></td><td></td><td>V</td><td></td></td<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                   |                                         | -    |       |      | V    |                    |
| VOL,3.0VOutput Low Voltage 4 mA-0.20.4VReference to VSSVOL,3.0VOutput Low Voltage 8 mA-0.30.6VReference to VSSVIHInput High Voltage2.2VVILInput Low Voltage-1.1VVVIHYSInput Hysteresis100300600mVRPUEquivalent Pull-Up resistance, 3.3V-350K-OhmRPDEquivalent Pull-Down Resistance, 5.0V-200K-OhmRPDEquivalent Pull-Down Resistance, 5.0V-200K-OhmRPDEquivalent Pull-Down Resistance, 5.0V-200K-OhmREQANEquivalent ANIO Switch Resistance, 5.0V-125K-OhmREQANEquivalent ANIO Switch Resistance, 5.0V-500-OhmREQANEquivalent ANIO Switch Resistance, 5.0V-500-OhmRPULATEquivalent Pull-Up Resistance for Latch-10K-OhmMeasured at VDDHIO <t< td=""><td></td><td></td><td>-</td><td></td><td></td><td>V</td><td></td></t<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                   |                                         | -    |       |      | V    |                    |
| VOL,3.0VOutput Low Voltage 8 mA-0.30.6VReference to VSSVIHInput High Voltage2.2VVVILInput Low Voltage1.1VVVIHYSInput Hysteresis100300600mVRPUEquivalent Pull-Up resistance, 3.3V-350K-OhmRPUEquivalent Pull-Up resistance, 5.0V-200K-OhmRPDEquivalent Pull-Down Resistance, 5.0V-200K-OhmREQANEquivalent ANIO Switch Resistance, 5.0V-125K-OhmREQANEquivalent ANIO Switch Resistance, 5.0V-500-OhmREQANEquivalent ANIO Switch Resistance, 5.0V-500-OhmREQANEquivalent ANIO Switch Resistance, 3.3V-800-OhmREQANEquivalent ANIO Switch Resistance, 3.3V-500-OhmREQANEquivalent Pull-Up Resistance for Latch-10K-OhmRPULATEquivalent Pull-Up Resistance for Latch-10K-OhmMeasured at VDDHIOSAR ADCVINSARInput DC Range0-10K1.2VVREF=VDD, FS=VDDUINSARMSAR ADC Accuracy<br>0.5V to REF-0.5V4.2-LSBAfter calibration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                   |                                         | -    | -     |      | V    |                    |
| VIHInput High Voltage2.2VVILInput Low Voltage1.1VVIHYSInput Hysteresis100300600mVRPUEquivalent Pull-Up resistance, 3.3V-350K-OhmRPDEquivalent Pull-Down Resistance, 3.3V-200K-OhmRPDEquivalent Pull-Down Resistance, 5.0V-200K-OhmREQANEquivalent Pull-Down Resistance, 5.0V-125K-OhmREQANEquivalent ANIO Switch Resistance, 5.0V-500-OhmREQANEquivalent ANIO Switch Resistance, 3.3V-800-OhmREQANEquivalent ANIO Switch Resistance, 3.3V-500-OhmRPULATEquivalent Pull-Up Resistance for Latch-10K-OhmSAR ADCInput DC Range0-10K-VDD-VINSARSAR ADC Accuracy<br>0.5V to REF-0.5V-+/- 2-LSBAfter calibration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                   |                                         | -    | 0.3   | 0.6  | V    |                    |
| VILInput Low Voltage1.1VInput Number Numb                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                   |                                         | 2.2  | -     | -    | V    |                    |
| $ \begin{array}{c c c c c c c c c } \hline \mbox{Equivalent Pull-Up resistance, } 3.3V & - & 350K & - & Ohm \\ \hline \mbox{Equivalent Pull-Up resistance, } 5.0V & - & 200K & - & Ohm \\ \hline \mbox{Equivalent Pull-Down Resistance, } 3.3V & - & 200K & - & Ohm \\ \hline \mbox{Equivalent Pull-Down Resistance, } 3.3V & - & 200K & - & Ohm \\ \hline \mbox{Equivalent Pull-Down Resistance, } 5.0V & - & 125K & - & Ohm \\ \hline \mbox{Equivalent ANIO Switch Resistance, } 5.0V & - & 125K & - & Ohm \\ \hline \mbox{Equivalent ANIO Switch Resistance, } 5.0V & - & 500 & - & Ohm & One ANIO Switch \\ \hline \mbox{Equivalent ANIO Switch Resistance, } 3.3V & - & 800 & - & Ohm & One ANIO Switch \\ \hline \mbox{Equivalent ANIO Switch Resistance, } 3.3V & - & 800 & - & Ohm & One ANIO Switch \\ \hline \mbox{GPIO 2 Analog Switch DC Characteristics} \\ \hline \mbox{RPULAT} & Equivalent Pull-Up Resistance for Latch & - & 10K & - & Ohm & Measured at VDDHIO \\ \hline \mbox{SAR ADC} \\ \hline \mbox{VINSAR} & Input DC Range & \hline \mbox{0} & - & VDD1 \\ \hline \mbox{NINSARM} & SAR ADC Accuracy \\ 0.5V to REF-0.5V & - & - & +/-2 & - & LSB & After calibration \\ \hline \mbox{LINSARM} & SAR ADC Accuracy \\ 0.5V to REF-0.5V & - & - & +/-2 & - & LSB & After calibration \\ \hline Common of the set of the common of the set of the$                                                                                                                                                                                                                                                                                                                                                                                                                                                 | VIL               |                                         | -    | -     | 1.1  | V    |                    |
| $\begin{tabular}{ c c c c c } \hline $$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | VIHYS             | Input Hysteresis                        | 100  | 300   | 600  | mV   |                    |
| $\frac{\text{Equivalent Pull-Op resistance, 5.0V}{\text{Equivalent Pull-Down Resistance, 3.3V}} = 200K = 0 \text{ Ohm}}{200K} = 0 \text{ Ohm}}$ $\frac{\text{Equivalent Pull-Down Resistance, 3.3V}{\text{Equivalent Pull-Down Resistance, 5.0V}} = 0 \text{ 200K} = 0 \text{ Ohm}}{200K} = 0 \text{ Ohm}}$ $\frac{\text{Equivalent Pull-Down Resistance, 5.0V}{\text{Equivalent ANIO Switch Resistance, 5V}} = 0 \text{ 200K} = 0 \text{ Ohm}}{200K} = 0 \text{ Ohm}} = 0 \text{ Ohm}}$ $\frac{\text{Equivalent ANIO Switch Resistance, 5V}}{200K} = 0 \text{ Ohm}} = 0 \text{ Ohm}} = 0 \text{ Ohm}} = 0 \text{ Ohm}} = 0 \text{ Ohm}}{200K} = 0 \text{ Ohm}} = 0 \text{ Ohm}}$ $\frac{\text{Equivalent ANIO Switch Resistance, 3.3V}}{200K} = 0 \text{ Ohm}} = 0 \text{ Ohm}}{200K} = 0 \text{ Ohm}}$ $\frac{\text{Equivalent ANIO Switch Resistance, 3.3V}}{200K} = 0 \text{ Ohm}} = 0 \text{ Ohm}}$ $\frac{\text{Equivalent ANIO Switch Resistance for Latch}}{200K} = 0 \text{ Ohm}} = 0 \text{ Ohm}$ |                   | Equivalent Pull-Up resistance, 3.3V     | -    | 350K  | -    | Ohm  |                    |
| RPDEquivalent Pull-Down Resistance, 5.0V-125K-OhmREQANEquivalent ANIO Switch Resistance, 5V-500-OhmOne ANIO SwitchEquivalent ANIO Switch Resistance, 3.3V-800-OhmOne ANIO SwitchGPIO 2 Analog Switch DC Characteristics-10K-OhmMeasured at VDDHIOSAR ADCEquivalent Pull-Up Resistance for Latch-10K-OhmMeasured at VDDHIOSAR ADC-Input DC Range0-VDD-<br>1.2VVREF=VDD, FS=VDDVINSARSAR ADC Accuracy<br>0.5V to REF-0.5V-+/- 2-LSBAfter calibration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | RPU               | Equivalent Pull-Up resistance, 5.0V     | -    | 200K  | -    | Ohm  |                    |
| Equivalent Pull-Down Resistance, 5.0V-125K-OhmREQANEquivalent ANIO Switch Resistance, 5V-500-OhmOne ANIO SwitchEquivalent ANIO Switch Resistance, 3.3V-800-OhmOne ANIO SwitchGPIO 2 Analog Switch DC CharacteristicsRPULATEquivalent Pull-Up Resistance for Latch-10K-OhmMeasured at VDDHIOSAR ADCVINSARInput DC Range0-VDD-<br>1.2VVREF=VDD, FS=VDDUNSARMSAR ADC Accuracy<br>0.5V to REF-0.5V-+/- 2-LSBAfter calibration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                   | Equivalent Pull-Down Resistance, 3.3V   | -    | 200K  | -    | Ohm  |                    |
| REQANEquivalent ANIO Switch Resistance, 3.3V-800-OhmOne ANIO SwitchGPIO 2 Analog Switch DC CharacteristicsRPULATEquivalent Pull-Up Resistance for Latch-10K-OhmMeasured at VDDHIOSAR ADCVINSARInput DC Range0- $VDD^-$<br>1.2VVREF=VDD, FS=VDDUNSARMSAR ADC Accuracy<br>0.5V to REF-0.5V-+/- 2-LSBAfter calibration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | RPD               | Equivalent Pull-Down Resistance, 5.0V   | -    | 125K  | -    | Ohm  |                    |
| Equivalent ANIO Switch Resistance, 3.3V-800-OhmOne ANIO SwitchGPIO 2 AnalysisSwitch DC CharacteristicsRPULATEquivalent Pull-Up Resistance for Latch-10K-OhmMeasured at VDDHIOSAR ADCVINSARInput DC Range0-VDD-<br>1.2VVREF=VDD, FS=VDDUNSARMSAR ADC Accuracy<br>0.5V to REF-0.5V-+/- 2-LSBAfter calibration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | DECAN             | Equivalent ANIO Switch Resistance, 5V   | -    | 500   | -    | Ohm  | One ANIO Switch    |
| RPULATEquivalent Pull-Up Resistance for Latch-10K-OhmMeasured at VDDHIOSAR ADCVINSARInput DC Range0- $\frac{VDD}{1.2V}$ VREF=VDD, FS=VDD0- $\frac{VDD1}{8}$ VREF=VDD, FS=VDDLINSARMSAR ADC Accuracy<br>0.5V to REF-0.5V-+/- 2-LSBAfter calibration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | REQAN             | Equivalent ANIO Switch Resistance, 3.3V | -    | 800   | -    | Ohm  | One ANIO Switch    |
| RPULATEquivalent Pull-Up Resistance for Latch-10K-OhmMeasured at VDDHIOSAR ADCVINSARInput DC Range0- $\frac{VDD}{1.2V}$ VREF=VDD, FS=VDD0- $\frac{VDD1}{8}$ VREF=VDD, FS=VDDLINSARMSAR ADC Accuracy<br>0.5V to REF-0.5V-+/- 2-LSBAfter calibration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | GPIO 2 Ana        | log Switch DC Characteristics           |      |       |      |      | •                  |
| VINSARInput DC Range0-VDD-<br>1.2VVREF=VDD, FS=VDD0-VDD1<br>8VREF=VDD, FS=VDD0-VDD1<br>8VREF=VDD18LINSARMSAR ADC Accuracy<br>0.5V to REF-0.5V-+/- 2-LSBAfter calibration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | RPULAT            | Equivalent Pull-Up Resistance for Latch | -    | 10K   | -    | Ohm  | Measured at VDDHIO |
| VINSARInput DC Range0-1.2VVREF=VDD, FS=VDD0-VDD1<br>8VREF=VDD18LINSARMSAR ADC Accuracy<br>0.5V to REF-0.5V-+/- 2-LSBAfter calibration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | SAR ADC           |                                         |      |       |      |      |                    |
| LINSARMSAR ADC Accuracy<br>0.5V to REF-0.5V0-VDD1<br>8VREF=VDD18LINSARMSAR ADC Accuracy<br>0.5V to REF-0.5V-+/- 2-LSBAfter calibration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                   | Insuit DC Dense                         | 0    | -     |      | V    | REF=VDD, FS=VDD    |
| LINSARM 0.5V to REF-0.5V - +/- 2 - LSB After calibration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | VINSAK            | Input DC Hange                          | 0    | -     |      | V    | REF=VDD18          |
| FADC ADC maximum frequency 8 MHz VDD>= 3.0V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | LINSARM           |                                         | -    | +/- 2 | -    | LSB  | After calibration  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | FADC              |                                         | -    | _     | 8    | MHz  | VDD>= 3.0V         |



| SYMBOL         | PARAMETER                 | MIN | TYP    | MAX        | UNIT | NOTE                |
|----------------|---------------------------|-----|--------|------------|------|---------------------|
|                |                           | -   | -      | 1          | MHz  | VDD < 3.0V          |
| TCONV          | ADC conversion time       | -   | 4      | -          | usec | VDD >= 3.0V         |
| TCONV          | ADC conversion time       | -   | 32     | -          | usec | VDD < 3.0V          |
| <b>VOLTAGE</b> | DAC                       |     |        |            |      |                     |
| VOUT           | Output Range              | 0   | -      | ³∕₄<br>VDD | V    | For normal accuracy |
|                | ADAC Accuracy             | -   | +/- 2  | -          | LSB  | Normal output range |
| LINDAC         |                           | -   | +/- 10 | -          | LSB  | 0 – 0.5V            |
|                |                           | -   | +/- 12 | -          | LSB  | 34 VDD to VDD       |
| Low Supply     | (VDDHR) Voltage Detection |     |        |            |      |                     |
| VDET           | Detection Range           | 2.2 | -      | 5.0        | V    | Setting by LVDTHD   |
| VDETHYS        | Detection Hysteresis      | -   | 100    | -          | mV   |                     |

# 19.4 AC Electrical Characteristics (VDD =3.0V to 5.5V TA=-40°C to 85°C)

| SYMBOL     | PARAMETER                           | MIN | TYP | MAX | UNIT  | NOTE               |
|------------|-------------------------------------|-----|-----|-----|-------|--------------------|
|            | ck and Reset                        |     |     |     |       |                    |
| FSYS       | System Clock Frequency              | -   | 16  | 25  | MHz   |                    |
| FIOSC      | Crystal Oscillator Frequency        | 1   | 16  | 25  | MHz   |                    |
| TSIOSC     | Stable Time for IOSC after power up | 50  | -   | -   | msec  | VDD >3.0V          |
| Supply Tim |                                     | 00  |     |     |       | 100 / 0.01         |
| TSUPRU     | Maximum VDD Ramp Up time            | -   | -   | 50  | msec  |                    |
| TSUPRD     | Maximum VDD Ramp Down Time          | -   | -   | 50  | msec  |                    |
| TPOR       | Power On Reset Delay                | _   | 10  | -   | msec  | IOSC=16MHz         |
| IOSC       |                                     |     |     |     |       |                    |
|            | IOSC calibrated 16MHz               | -1  | 0   | +1  | %     |                    |
| FIOSC      | Temperature and VDD variation       | -2  | 0   | +2  | %     |                    |
| SIOSC      |                                     |     |     |     |       |                    |
| FSIOSC     | Slow Oscillator frequency           | -   | 32  | -   | KHz   |                    |
| IO Timing  |                                     |     | 1   |     |       |                    |
| TPD3 ++    | Propagation Delay 3.3V No load      | -   | 6   | -   | nsec  |                    |
| TPD3 ++    | Propagation Delay 3.3V 25pF load    | -   | 15  | -   | nsec  |                    |
| TPD3 ++    | Propagation Delay 3.3V 50pF load    | -   | 20  | -   | nsec  |                    |
| TPD3       | Propagation Delay 3.3V No load      | -   | 5   | -   | nsec  |                    |
| TPD3       | Propagation Delay 3.3V 25pF load    | -   | 12  | -   | nsec  |                    |
| TPD3       | Propagation Delay 3.3V 50pF load    | -   | 15  | -   | nsec  |                    |
| TPD5 ++    | Propagation Delay 3.3V No load      | -   | 5   | -   | nsec  |                    |
| TPD5 ++    | Propagation Delay 3.3V 25pF load    | -   | 12  | -   | nsec  |                    |
| TPD5 ++    | Propagation Delay 3.3V 50pF load    | -   | 16  | -   | nsec  |                    |
| TPD5       | Propagation Delay 3.3V No load      | -   | 4   | -   | nsec  |                    |
| TPD5       | Propagation Delay 3.3V 25pF load    | -   | 9   | -   | nsec  |                    |
| TPD5       | Propagation Delay 3.3V 50pF load    | -   | 12  | -   | nsec  |                    |
| Flash Memo | pry Timing                          |     |     |     |       |                    |
| TEMAC      | Embedded Flash Access Time          | -   | 35  | 45  | nsec  | TWAIT must > TEMAC |
| TEMWR      | Embedded Flash Write Time           | -   | 20  | 25  | usec  |                    |
| TEMSER     | Embedded Flash Sector Erase Time    | -   | 2   | 2.5 | msec  |                    |
| TEMMER     | Embedded Flash Mass Erase Time      | -   | 10  | 12  | msec  |                    |
| FSPFM      | SPI Flash Clock Frequency           | 1   | 64  | 80  | MHz   |                    |
| SAR ADC    |                                     |     |     |     |       |                    |
| FSARADC    | Maximum SAR ADC Frequency           | -   | -   | 4   | MHz   |                    |
| TSARADC    | Conversion time of SAR ADC          | -   | 16  | -   | Cycle | ADC clock cycles   |



| 100100            | A Division of 199                        |     |     |     |      |      |  |  |  |
|-------------------|------------------------------------------|-----|-----|-----|------|------|--|--|--|
| SYMBOL            | PARAMETER                                | MIN | TYP | MAX | UNIT | NOTE |  |  |  |
| TSADCSE           | E Set up time for SAR ADC channel select |     | -   | -   | nsec |      |  |  |  |
| Analog Comparator |                                          |     |     |     |      |      |  |  |  |
| TDACMP            | Analog comparator delay                  | -   | -   | 250 | nsec |      |  |  |  |



# 20. PACKAGE OUTLINE

20.1 64-pin LQFP



| DETAIL | "A" |
|--------|-----|
|        |     |

|        | DIME     | INSIONS IN MILLIME | TERS |  |  |
|--------|----------|--------------------|------|--|--|
| SYMBOL | MIN.     | NOM.               | MAX. |  |  |
| Α      | -        | -                  | 1.60 |  |  |
| A1     | 0.05     | -                  | 0.15 |  |  |
| A2     | 1.35     | 1.40               | 1.45 |  |  |
| b      | 0.13     | 0.18               | 0.23 |  |  |
| с      | 0.09     | -                  | 0.20 |  |  |
| D      |          | 9.00 BSC           |      |  |  |
| D1     |          | 7.00 BSC           |      |  |  |
| е      |          | 0.40 BSC           |      |  |  |
| E      |          | 9.00 BSC           |      |  |  |
| E1     |          | 7.00 BSC           |      |  |  |
| L      | 0.45     | 0.60               | 0.75 |  |  |
| L1     | 1.00 REF |                    |      |  |  |
| θ°     | 0°       | 3.5°               | 7°   |  |  |

#### Notes:

1. JEDEC outline: MS-026 BBD.

3. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall not cause the lead width to exceed the maximum b dimension by more than 0.08 mm.

<sup>2.</sup> Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is 0.25 mm per side. D1 and E1 are maximum plastic body size dimensions including mold mismatch.



#### Notes:

- 1. JEDEC outline: MS-026 BBC.
- 2. Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is 0.25 mm per side. D1 and E1 are maximum plastic body size dimensions including mold mismatch.
- 3. Dimension b does not include dambar protrusion. Allowable dambar protrusion shall not cause the lead width to exceed the maximum b dimension by more than 0.08mm.

# 20.3 <u>48-pin QFN</u>

LUMISSIL MICROSYSTEMS





TOP VIEW



SIDE VIEW

| CYMPOL | DIMENSIONS MILLIMETER |          |      |  |  |  |  |
|--------|-----------------------|----------|------|--|--|--|--|
| SYMBOL | MIN.                  | NOM.     | MAX. |  |  |  |  |
| А      | 0.70                  | 0.75     | 0.80 |  |  |  |  |
| A1     | 0.00                  | 0.02     | 0.05 |  |  |  |  |
| A2     | 0.18                  | 0.20     | 0.23 |  |  |  |  |
| b1     |                       | 0.16 REF |      |  |  |  |  |
| b      | 0.18                  | 0.25     | 0.30 |  |  |  |  |
| D      | 6.90                  | 7.00     | 7.10 |  |  |  |  |
| D2     | 4.50                  | 4.60     | 4.70 |  |  |  |  |
| E      | 6.90                  | 7.00     | 7.10 |  |  |  |  |
| E2     | 4.50                  | 4.60     | 4.70 |  |  |  |  |
| е      |                       | 0.50 BSC |      |  |  |  |  |
| Ne     | 5.50 BSC              |          |      |  |  |  |  |
| Nd     | 5.50 BSC              |          |      |  |  |  |  |
| L      | 0.35                  | 0.40     | 0.45 |  |  |  |  |
| h      | 0.30                  | 0.35     | 0.40 |  |  |  |  |



# 21. ORDERING INFORMATION Operating temperature -40°C to 85°C

| Order Part No.     | Package            | QTY       |  |
|--------------------|--------------------|-----------|--|
| IS31CS5523G-LQLS2  | LQFP-64, Lead-free | 250/Plate |  |
| IS31CS5523AG-LQLS2 | LQFP-48, Lead-free | 250/Plate |  |
| IS31CS5523W-QFLS2  | QFN-48, Lead-free  | 416/Plate |  |

Copyright © 2021 Lumissil Microsystems. All rights reserved. Lumissil Microsystems reserves the right to make changes to this specification and its products at any time without notice. Lumissil Microsystems assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products.

Lumissil Microsystems does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Lumissil Microsystems receives written assurance to its satisfaction, that:

a.) the risk of injury or damage has been minimized;

- b.) the user assumes all such risks; and
- c.) potential liability of Lumissil Microsystems is adequately protected under the circumstances.



# 22. <u>Revision History</u>

#### <u>V0.11</u>

Modified general descriptions and features.

Update block diagram and pin out.

Removed XOSC section.

Modified RTC section. Power domain, CLRCNT description.

Add PLL descriptions.

Update Buzzer Controller.

Modified LCD/LED Controller.

Modified Touch Key Controller. Make Timer/VAL as 24-bit. Make moving average as 16-bits. Add start delay and abort. Add analog configurations and pseudo-random bit stream.

# <u>V0.12</u>

PWM Triggering ADC.

I2CM and I2CS clock rate.

T5 clock select add PLL.

LCD/LED Clock scaling.

TK Moving Average (RO) and Threshold to 24-Bit.

Add PGA.

Modify analog pin out.

Change SARADC clock scaling.

Remove VDD18 pin and change internal compensation.

Add SEG31.

Change RSTN test mode.

Modified CKSEL[7-4] for IOSCDIV[3-0].

# <u>V0.13</u>

Modify Reset description and block diagram.

# <u>V0.14</u>

Modify ADC to single channel. Remove triggering.

Add PGA. Modify Pin connection accordingly.

Modify LCD control ENCOM to reflect SEG[31-28] switch.

# <u>V0.15</u>

# <u>V0.16</u>

Change Slow IOSC to 30KHz. Modify IOSC Divider Setting (CKSEL) and the default to IOSC/16. Modify RTC description to fit independent supply.

# <u>V0.17</u>

ADC. PGA change to reverse polarity.

# <u>V0.18</u>

Add EUART3 and EUART4. Modify pin connection accordingly.

#### <u>V0.19</u>

Add VDDC pin. Remove REGTRM. Add REF measurement in IFB.

# <u>V0.20</u>

Feature description. Block diagram modify ADC-input number change to 16.

# LUMISSIL MICROSYSTEMS

# IS31CS5523

Pin connection, p01, p04, p05, p10, p11, p12, p13, p23, p63, p64. XFR: PIOEDGR3, PIOEDGR4, PIOEDGF3, PIOEDGF4. SFR: CKSEL- Wakeup delay time option - 528us, 1ms, 2ms, 4ms. SFR: SFIFO2, SFIFO3, SFIFO4. Modified ADC to include REFSEL for VDDH or VDDC.

### <u>V0.21</u>

Add VXSEL for PGA reference selection. Clarify ADC AVG definitions. CMPD input merge with CMPA input. P1.6 can detect two thresholds at the same time. Add CLKOUT function to P6.6. Section 3.5. Add more detail description on GPIO Wake-Up.

### <u>V0.22</u>

Change PLLM to 9-bit. Default PLLM= 0x100. Add P6.6 for BGTEST. Add REGTRM register back. Remove Section 3.8 LVR18 and other descriptions.

Also modified Section 1.1 System Reset diagram and descriptions.

### <u>V0.23</u>

PLL add LPFCLMP control to clamp the LPF at 1.2V. Feature add EUART3 and EUART4.

Add STEPCTRL single step control register description.

### <u>V0.24</u>

Modify VDDRTC, RTCXI, RTCXO pin sequence. IFB is 256B consistency.

#### <u>V0.25</u>

Move the sequence of CPU description. Clarify MOVX A,@Ri Instruction and DPXR, MXAX registers. Remove redundant STATUS Register Description in Clock Control Section. Move some description to STATUS in CPU register section. Clarify some DPX carry issue. Clarify RWT (Reset WDT) bit description. Modify ADCAL/ADCAH to ADCL/ADCH. Modify TKCMVS1/TKCMVS2.

#### <u>V0.26</u>

Add BZSNMUTE, LVDTHH register. Modify ADC/KEY/CMP analog pin switch description. Modify buzzer frequency is defined by BZCLK/(BZFRQ[8-0]+1)/2. Modify key stored address to EFF8 ~ EFFF.

#### <u>V0.90</u>

Preliminary version release.

#### <u>V0.91</u>

Correct PIN connection of VDDRTC, RTCXI, RTCXO. Add Touch Key Interrupt to INT3. Update IFB definitions.

#### <u>V0.92</u>

Add I2CM Timeout. Update LED drive function description and application circuits. Add C-C TKC.



Need to modify LIN fault.

#### <u>V0.93</u>

Correct several typing errors.

#### <u>V0.94</u>

Add 48-pin LQFP and 48-pin QFN package types. Update writer mode pin assignment. Add LED external drive mode description.

### <u>V0.95</u>

Update ESD spec. of RTC related pins.

### <u>V0.96</u>

Correct several typing errors.

### <u>V0.97</u>

Change to ISSI naming rule part number and ordering information.

#### **Revision A**

Formal release version.

#### **Revision B**

Update CREF pin name typo in 48-pin packages.

### **Revision C**

Update VDD supply voltage operating range.