

# **LA-LatticeXP2 Family Data Sheet**

DS1024 Version 1.5, February 2015



# **LA-LatticeXP2 Family Data Sheet Introduction**

# **Features**

- **flexiFLASH™ Architecture**
	- Instant-on
	- Infinitely reconfigurable
	- Single chip
	- FlashBAK™ technology
	- Serial TAG memory
	- Design security
- **AEC-Q100 Tested and Qualified**
- **Live Update Technology**
	- TransFR™ technology
	- Secure updates with 128 bit AES encryption
	- Dual-boot with external SPI

#### **sysDSP™ Block**

- Three to five blocks for high performance Multiply and Accumulate
- 12 to 20 18 x 18 multipliers
- Each block supports one 36 x 36 multiplier or four 18 x 18 or eight 9 x 9 multipliers

#### **Embedded and Distributed Memory**

- Up to 276 kbits sysMEM™ EBR
- Up to 35 kbits Distributed RAM

#### **sysCLOCK™ PLLs**

- Up to four analog PLLs per device
- Clock multiply, divide and phase shifting

#### **Table 1-1. LA-LatticeXP2 Family Selection Guide**

### **Flexible I/O Buffer**

- sysIO™ buffer supports:
	- LVCMOS 33/25/18/15/12; LVTTL
	- SSTL 33/25/18 class I, II
	- HSTL15 class I; HSTL18 class I, II
	- PCI
	- LVDS, Bus-LVDS, MLVDS, LVPECL, RSDS
- **Pre-engineered Source Synchronous Interfaces**
	- DDR / DDR2 interfaces up to 200 MHz
	- 7:1 LVDS interfaces support display applications
	- XGMII
- Density And Package Options
	- 5k to 17k LUT4s, 86 to 358 I/Os
	- csBGA, ftBGA, TQFP and PQFP packages
	- Density migration supported

#### **Flexible Device Configuration**

- SPI (master and slave) Boot Flash Interface
- Dual Boot Image supported
	- Soft Error Detect (SED) macro embedded
- **System Level Support** 
	- IEEE 1149.1 and IEEE 1532 Compliant
	- On-chip oscillator for initialization & general use
	- Devices operate with 1.2 V power supply

| <b>Device</b>                        | <b>LA-XP2-5</b> | <b>LA-XP2-8</b> | <b>LA-XP2-17</b> |
|--------------------------------------|-----------------|-----------------|------------------|
| LUTs (K)                             | 5               | 8               | 17               |
| Distributed RAM (kbits)              | 10              | 18              | 35               |
| <b>EBR SRAM (kbits)</b>              | 166             | 221             | 276              |
| <b>EBR SRAM Blocks</b>               | 9               | 12              | 15               |
| sysDSP Blocks                        | 3               | 4               | 5                |
| 18 x 18 Multipliers                  | 12              | 16              | 20               |
| V <sub>CC</sub> Voltage              | 1.2             | 1.2             | 1.2              |
| <b>GPLL</b>                          | 2               | $\overline{c}$  | 4                |
| Max Available I/O                    | 172             | 201             | 201              |
| <b>Packages and I/O Combinations</b> |                 |                 |                  |
| 132-Ball csBGA (8 x 8 mm)            | 86              | 86              |                  |
| 144-Pin TQFP (20 x 20 mm)            | 100             | 100             |                  |
| 208-Pin PQFP (28 x 28 mm)            | 146             | 146             | 146              |
| 256-Ball ftBGA (17 x17 mm)           | 172             | 201             | 201              |

<sup>© 2015</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.

## **February 2015 Data Sheet DS1024**



# **Introduction**

LA-LatticeXP2 devices combine a Look-up Table (LUT) based FPGA fabric with non-volatile Flash cells in an architecture referred to as flexiFLASH.

The flexiFLASH approach provides benefits including instant-on, infinite reconfigurability, on chip storage with FlashBAK embedded block memory and Serial TAG memory and design security. The parts also support Live Update technology with TransFR, 128-bit AES Encryption and Dual-boot technologies.

The LA-LatticeXP2 FPGA fabric was optimized for the new technology from the outset with high performance and low cost in mind. LA-LatticeXP2 devices include LUT-based logic, distributed and embedded memory, Phase Locked Loops (PLLs), pre-engineered source synchronous I/O support and enhanced sysDSP blocks.

Lattice Diamond® design software allows large and complex designs to be efficiently implemented using the LA-LatticeXP2 family of FPGA devices. Synthesis library support for LA-LatticeXP2 is available for popular logic synthesis tools. The Diamond software uses the synthesis tool output along with the constraints from its floor planning tools to place and route the design in the LA-LatticeXP2 device. The Diamond design tool extracts the timing from the routing and back-annotates it into the design for timing verification.

Lattice provides many pre-designed Intellectual Property (IP) LatticeCORE™ modules for the LA-LatticeXP2 family. By using these IPs as standardized blocks, designers are free to concentrate on the unique aspects of their design, increasing their productivity.



# **LA-LatticeXP2 Family Data Sheet Architecture**

**February 2015 Data Sheet DS1024**

# **Architecture Overview**

Each LA-LatticeXP2 device contains an array of logic blocks surrounded by Programmable I/O Cells (PIC). Interspersed between the rows of logic blocks are rows of sysMEM™ Embedded Block RAM (EBR) and a row of sys-DSP™ Digital Signal Processing blocks as shown in [Figure 2-1](#page-4-0).

On the left and right sides of the Programmable Functional Unit (PFU) array, there are Non-volatile Memory Blocks. In configuration mode the nonvolatile memory is programmed via the IEEE 1149.1 TAP port or the sysCONFIG™ peripheral port. On power up, the configuration data is transferred from the Non-volatile Memory Blocks to the configuration SRAM. With this technology, expensive external configuration memory is not required, and designs are secured from unauthorized read-back. This transfer of data from non-volatile memory to configuration SRAM via wide busses happens in microseconds, providing an "instant-on" capability that allows easy interfacing in many applications. LA-LatticeXP2 devices can also transfer data from the sysMEM EBR blocks to the Non-volatile Memory Blocks at user request.

There are two kinds of logic blocks, the PFU and the PFU without RAM (PFF). The PFU contains the building blocks for logic, arithmetic, RAM and ROM functions. The PFF block contains building blocks for logic, arithmetic and ROM functions. Both PFU and PFF blocks are optimized for flexibility allowing complex designs to be implemented quickly and efficiently. Logic Blocks are arranged in a two-dimensional array. Only one type of block is used per row.

LA-LatticeXP2 devices contain one or more rows of sysMEM EBR blocks. sysMEM EBRs are large dedicated 18 kbit memory blocks. Each sysMEM block can be configured in a variety of depths and widths of RAM or ROM. In addition, LA-LatticeXP2 devices contain up to two rows of DSP Blocks. Each DSP block has multipliers and adder/accumulators, which are the building blocks for complex signal processing capabilities.

Each PIC block encompasses two PIOs (PIO pairs) with their respective sysIO buffers. The sysIO buffers of the LA-LatticeXP2 devices are arranged into eight banks, allowing the implementation of a wide variety of I/O standards. PIO pairs on the left and right edges of the device can be configured as LVDS transmit/receive pairs. The PIC logic also includes pre-engineered support to aid in the implementation of high speed source synchronous standards such as 7:1 LVDS interfaces, found in many display applications, and memory interfaces including DDR and DDR2.

Other blocks provided include PLLs and configuration functions. The LA-LatticeXP2 architecture provides up to four General Purpose PLLs (GPLL) per device. The GPLL blocks are located in the corners of the device.

The configuration block that supports features such as configuration bit-stream de-encryption, transparent updates and dual boot support is located between banks two and three. Every device in the LA-LatticeXP2 family supports a sysCONFIG port, muxed with bank seven I/Os, which supports serial device configuration. A JTAG port is provided between banks two and three.

This family also provides an on-chip oscillator. LA-LatticeXP2 devices use 1.2 V as their core voltage.

<sup>© 2015</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



<span id="page-4-0"></span>



# **PFU Blocks**

The core of the LA-LatticeXP2 device is made up of logic blocks in two forms, PFUs and PFFs. PFUs can be programmed to perform logic, arithmetic, distributed RAM and distributed ROM functions. PFF blocks can be programmed to perform logic, arithmetic and ROM functions. Except where necessary, the remainder of this data sheet will use the term PFU to refer to both PFU and PFF blocks.

Each PFU block consists of four interconnected slices, numbered Slice 0 through Slice 3, as shown in [Figure 2-2](#page-5-0). All the interconnections to and from PFU blocks are from routing. There are 50 inputs and 23 outputs associated with each PFU block.



## <span id="page-5-0"></span>**Figure 2-2. PFU Diagram**



## **Slice**

Slice 0 through Slice 2 contain two 4-input combinatorial Look-Up Tables (LUT4), which feed two registers. Slice 3 contains two LUT4s and no registers. For PFUs, Slice 0 and Slice 2 can also be configured as distributed memory, a capability not available in PFF blocks. [Table 2-1](#page-5-1) shows the capability of the slices in both PFF and PFU blocks along with the operation modes they enable. In addition, each PFU contains logic that allows the LUTs to be combined to perform functions such as LUT5, LUT6, LUT7 and LUT8. There is control logic to perform set/reset functions (programmable as synchronous/asynchronous), clock select, chip-select and wider RAM/ROM functions. [Figure 2-3](#page-6-1) shows an overview of the internal logic of the slice. The registers in the slice can be configured as positive/negative edge triggered or level sensitive clocks.

<span id="page-5-1"></span>



Slice 0 through Slice 2 have 14 input signals: 13 signals from routing and one from the carry-chain (from the adjacent slice or PFU). There are seven outputs: six to routing and one to carry-chain (to the adjacent PFU). Slice 3 has 13 input signals from routing and four signals to routing. [Table 2-2](#page-6-0) lists the signals associated with Slice 0 to Slice 2.



#### <span id="page-6-1"></span>**Figure 2-3. Slice Diagram**



WAD [A:D] is a 4bit address from Slice 1 LUT input

<span id="page-6-0"></span>



1. See [Figure 2-3](#page-6-1) for connection details.

2. Requires two PFUs.



# **Modes of Operation**

Each slice has up to four potential modes of operation: Logic, Ripple, RAM and ROM.

#### **Logic Mode**

In this mode, the LUTs in each slice are configured as LUT4s. A LUT4 has 16 possible input combinations. Fourinput logic functions are generated by programming the LUT4. Since there are two LUT4s per slice, a LUT5 can be constructed within one slice. Larger LUTs such as LUT6, LUT7 and LUT8, can be constructed by concatenating two or more slices. Note that a LUT8 requires more than four slices.

#### **Ripple Mode**

Ripple mode allows efficient implementation of small arithmetic functions. In ripple mode, the following functions can be implemented by each slice:

- Addition 2-bit
- Subtraction 2-bit
- Add/Subtract 2-bit using dynamic control
- Up counter 2-bit
- Down counter 2-bit
- Up/Down counter with async clear
- Up/Down counter with preload (sync)
- Ripple mode multiplier building block
- Multiplier support
- Comparator functions of A and B inputs
	- A greater-than-or-equal-to B
	- A not-equal-to B
	- A less-than-or-equal-to B

Two carry signals, FCI and FCO, are generated per slice in this mode, allowing fast arithmetic functions to be constructed by concatenating slices.

#### **RAM Mode**

In this mode, a 16x4-bit distributed Single Port RAM (SPR) can be constructed using each LUT block in Slice 0 and Slice 2 as a 16x1-bit memory. Slice 1 is used to provide memory address and control signals. A 16x2-bit Pseudo Dual Port RAM (PDPR) memory is created by using one slice as the read-write port and the other companion slice as the read-only port.

The Lattice design tools support the creation of a variety of different size memories. Where appropriate, the software will construct these using distributed memory primitives that represent the capabilities of the PFU. [Table 2-3](#page-7-0) shows the number of slices required to implement different distributed RAM primitives. For more information on using RAM in LA-LatticeXP2 devices, see TN1137, [LatticeXP2 Memory Usage Guide](www.latticesemi.com/dynamic/view_document.cfm?document_id=23976)*.*

#### <span id="page-7-0"></span>**Table 2-3. Number of Slices Required For Implementing Distributed RAM**



Note: SPR = Single Port RAM, PDPR = Pseudo Dual Port RAM

#### **ROM Mode**

ROM mode uses the LUT logic; hence, Slices 0 through 3 can be used in the ROM mode. Preloading is accomplished through the programming interface during PFU configuration.



# **Routing**

There are many resources provided in the LA-LatticeXP2 devices to route signals individually or as busses with related control signals. The routing resources consist of switching circuitry, buffers and metal interconnect (routing) segments.

The inter-PFU connections are made with x1 (spans two PFU), x2 (spans three PFU) or x6 (spans seven PFU) connections. The x1 and x2 connections provide fast and efficient connections in horizontal and vertical directions. The x2 and x6 resources are buffered to allow both short and long connections routing between PFUs.

The LA-LatticeXP2 family has an enhanced routing architecture to produce a compact design. The Diamond design tool takes the output of the synthesis tool and places and routes the design. Generally, the place and route tool is completely automatic, although an interactive routing editor is available to optimize the design.

# **sysCLOCK Phase Locked Loops (PLL)**

The sysCLOCK PLLs provide the ability to synthesize clock frequencies. The LA-LatticeXP2 family supports between two and four full featured General Purpose PLLs (GPLL). The architecture of the GPLL is shown in [Figure 2-4.](#page-9-0)

CLKI, the PLL reference frequency, is provided either from the pin or from routing; it feeds into the Input Clock Divider block. CLKFB, the feedback signal, is generated from CLKOP (the primary clock output) or from a user clock pin/logic. CLKFB feeds into the Feedback Divider and is used to multiply the reference frequency.

Both the input path and feedback signals enter the Voltage Controlled Oscillator (VCO) block. The phase and frequency of the VCO are determined from the input path and feedback signals. A LOCK signal is generated by the VCO to indicate that the VCO is locked with the input clock signal.

The output of the VCO feeds into the CLKOP Divider, a post-scalar divider. The duty cycle of the CLKOP Divider output can be fine tuned using the Duty Trim block, which creates the CLKOP signal. By allowing the VCO to operate at higher frequencies than CLKOP, the frequency range of the GPLL is expanded. The output of the CLKOP Divider is passed through the CLKOK Divider, a secondary clock divider, to generate lower frequencies for the CLKOK output. For applications that require even lower frequencies, the CLKOP signal is passed through a divideby-three divider to produce the CLKOK2 output. The CLKOK2 output is provided for applications that use source synchronous logic. The Phase/Duty Cycle/Duty Trim block is used to adjust the phase and duty cycle of the CLKOP Divider output to generate the CLKOS signal. The phase/duty cycle setting can be pre-programmed or dynamically adjusted.

The clock outputs from the GPLL; CLKOP, CLKOK, CLKOK2 and CLKOS, are fed to the clock distribution network.

For further information on the GPLL see TN1126, [LatticeXP2 sysCLOCK PLL Design and Usage Guide](www.latticesemi.com/dynamic/view_document.cfm?document_id=23975)*.*



<span id="page-9-0"></span>**Figure 2-4. General Purpose PLL (GPLL) Diagram**



[Table 2-4](#page-9-1) provides a description of the signals in the GPLL blocks.

<span id="page-9-1"></span>



# **Clock Dividers**

LA-LatticeXP2 devices have two clock dividers, one on the left side and one on the right side of the device. These are intended to generate a slower-speed system clock from a high-speed edge clock. The block operates in a  $\div 2$ , ÷4 or ÷8 mode and maintains a known phase relationship between the divided down clock and the high-speed clock based on the release of its reset signal. The clock dividers can be fed from the CLKOP output from the GPLLs or from the Edge Clocks (ECLK). The clock divider outputs serve as primary clock sources and feed into the clock distribution network. The Reset (RST) control signal resets the input and forces all outputs to low. The RELEASE signal releases outputs to the input clock. For further information on clock dividers, see TN1126, LatticeXP2 sysCLOCK PLL Design and Usage Guide*.* [Figure 2-5](#page-10-0) shows the clock divider connections.



<span id="page-10-0"></span>**Figure 2-5. Clock Divider Connections**



# **Clock Distribution Network**

LA-LatticeXP2 devices have eight quadrant-based primary clocks and between six and eight flexible region-based secondary clocks/control signals. Two high performance edge clocks are available on each edge of the device to support high speed interfaces. The clock inputs are selected from external I/Os, the sysCLOCK PLLs, or routing. Clock inputs are fed throughout the chip via the primary, secondary and edge clock networks.

# **Primary Clock Sources**

LA-LatticeXP2 devices derive primary clocks from four sources: PLL outputs, CLKDIV outputs, dedicated clock inputs and routing. LA-LatticeXP2 devices have two to four sysCLOCK PLLs, located in the four corners of the device. There are eight dedicated clock inputs, two on each side of the device. [Figure 2-6](#page-11-0) shows the primary clock sources.



#### <span id="page-11-0"></span>**Figure 2-6. Primary Clock Sources for LatticeXP2-17**



Note: This diagram shows sources for the LA-LatticeXP2-17 device. Smaller LA-LatticeXP2 devices have two GPLLs.



# **Secondary Clock/Control Sources**

LA-LatticeXP2 devices derive secondary clocks (SC0 through SC7) from eight dedicated clock input pads and the rest from routing. [Figure 2-7](#page-12-0) shows the secondary clock sources.

<span id="page-12-0"></span>**Figure 2-7. Secondary Clock Sources**





# **Edge Clock Sources**

Edge clock resources can be driven from a variety of sources at the same edge. Edge clock resources can be driven from adjacent edge clock PIOs, primary clock PIOs, PLLs and clock dividers as shown in [Figure 2-8](#page-13-0).

#### <span id="page-13-0"></span>**Figure 2-8. Edge Clock Sources**



Note: This diagram shows sources for the LA-LatticeXP2-17 device. Smaller LA-LatticeXP2 devices have two GPLLs.



# **Primary Clock Routing**

The clock routing structure in LA-LatticeXP2 devices consists of a network of eight primary clock lines (CLK0 through CLK7) per quadrant. The primary clocks of each quadrant are generated from muxes located in the center of the device. All the clock sources are connected to these muxes. [Figure 2-9](#page-14-0) shows the clock routing for one quadrant. Each quadrant mux is identical. If desired, any clock can be routed globally.

<span id="page-14-0"></span>



# **Dynamic Clock Select (DCS)**

The DCS is a smart multiplexer function available in the primary clock routing. It switches between two independent input clock sources without any glitches or runt pulses. This is achieved irrespective of when the select signal is toggled. There are two DCS blocks per quadrant; in total, eight DCS blocks per device. The inputs to the DCS block come from the center muxes. The output of the DCS is connected to primary clocks CLK6 and CLK7 (see [Figure 2-](#page-14-0) [9\)](#page-14-0).

[Figure 2-10](#page-14-1) shows the timing waveforms of the default DCS operating mode. The DCS block can be programmed to other modes. For more information on the DCS, see TN1126, [LatticeXP2 sysCLOCK PLL Design and Usage](www.latticesemi.com/dynamic/view_document.cfm?document_id=23975) [Guide](www.latticesemi.com/dynamic/view_document.cfm?document_id=23975)*.*

#### <span id="page-14-1"></span>**Figure 2-10. DCS Waveforms**



# **Secondary Clock/Control Routing**

Secondary clocks in the LA-LatticeXP2 devices are region-based resources. The benefit of region-based resources is the relatively low injection delay and skew within the region, as compared to primary clocks. EBR rows, DSP rows and a special vertical routing channel bound the secondary clock regions. This special vertical routing channel aligns with either the left edge of the center DSP block in the DSP row or the center of the DSP row. [Figure 2-11](#page-15-0) shows this special vertical routing channel and the six secondary clock regions for the LA-



LatticeXP2-17. All LA-LatticeXP2 devices have six secondary clock regions and four secondary clocks (SC0 to SC3) which are distributed to every region.

The secondary clock muxes are located in the center of the device. [Figure 2-12](#page-15-1) shows the mux structure of the secondary clock routing. Secondary clocks SC0 to SC3 are used for clock and control and SC4 to SC7 are used for high fan-out signals.

<span id="page-15-0"></span>



<span id="page-15-1"></span>**Figure 2-12. Secondary Clock Selection**





# **Slice Clock Selection**

[Figure 2-13](#page-16-0) shows the clock selections and [Figure 2-14](#page-16-1) shows the control selections for Slice 0 through Slice 2. All the primary clocks and the four secondary clocks are routed to this clock selection mux. Other signals, via routing, can be used as clock inputs to the slices. Slice controls are generated from the secondary clocks or other signals connected via routing.

If none of the signals are selected for both clock and control, then the default value of the mux output is 1. Slice 3 does not have any registers; therefore it does not have the clock or control muxes.

<span id="page-16-0"></span>**Figure 2-13. Slice 0 through Slice 2 Clock Selection**



<span id="page-16-1"></span>**Figure 2-14. Slice 0 through Slice 2 Control Selection**



# **Edge Clock Routing**

LA-LatticeXP2 devices have eight high-speed edge clocks that are intended for use with the PIOs in the implementation of high-speed interfaces. Each device has two edge clocks per edge. [Figure 2-15](#page-17-0) shows the selection muxes for these clocks.



#### <span id="page-17-0"></span>**Figure 2-15. Edge Clock Mux Connections**



# **sysMEM Memory**

LA-LatticeXP2 devices contains a number of sysMEM Embedded Block RAM (EBR). The EBR consists of 18 Kbit RAM with dedicated input and output registers.

# **sysMEM Memory Block**

The sysMEM block can implement single port, dual port or pseudo dual port memories. Each block can be used in a variety of depths and widths as shown in [Table 2-5.](#page-18-0) FIFOs can be implemented in sysMEM EBR blocks by using support logic with PFUs. The EBR block supports an optional parity bit for each data byte to facilitate parity checking. EBR blocks provide byte-enable support for configurations with18-bit and 36-bit data widths.



#### <span id="page-18-0"></span>**Table 2-5. sysMEM Block Con• gurations**



# **Bus Size Matching**

All of the multi-port memory modes support different widths on each of the ports. The RAM bits are mapped LSB word 0 to MSB word 0, LSB word 1 to MSB word 1, and so on. Although the word size and number of words for each port varies, this mapping scheme applies to each port.

# **FlashBAK EBR Content Storage**

All the EBR memory in the LA-LatticeXP2 is shadowed by Flash memory. Optionally, initialization values for the memory blocks can be defined using the Lattice Diamond design tool. The initialization values are loaded into the Flash memory during device programming and into the SRAM at power up or whenever the device is reconfigured. This feature is ideal for the storage of a variety of information such as look-up tables and microprocessor code. It is also possible to write the current contents of the EBR memory back to Flash memory. This capability is useful for the storage of data such as error codes and calibration information. For additional information on the FlashBAK capability see TN1137, [LatticeXP2 Memory Usage Guide](www.latticesemi.com/dynamic/view_document.cfm?document_id=23976)*.*

#### **Figure 2-16. FlashBAK Technology**



# **Memory Cascading**

Larger and deeper blocks of RAMs can be created using EBR sysMEM Blocks. Typically, the Lattice design tools cascade memory transparently, based on speci• c design inputs.

# **Single, Dual and Pseudo-Dual Port Modes**

In all the sysMEM RAM modes the input data and address for the ports are registered at the input of the memory array. The output data of the memory is optionally registered at the output.



EBR memory supports two forms of write behavior for single port or dual port operation:

- 1. **Normal** Data on the output appears only during a read cycle. During a write cycle, the data (at the current address) does not appear on the output. This mode is supported for all data widths.
- 2. **Write Through** A copy of the input data appears at the output of the same port during a write cycle. This mode is supported for all data widths.

### **Memory Core Reset**

The memory array in the EBR utilizes latches at the A and B output ports. These latches can be reset asynchronously or synchronously. RSTA and RSTB are local signals, which reset the output latches associated with Port A and Port B respectively. GSRN, the global reset signal, resets both ports. The output data latches and associated resets for both ports are as shown in [Figure 2-17](#page-19-0).

<span id="page-19-0"></span>



For further information on the sysMEM EBR block, see TN1137, LatticeXP2 Memory Usage Guide*.*

# **EBR Asynchronous Reset**

EBR asynchronous reset or GSR (if used) can only be applied if all clock enables are low for a clock cycle before the reset is applied and released a clock cycle after the low-to-high transition of the reset signal, as shown in [Figure 2-18](#page-19-1). The GSR input to the EBR is always asynchronous.

#### <span id="page-19-1"></span>**Figure 2-18. EBR Asynchronous Reset (Including GSR) Timing Diagram**





If all clock enables remain enabled, the EBR asynchronous reset or GSR may only be applied and released after the EBR read and write clock inputs are in a steady state condition for a minimum of  $1/f_{MAX}$  (EBR clock). The reset release must adhere to the EBR synchronous reset setup time before the next active read or write clock edge.

If an EBR is pre-loaded during configuration, the GSR input must be disabled or the release of the GSR during device Wake Up must occur before the release of the device I/Os becoming active.

These instructions apply to all EBR RAM and ROM implementations.

Note that there are no reset restrictions if the EBR synchronous reset is used and the EBR GSR input is disabled.

# **sysDSP™ Block**

The LA-LatticeXP2 family provides a sysDSP block making it ideally suited for low cost, high performance Digital Signal Processing (DSP) applications. Typical functions used in these applications include Bit Correlators, Fast Fourier Transform (FFT) functions, Finite Impulse Response (FIR) Filter, Reed-Solomon Encoder/Decoder, Turbo Encoder/Decoder and Convolutional Encoder/Decoder. These complex signal processing functions use similar building blocks such as multiply-adders and multiply-accumulators.

# **sysDSP Block Approach Compare to General DSP**

Conventional general-purpose DSP chips typically contain one to four (Multiply and Accumulate) MAC units with • xed data-width multipliers; this leads to limited parallelism and limited throughput. Their throughput is increased by higher clock speeds. The LA-LatticeXP2 family, on the other hand, has many DSP blocks that support different data-widths. This allows the designer to use highly parallel implementations of DSP functions. The designer can optimize the DSP performance vs. area by choosing appropriate levels of parallelism. [Figure 2-19](#page-20-0) compares the fully serial and the mixed parallel and serial implementations.



#### <span id="page-20-0"></span>**Figure 2-19. Comparison of General DSP and LA-LatticeXP2 Approaches**

#### **sysDSP Block Capabilities**

The sysDSP block in the LA-LatticeXP2 family supports four functional elements in three 9, 18 and 36 data path widths. The user selects a function element for a DSP block and then selects the width and type (signed/unsigned) of its operands. The operands in the LA-LatticeXP2 family sysDSP Blocks can be either signed or unsigned but not



mixed within a function element. Similarly, the operand widths cannot be mixed within a block. DSP elements can be concatenated.

The resources in each sysDSP block can be con• gured to support the following four elements:

- MULT (Multiply)
- MAC (Multiply, Accumulate)
- MULTADDSUB (Multiply, Addition/Subtraction)
- MULTADDSUBSUM (Multiply, Addition/Subtraction, Accumulate)

The number of elements available in each block depends on the width selected from the three available options: x9, x18, and x36. A number of these elements are concatenated for highly parallel implementations of DSP functions. [Table 2-6](#page-21-0) shows the capabilities of the block.

#### <span id="page-21-0"></span>**Table 2-6. Maximum Number of Elements in a Block**



Some options are available in four elements. The input register in all the elements can be directly loaded or can be loaded as shift register from previous operand registers. By selecting 'dynamic operation' the following operations are possible:

- In the 'Signed/Unsigned' options the operands can be switched between signed and unsigned on every cycle.
- In the 'Add/Sub' option the Accumulator can be switched between addition and subtraction on every cycle.
- The loading of operands can switch between parallel and serial operations.

#### **MULT sysDSP Element**

This multiplier element implements a multiply with no addition or accumulator nodes. The two operands, A and B, are multiplied and the result is available at the output. The user can enable the input/output and pipeline registers. [Figure 2-20](#page-22-0) shows the MULT sysDSP element.



### <span id="page-22-0"></span>**Figure 2-20. MULT sysDSP Element**





# **MAC sysDSP Element**

In this case, the two operands, A and B, are multiplied and the result is added with the previous accumulated value. This accumulated value is available at the output. The user can enable the input and pipeline registers but the output register is always enabled. The output register is used to store the accumulated value. The Accumulators in the DSP blocks in LA-LatticeXP2 family can be initialized dynamically. A registered overflow signal is also available. The over• ow conditions are provided later in this document. [Figure 2-21](#page-23-0) shows the MAC sysDSP element.

#### <span id="page-23-0"></span>**Figure 2-21. MAC sysDSP**





# **MULTADDSUB sysDSP Element**

In this case, the operands A0 and B0 are multiplied and the result is added/subtracted with the result of the multiplier operation of operands A1 and B1. The user can enable the input, output and pipeline registers. [Figure 2-22](#page-24-0) shows the MULTADDSUB sysDSP element.

#### <span id="page-24-0"></span>**Figure 2-22. MULTADDSUB**





# **MULTADDSUBSUM sysDSP Element**

In this case, the operands A0 and B0 are multiplied and the result is added/subtracted with the result of the multiplier operation of operands A1 and B1. Additionally the operands A2 and B2 are multiplied and the result is added/ subtracted with the result of the multiplier operation of operands A3 and B3. The result of both addition/subtraction are added in a summation block. The user can enable the input, output and pipeline registers. [Figure 2-23](#page-25-0) shows the MULTADDSUBSUM sysDSP element.

#### <span id="page-25-0"></span>**Figure 2-23. MULTADDSUBSUM**



# **Clock, Clock Enable and Reset Resources**

Global Clock, Clock Enable (CE) and Reset (RST) signals from routing are available to every DSP block. From four clock sources (CLK0, CLK1, CLK2, CLK3) one clock is selected for each input register, pipeline register and output



register. Similarly, CE and RST are selected from their four respective sources (CE0, CE1, CE2, CE3 and RST0, RST1, RST2, RST3) at each input register, pipeline register and output register.

## **Signed and Unsigned with Different Widths**

The DSP block supports other widths, in addition to x9, x18 and x36 widths, of signed and unsigned multipliers. For unsigned operands, unused upper data bits should be • lled to create a valid x9, x18 or x36 operand. For signed two's complement operands, sign extension of the most signi• cant bit should be performed until x9, x18 or x36 width is reached. [Table 2-7](#page-26-0) provides an example of this.

#### <span id="page-26-0"></span>**Table 2-7. Sign Extension Example**



## **OVERFLOW Flag from MAC**

The sysDSP block provides an overflow output to indicate that the accumulator has overflowed. "Roll-over" occurs and an overflow signal is indicated when any of the following is true: two unsigned numbers are added and the result is a smaller number than the accumulator, two positive numbers are added with a negative sum or two negative numbers are added with a positive sum. Note that when overflow occurs the overflow flag is present for only one cycle. By counting these overflow pulses in FPGA logic, larger accumulators can be constructed. The conditions for the overflow signal for signed and unsigned operands are listed in [Figure 2-24](#page-26-1).

#### <span id="page-26-1"></span>**Figure 2-24. Accumulator Over• ow/Under• ow**





## **IPexpress™**

The user can access the sysDSP block via the Lattice IPexpress tool, which provides the option to configure each DSP module (or group of modules), or by direct HDL instantiation. In addition, Lattice has partnered with The Math-Works<sup>®</sup> to support instantiation in the Simulink<sup>®</sup> tool, a graphical simulation environment. Simulink works with Diamond to dramatically shorten the DSP design cycle in Lattice FPGAs.

# **Optimized DSP Functions**

Lattice provides a library of optimized DSP IP functions. Some of the IP cores planned for the LA-LatticeXP2 DSP include the Bit Correlator, FFT functions, FIR Filter, Reed-Solomon Encoder/Decoder, Turbo Encoder/Decoder and Convolutional Encoder/Decoder. Please contact Lattice to obtain the latest list of available DSP IP cores.

## **Resources Available in the LA-LatticeXP2 Family**

[Table 2-8](#page-27-0) shows the maximum number of multipliers for each member of the LA-LatticeXP2 family. [Table 2-9](#page-27-1) shows the maximum available EBR RAM Blocks and Serial TAG Memory bits in each LA-LatticeXP2 device. EBR blocks, together with Distributed RAM can be used to store variables locally for fast DSP operations.

<span id="page-27-0"></span>



#### <span id="page-27-1"></span>**Table 2-9. Embedded SRAM/TAG Memory in the LA-LatticeXP2 Family**



# **LA-LatticeXP2 DSP Performance**

[Table 2-10](#page-27-2) lists the maximum performance in Millions of MAC (MMAC) operations per second for each member of the LA-LatticeXP2 family.

#### <span id="page-27-2"></span>**Table 2-10. DSP Performance**



For further information on the sysDSP block, see TN1140, LatticeXP2 sysDSP Usage Guide*.*

# **Programmable I/O Cells (PIC)**

Each PIC contains two PIOs connected to their respective sysIO buffers as shown in [Figure 2-25.](#page-28-0) The PIO Block supplies the output data (DO) and the tri-state control signal (TO) to the sysIO buffer and receives input from the buffer. [Table 2-11](#page-29-0) provides the PIO signal list.



#### <span id="page-28-0"></span>**Figure 2-25. PIC Diagram**



1. Signals are available on left/right/bottom edges only. 2. Selected blocks.

Two adjacent PIOs can be joined to provide a differential I/O pair (labeled as "T" and "C") as shown in [Figure 2-25](#page-28-0). The PAD Labels "T" and "C" distinguish the two PIOs. Approximately 50% of the PIO pairs on the left and right edges of the device can be configured as true LVDS outputs. All I/O pairs can operate as inputs.



#### <span id="page-29-0"></span>**Table 2-11. PIO Signal List**



1. Signals available on left/right/bottom only.

2. Selected I/O.

# **PIO**

The PIO contains four blocks: an input register block, output register block, tristate register block and a control logic block. These blocks contain registers for operating in a variety of modes along with necessary clock and selection logic.

#### **Input Register Block**

The input register blocks for PIOs contain delay elements and registers that can be used to condition high-speed interface signals, such as DDR memory interfaces and source synchronous interfaces, before they are passed to the device core. [Figure 2-26](#page-30-0) shows the diagram of the input register block.

Input signals are fed from the sysIO buffer to the input register block (as signal DI). If desired, the input signal can bypass the register and delay elements and be used directly as a combinatorial signal (INDD), a clock (INCK) and, in selected blocks, the input to the DQS delay block. If an input delay is desired, designers can select either a fixed delay or a dynamic delay DEL[3:0]. The delay, if selected, reduces input register hold time requirements when using a global clock.

The input block allows three modes of operation. In the Single Data Rate (SDR) mode, the data is registered, by one of the registers in the SDR Sync register block, with the system clock. In DDR mode two registers are used to sample the data on the positive and negative edges of the DQS signal which creates two data streams, D0 and D2. D0 and D2 are synchronized with the system clock before entering the core. Further information on this topic can be found in the DDR Memory Support section of this data sheet.

By combining input blocks of the complementary PIOs and sharing registers from output blocks, a gearbox function can be implemented, that takes a double data rate signal applied to PIOA and converts it as four data streams, IPOS0A, IPOS1A, IPOS0B and IPOS1B. [Figure 2-26](#page-30-0) shows the diagram using this gearbox function. For more information on this topic, see TN1138, LatticeXP2 High Speed I/O Interface.



The signal DDRCLKPOL controls the polarity of the clock used in the synchronization registers. It ensures adequate timing when data is transferred from the DQS to system clock domain. For further discussion on this topic, see the DDR Memory section of this data sheet.

<span id="page-30-0"></span>



# **Output Register Block**

The output register block provides the ability to register signals from the core of the device before they are passed to the sysIO buffers. The blocks on the PIOs on the left, right and bottom contain registers for SDR operation that are combined with an additional latch for DDR operation. [Figure 2-27](#page-31-0) shows the diagram of the Output Register Block for PIOs.

In SDR mode, ONEG0 feeds one of the flip-flops that then feeds the output. The flip-flop can be configured as a Dtype or latch. In DDR mode, ONEG0 and OPOS0 are fed into registers on the positive edge of the clock. At the next clock cycle the registered OPOS0 is latched. A multiplexer running off the same clock cycle selects the correct register to feed the output (D0).

By combining output blocks of the complementary PIOs and sharing some registers from input blocks, a gearbox function can be implemented, to take four data streams ONEG0A, ONEG1A, ONEG1B and ONEG1B. [Figure 2-27](#page-31-0)



shows the diagram using this gearbox function. For more information on this topic, see TN1138, [LatticeXP2 High](www.latticesemi.com/dynamic/view_document.cfm?document_id=23977) [Speed I/O Interface](www.latticesemi.com/dynamic/view_document.cfm?document_id=23977).



#### <span id="page-31-0"></span>**Figure 2-27. Output and Tristate Block**



# **Tristate Register Block**

The tristate register block provides the ability to register tri-state control signals from the core of the device before they are passed to the sysIO buffers. The block contains a register for SDR operation and an additional latch for DDR operation. [Figure 2-27](#page-31-0) shows the Tristate Register Block with the Output Block

In SDR mode, ONEG1 feeds one of the flip-flops that then feeds the output. The flip-flop can be configured as Dtype or latch. In DDR mode, ONEG1 and OPOS1 are fed into registers on the positive edge of the clock. Then in the next clock the registered OPOS1 is latched. A multiplexer running off the same clock cycle selects the correct register for feeding to the output (D0).

# **Control Logic Block**

The control logic block allows the selection and modification of control signals for use in the PIO block. A clock signal is selected from general purpose routing, ECLK1, ECLK2 or a DQS signal (from the programmable DQS pin) and is provided to the input register block. The clock can optionally be inverted.

# **DDR Memory Support**

PICs have additional circuitry to allow implementation of high speed source synchronous and DDR memory interfaces.

PICs have registered elements that support DDR memory interfaces. Interfaces on the left and right edges are designed for DDR memories that support 16 bits of data, whereas interfaces on the top and bottom are designed for memories that support 18 bits of data. One of every 16 PIOs on the left and right and one of every 18 PIOs on the top and bottom contain delay elements to facilitate the generation of DQS signals. The DQS signals feed the DQS buses which span the set of 16 or 18 PIOs. [Figure 2-28](#page-33-1) and [Figure 2-29](#page-33-0) show the DQS pin assignments in each set of PIOs.

The exact DQS pins are shown in a dual function in the Logic Signal Connections table in this data sheet. Additional detail is provided in the Signal Descriptions table. The DQS signal from the bus is used to strobe the DDR data from the memory into input register blocks. For additional information on using DDR memory support, see TN1138, [LatticeXP2 High Speed I/O Interface.](www.latticesemi.com/dynamic/view_document.cfm?document_id=23977)



# <span id="page-33-1"></span>**Figure 2-28. DQS Input Routing (Left and Right)**

|            | <b>PIO A</b>     |                                         | PADA "T"<br>LVDS Pair 1 |
|------------|------------------|-----------------------------------------|-------------------------|
|            | PIO <sub>B</sub> |                                         | PADB "C"                |
|            | <b>PIO A</b>     |                                         | PADA "T"<br>LVDS Pair   |
|            | PIO <sub>B</sub> |                                         | PADB "C"                |
|            | <b>PIO A</b>     |                                         | PADA "T"<br>LVDS Pair   |
|            | PIO <sub>B</sub> |                                         | PADB "C"                |
|            | <b>PIO A</b>     |                                         | PADA "T"<br>LVDS Pair   |
|            | PIO <sub>B</sub> |                                         | PADB "C"                |
|            | <b>PIO A</b>     | $s$ ysl $\overline{O}$<br><b>Buffer</b> |                         |
| <b>DQS</b> |                  | Delay                                   | PADA "T"<br>LVDS Pair   |
|            | PIO <sub>B</sub> |                                         | PADB "C"                |
|            | <b>PIO A</b>     |                                         | PADA "T"<br>LVDS Pair   |
|            | PIO <sub>B</sub> |                                         | PADB "C"                |
|            | <b>PIO A</b>     |                                         | PADA "T"<br>LVDS Pair I |
|            | PIO <sub>B</sub> |                                         | PADB "C"                |
|            | <b>PIO A</b>     |                                         | PADA "T"<br>LVDS Pair   |

<span id="page-33-0"></span>**Figure 2-29. DQS Input Routing (Top and Bottom)**





# **DLL Calibrated DQS Delay Block**

Source synchronous interfaces generally require the input clock to be adjusted in order to correctly capture data at the input register. For most interfaces a PLL is used for this adjustment. However, in DDR memories the clock, referred to as DQS, is not free-running, and this approach cannot be used. The DQS Delay block provides the required clock alignment for DDR memory interfaces.

The DQS signal (selected PIOs only, as shown in [Figure 2-30](#page-34-0)) feeds from the PAD through a DQS delay element to a dedicated DQS routing resource. The DQS signal also feeds polarity control logic which controls the polarity of the clock to the sync registers in the input register blocks. [Figure 2-30](#page-34-0) and [Figure 2-31](#page-35-0) show how the DQS transition signals are routed to the PIOs.

The temperature, voltage and process variations of the DQS delay block are compensated by a set of 6-bit bus calibration signals from two dedicated DLLs (DDR\_DLL) on opposite sides of the device. Each DLL compensates DQS delays in its half of the device as shown in [Figure 2-30](#page-34-0). The DLL loop is compensated for temperature, voltage and process variations by the system clock and feedback loop.



<span id="page-34-0"></span>**Figure 2-30. Edge Clock, DLL Calibration and DQS Local Bus Distribution**



#### <span id="page-35-0"></span>**Figure 2-31. DQS Local Bus**



\*DQSXFERDEL shifts ECLK1 by 90% and is not associated with a particular PIO.

# **Polarity Control Logic**

In a typical DDR memory interface design, the phase relationship between the incoming delayed DQS strobe and the internal system clock (during the READ cycle) is unknown. The LA-LatticeXP2 family contains dedicated circuits to transfer data between these domains. To prevent set-up and hold violations, at the domain transfer between DQS (delayed) and the system clock, a clock polarity selector is used. This changes the edge on which the data is registered in the synchronizing registers in the input register block and requires evaluation at the start of each READ cycle for the correct clock polarity.

Prior to the READ operation in DDR memories, DQS is in tristate (pulled by termination). The DDR memory device drives DQS low at the start of the preamble state. A dedicated circuit detects this transition. This signal is used to control the polarity of the clock to the synchronizing registers.


### **DQSXFER**

LA-LatticeXP2 devices provide a DQSXFER signal to the output buffer to assist it in data transfer to DDR memories that require DQS strobe be shifted 90°. This shifted DQS strobe is generated by the DQSDEL block. The DQSXFER signal runs the span of the data bus.

### **sysIO Buffer**

Each I/O is associated with a • exible buffer referred to as a sysIO buffer. These buffers are arranged around the periphery of the device in groups referred to as banks. The sysIO buffers allow users to implement the wide variety of standards that are found in today's systems including LVCMOS, SSTL, HSTL, LVDS and LVPECL.

### **sysIO Buffer Banks**

LA-LatticeXP2 devices have eight sysIO buffer banks for user I/Os arranged two per side. Each bank is capable of supporting multiple I/O standards. Each sysIO bank has its own I/O supply voltage (V<sub>CCIO</sub>). In addition, each bank has voltage references, V<sub>REF1</sub> and V<sub>REF2</sub>, that allow it to be completely independent from the others. [Figure 2-32](#page-36-0) shows the eight banks and their associated supplies.

In LA-LatticeXP2 devices, single-ended output buffers and ratioed input buffers (LVTTL, LVCMOS and PCI) are powered using  $V_{\text{CCIO}}$ . LVTTL, LVCMOS33, LVCMOS25 and LVCMOS12 can also be set as fixed threshold inputs independent of  $V_{\text{CCIO}}$ .

Each bank can support up to two separate  $V_{REF}$  voltages,  $V_{REF1}$  and  $V_{REF2}$ , that set the threshold for the referenced input buffers. Some dedicated I/O pins in a bank can be configured to be a reference voltage supply pin. Each I/O is individually configurable based on the bank's supply and reference voltages.

**TOP**

#### <span id="page-36-0"></span>**Figure 2-32. LA-LatticeXP2 Banks**



**BOTTOM**



LA-LatticeXP2 devices contain two types of sysIO buffer pairs.

#### 1. **Top and Bottom (Banks 0, 1, 4 and 5) sysIO Buffer Pairs (Single-Ended Outputs Only)**

The sysIO buffer pairs in the top banks of the device consist of two single-ended output drivers and two sets of single-ended input buffers (both ratioed and referenced). One of the referenced input buffers can also be configured as a differential input.

The two pads in the pair are described as "true" and "comp", where the true pad is associated with the positive side of the differential input buffer and the comp (complementary) pad is associated with the negative side of the differential input buffer.

Only the I/Os on the top and bottom banks have programmable PCI clamps.

2. **Left and Right (Banks 2, 3, 6 and 7) sysIO Buffer Pairs (50% Differential and 100% Single-Ended Outputs)** The sysIO buffer pairs in the left and right banks of the device consist of two single-ended output drivers, two sets of single-ended input buffers (both ratioed and referenced) and one differential output driver. One of the referenced input buffers can also be configured as a differential input.

The two pads in the pair are described as "true" and "comp", where the true pad is associated with the positive side of the differential I/O, and the comp pad is associated with the negative side of the differential I/O.

LVDS differential output drivers are available on 50% of the buffer pairs on the left and right banks.

### **Typical sysIO I/O Behavior During Power-up**

The internal power-on-reset (POR) signal is deactivated when  $V_{CC}$  and  $V_{CCAUX}$  have reached satisfactory levels. After the POR signal is deactivated, the FPGA core logic becomes active. It is the user's responsibility to ensure that all other  $V_{CCD}$  banks are active with valid input logic levels to properly control the output logic states of all the I/O banks that are critical to the application. During power up and before the FPGA core logic becomes active, all user I/Os will be high-impedance with weak pull-up. Please refer to TN1136, LatticeXP2 sysIO Usage Guide for additional information.

The V<sub>CC</sub> and V<sub>CCAUX</sub> supply the power to the FPGA core fabric, whereas the V<sub>CCIO</sub> supplies power to the I/O buffers. In order to simplify system design while providing consistent and predictable I/O behavior, it is recommended that the I/O buffers be powered-up prior to the FPGA core fabric.  $V_{\text{CCIO}}$  supplies should be powered-up before or together with the  $V_{CC}$  and  $V_{CCAUX}$  supplies.

### **Supported sysIO Standards**

The LA-LatticeXP2 sysIO buffer supports both single-ended and differential standards. Single-ended standards can be further subdivided into LVCMOS, LVTTL and other standards. The buffers support the LVTTL, LVCMOS 1.2 V, 1.5 V, 1.8 V, 2.5 V and 3.3 V standards. In the LVCMOS and LVTTL modes, the buffer has individual configuration options for drive strength, bus maintenance (weak pull-up, weak pull-down, or a bus-keeper latch) and open drain. Other single-ended standards supported include SSTL and HSTL. Differential standards supported include LVDS, MLVDS, BLVDS, LVPECL, RSDS, differential SSTL and differential HSTL. [Table 2-12](#page-38-0) and [Table 2-](#page-39-0) [13](#page-39-0) show the I/O standards (together with their supply and reference voltages) supported by LA-LatticeXP2 devices. For further information on utilizing the sysIO buffer to support a variety of standards, see TN1136, [LatticeXP2 sysIO Usage Guide](www.latticesemi.com/dynamic/view_document.cfm?document_id=24546)*.*



#### <span id="page-38-0"></span>**Table 2-12. Supported Input Standards**



1. When not specified,  $V_{\text{CCIO}}$  can be set anywhere in the valid operating range (page 3-1).



### <span id="page-39-0"></span>**Table 2-13. Supported Output Standards**



1. Emulated with external resistors. For more detail, see TN1138, [LatticeXP2 High Speed I/O Interface](www.latticesemi.com/dynamic/view_document.cfm?document_id=23977).

2. On the left and right edges, LVDS outputs are supported with a dedicated differential output driver on 50% of the I/Os. This solution does not require external resistors at the driver.

### **Hot Socketing**

LA-LatticeXP2 devices have been carefully designed to ensure predictable behavior during power-up and powerdown. Power supplies can be sequenced in any order. During power-up and power-down sequences, the I/Os remain in tri-state until the power supply voltage is high enough to ensure reliable operation. In addition, leakage into I/O pins is controlled to within specified limits. This allows for easy integration with the rest of the system. These capabilities make the LA-LatticeXP2 ideal for many multiple power supply and hot-swap applications.

# **IEEE 1149.1-Compliant Boundary Scan Testability**

All LA-LatticeXP2 devices have boundary scan cells that are accessed through an IEEE 1149.1 compliant Test Access Port (TAP). This allows functional testing of the circuit board, on which the device is mounted, through a serial scan path that can access all critical logic nodes. Internal registers are linked internally, allowing test data to



be shifted in and loaded directly onto test nodes, or test data to be captured and shifted out for veri• cation. The test access port consists of dedicated I/Os: TDI, TDO, TCK and TMS. The test access port has its own supply voltage  $V_{\text{CC,1}}$  and can operate with LVCMOS3.3, 2.5, 1.8, 1.5 and 1.2 standards. For more information, see TN1141, [LatticeXP2 sysCONFIG Usage Guide](www.latticesemi.com/dynamic/view_document.cfm?document_id=24560)*.* 

# **flexiFLASH Device Configuration**

The LA-LatticeXP2 devices combine Flash and SRAM on a single chip to provide users with flexibility in device programming and configuration. [Figure 2-33](#page-40-0) provides an overview of the arrangement of Flash and SRAM configuration cells within the device. The remainder of this section provides an overview of these capabilities. See TN1141, [LatticeXP2 sysCONFIG Usage Guide](www.latticesemi.com/dynamic/view_document.cfm?document_id=24560) for a more detailed description.



<span id="page-40-0"></span>**Figure 2-33. Overview of Flash and SRAM Configuration Cells Within LA-LatticeXP2 Devices**

At power-up, or on user command, data is transferred from the on-chip Flash memory to the SRAM configuration cells that control the operation of the device. This is done with massively parallel buses enabling the parts to operate within microseconds of the power supplies reaching valid levels; this capability is referred to as Instant-On.

The on-chip Flash enables a single-chip solution eliminating the need for external boot memory. This Flash can be programmed through either the JTAG or Slave SPI ports of the device. The SRAM configuration space can also be infinitely reconfigured through the JTAG and Master SPI ports. The JTAG port is IEEE 1149.1 and IEEE 1532 compliant.

As described in the EBR section of the data sheet, the FlashBAK capability of the parts enables the contents of the EBR blocks to be written back into the Flash storage area without erasing or reprogramming other aspects of the device configuration. Serial TAG memory is also available to allow the storage of small amounts of data such as calibration coefficients and error codes.

For applications where security is important, the lack of an external bitstream provides a solution that is inherently more secure than SRAM only FPGAs. This is further enhanced by device locking. The device can be in one of three modes:



- 1. Unlocked
- 2. Key Locked Presenting the key through the programming interface allows the device to be unlocked.
- 3. Permanently Locked The device is permanently locked.

To further complement the security of the device a One Time Programmable (OTP) mode is available. Once the device is set in this mode it is not possible to erase or re-program the Flash portion of the device.

### **Serial TAG Memory**

LA-LatticeXP2 devices offer 0.6 to 3.3kbits of Flash memory in the form of Serial TAG memory. The TAG memory is an area of the on-chip Flash that can be used for non-volatile storage including electronic ID codes, version codes, date stamps, asset IDs and calibration settings. A block diagram of the TAG memory is shown in [Figure 2-34.](#page-41-0) The TAG memory is accessed in the same way as external SPI Flash and it can be read or programmed either through JTAG, an external Slave SPI Port, or directly from FPGA logic. To read the TAG memory, a start address is specified and the entire TAG memory contents are read sequentially in a first-in-first-out manner. The TAG memory is independent of the Flash used for device configuration and given its use for general-purpose storage functions is always accessible regardless of the device security settings. For more information, see TN1137, [LatticeXP2 Mem](www.latticesemi.com/dynamic/view_document.cfm?document_id=23976)[ory Usage Guide](www.latticesemi.com/dynamic/view_document.cfm?document_id=23976) and TN1141, [LatticeXP2 sysCONFIG Usage Guide.](www.latticesemi.com/dynamic/view_document.cfm?document_id=24560)

#### <span id="page-41-0"></span>**Figure 2-34. Serial TAG Memory Diagram**



### **Live Update Technology**

Many applications require field updates of the FPGA. LA-LatticeXP2 devices provide three features that enable this configuration to be done in a secure and failsafe manner while minimizing impact on system operation.

#### 1. **Decryption Support**

LA-LatticeXP2 devices provide on-chip, non-volatile key storage to support decryption of a 128-bit AES encrypted bitstream, securing designs and deterring design piracy.

#### 2. **TransFR (Transparent Field Reconfiguration)**

TransFR I/O (TFR) is a unique Lattice technology that allows users to update their logic in the field without interrupting system operation using a single ispVM command. TransFR I/O allows I/O states to be frozen during device configuration. This allows the device to be field updated with a minimum of system disruption and downtime. For more information please see TN1143, [L](www.latticesemi.com/dynamic/view_document.cfm?document_id=24835)atticeXP2 TransFR I/O*.*

#### 3. **Dual Boot Image Support**

Dual boot images are supported for applications requiring reliable remote updates of configuration data for the system FPGA. After the system is running with a basic configuration, a new boot image can be downloaded remotely and stored in a separate location in the configuration storage device. Any time after the update the LA-LatticeXP2 can be re-booted from this new configuration file. If there is a problem such as corrupt data during download or incorrect version number with this new boot image, the LA-LatticeXP2 device can revert back



to the original backup configuration and try again. This all can be done without power cycling the system. For more information please see TN1220, [LatticeXP2 Dual Boot Feature](message URL www.latticesemi.com/dynamic/view_document.cfm?document_id=39452)*.*

4. For more information on device configuration, see TN1141, [LatticeXP2 sysCONFIG Usage Guide](www.latticesemi.com/dynamic/view_document.cfm?document_id=24560)*.*

### **Soft Error Detect (SED) Support**

LA-LatticeXP2 devices have dedicated logic to perform Cyclic Redundancy Code (CRC) checks. During configuration, the configuration data bitstream can be checked with the CRC logic block. In addition, LA-LatticeXP2 devices can be programmed for checking soft errors in SRAM. SED can be run on a programmed device when the user logic is not active. In the event a soft error occurs, the device can be programmed to either reload from a known good boot image (from internal Flash or external SPI memory) or generate an error signal.

For further information on SED support, see TN1130, [LatticeXP2 Soft Error Detection \(SED\) Usage Guide](www.latticesemi.com/dynamic/view_document.cfm?document_id=24550).

### **On-Chip Oscillator**

Every LA-LatticeXP2 device has an internal CMOS oscillator that is used to derive a Master Clock (CCLK) for configuration. The oscillator and CCLK run continuously and are available to user logic after configuration is complete. The available CCLK frequencies are listed in [Table 2-14](#page-42-0). When a different CCLK frequency is selected during the design process, the following sequence takes place:

- 1. Device powers up with the default CCLK frequency.
- 2. During configuration, users select a different CCLK frequency.
- 3. CCLK frequency changes to the selected frequency after clock configuration bits are received.

This internal CMOS oscillator is available to the user by routing it as an input clock to the clock tree. For further information on the use of this oscillator for configuration or user mode, see TN1141, [LatticeXP2 sysCONFIG Usage](www.latticesemi.com/dynamic/view_document.cfm?document_id=24560)  [Guide](www.latticesemi.com/dynamic/view_document.cfm?document_id=24560)*.*

<span id="page-42-0"></span>



1. Software default oscillator frequency.

2. Software default CCLK frequency.

3. Frequency not valid for CCLK.



# **Density Shifting**

The LA-LatticeXP2 family is designed to ensure that different density devices in the same family and in the same package have the same pinout. Furthermore, the architecture ensures a high success rate when performing design migration from lower density devices to higher density devices. In many cases, it is also possible to shift a lower utilization design targeted for a high-density device to a lower density device. However, the exact details of the final resource utilization will impact the likely success in each case.



# **LA-LatticeXP2 Family Data Sheet DC and Switching Characteristics**

**February 2015 Data Sheet DS1024**

# **Absolute Maximum Ratings1, 2, 3**



1. Stress above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

2. Compliance with the Lattice [Thermal Management](www.latticesemi.com/dynamic/view_document.cfm?document_id=210) document is required.

3. All voltages referenced to GND.

- 4. V<sub>CCPLL</sub> only available on csBGA, PQFP and TQFP packages.
- 5. Overshoot and undershoot of  $-2$  V to (V<sub>IHMAX</sub> + 2) volts is permitted for a duration of <20 ns.

# **Recommended Operating Conditions**



1. V<sub>CCPLL</sub> only available on csBGA, PQFP and TQFP packages.

2. If  $V_{\text{CCIO}}$  or  $V_{\text{CCJ}}$  is set to 1.2 V, they must be connected to the same power supply as  $V_{\text{CC}}$  If  $V_{\text{CCIO}}$  or  $V_{\text{CCJ}}$  is set to 3.3 V, they must be connected to the same power supply as  $V_{\text{CCAUX}}$ .

3. See recommended voltages by I/O standard in subsequent table.

4. To ensure proper I/O behavior,  $V_{\text{CCIO}}$  must be turned off at the same time or earlier than  $V_{\text{CCAUX}}$ 

# **On-Chip Flash Memory Specifications**



<sup>© 2015</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



## **Hot Socketing Specifications1, 2, 3, 4**



1. Insensitive to sequence of  $V_{CC}$ ,  $V_{CCAUX}$  and  $V_{CCIO}$ . However, assumes monotonic rise/fall rates for  $V_{CC}$ ,  $V_{CCAUX}$  and  $V_{CCIO}$ .

2.  $0 \le V_{CC} \le V_{CC}$  (MAX),  $0 \le V_{CC}$   $\le V_{CC}$  (MAX) or  $0 \le V_{CCAUX} \le V_{CCAUX}$  (MAX).

3.  $I_{DK}$  is additive to  $I_{PU}$ ,  $I_{PW}$  or  $I_{BH}$ .

4. LVCMOS and LVTTL only.

## **ESD Performance**

Please refer to the [LatticeXP2 Product Family Qualification Summary](http://www.latticesemi.com/dynamic/view_document.cfm?document_id=34722) for complete qualification data, including ESD performance.

# **DC Electrical Characteristics**



#### **Over Recommended Operating Conditions**

1. Input or I/O leakage current is measured with the pin con• gured as an input or as an I/O with the output driver tri-stated. It is not measured with the output driver active. Bus maintenance circuits are disabled.

2.  $T_A$  25 °C, f = 1.0 MHz.



# **Supply Current (Standby)1, 2, 3, 4**

### **Over Recommended Operating Conditions**



1. For further information on supply current, see TN1139, [Power Estimation and Management for LatticeXP2 Devices](www.latticesemi.com/dynamic/view_document.cfm?document_id=24561)*.* 

2. Assumes all outputs are tristated, all inputs are con• gured as LVCMOS and held at the V<sub>CCIO</sub> or GND.

3. Frequency 0 MHz.

4. Pattern represents a "blank" con• guration data • le.

5.  $T_J = 25 \degree C$ , power supplies at nominal voltage.

6. In fpBGA packages the PLLs are connected to and powered from the auxiliary power supply. For these packages, the actual auxiliary supply current is the sum of I<sub>CCAUX</sub> and I<sub>CCPLL</sub>. For csBGA, PQFP and TQFP packages the PLLs are powered independent of the auxiliary power supply.



# **Initialization Supply Current1, 2, 3, 4, 5**

### **Over Recommended Operating Conditions**



1. For further information on supply current, see TN1139, [Power Estimation and Management for LatticeXP2 Devices](www.latticesemi.com/dynamic/view_document.cfm?document_id=24561)*.* 

2. Assumes all outputs are tristated, all inputs are con• gured as LVCMOS and held at the V<sub>CCIO</sub> or GND.

3. Frequency 0 MHz.

4. Does not include additional current from bypass or decoupling capacitor across the supply.

5. A specific configuration pattern is used that scales with the size of the device; consists of 75% PFU utilization, 50% EBR, and 25% I/O configuration.

6.  $T_J$  = 25 °C, power supplies at nominal voltage.

7. In fpBGA packages the PLLs are connected to and powered from the auxiliary power supply. For these packages, the actual auxiliary supply current is the sum of I<sub>CCAUX</sub> and I<sub>CCPLL</sub>. For csBGA, PQFP and TQFP packages the PLLs are powered independent of the auxiliary power supply.



# **Programming and Erase Flash Supply Current1, 2, 3, 4, 5**





1. For further information on supply current, see TN1139, [Power Estimation and Management for LatticeXP2 Devices](www.latticesemi.com/dynamic/view_document.cfm?document_id=24561)*.* 

2. Assumes all outputs are tristated, all inputs are con• gured as LVCMOS and held at the V<sub>CCIO</sub> or GND.

3. Frequency 0 MHz (excludes dynamic power from FPGA operation).

4. A specific configuration pattern is used that scales with the size of the device; consists of 75% PFU utilization, 50% EBR, and 25% I/O configuration.

5. Bypass or decoupling capacitor across the supply.

6.  $T_J$  = 25 °C, power supplies at nominal voltage.

7. In fpBGA packages the PLLs are connected to and powered from the auxiliary power supply. For these packages, the actual auxiliary supply current is the sum of I<sub>CCAUX</sub> and I<sub>CCPLL</sub>. For csBGA, PQFP and TQFP packages the PLLs are powered independent of the auxiliary power supply.

8. When programming via JTAG.



# **sysIO Recommended Operating Conditions**



### **Over Recommended Operating Conditions**

1. Inputs on chip. Outputs are implemented with the addition of external resistors.

2. Input on this standard does not depend on the value of V<sub>CCIO</sub>.



# **sysIO Single-Ended DC Electrical Characteristics**



### **Over Recommended Operating Conditions**

1. The average DC current drawn by I/Os between GND connections, or between the last GND in an I/O bank and the end of an I/O bank, as shown in the logic signal connections table shall not exceed n \* 8 mA, where n is the number of I/Os between bank GND connections or between the last GND in a bank and the end of a bank.



# **sysIO Differential Electrical Characteristics LVDS**



#### **Over Recommended Operating Conditions**

### **Differential HSTL and SSTL**

Differential HSTL and SSTL outputs are implemented as a pair of complementary single-ended outputs. All allowable single-ended output classes (class I and class II) are supported in this mode.

For further information on LVPECL, RSDS, MLVDS, BLVDS and other differential interfaces please see details in additional technical notes listed at the end of this data sheet.

### **LVDS25E**

The top and bottom sides of LA-LatticeXP2 devices support LVDS outputs via emulated complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The scheme shown in [Figure 3-1](#page-51-0) is one possible solution for point-to-point signals.

<span id="page-51-0"></span>





#### **Table 3-1. LVDS25E DC Conditions**



### **LVCMOS33D**

All I/O banks support emulated differential I/O using the LVCMOS33D I/O type. This option, along with the external resistor network, provides the system designer the flexibility to place differential outputs on an I/O bank with 3.3 V VCCIO. The default drive current for LVCMOS33D output is 12 mA with the option to change the device strength to 4 mA, 8 mA, 16 mA or 20 mA. Follow the LVCMOS33 specifications for the DC characteristics of the LVCMOS33D.



### **BLVDS**

The LA-LatticeXP2 devices support the BLVDS standard. This standard is emulated using complementary LVC-MOS outputs in conjunction with a parallel external resistor across the driver outputs. BLVDS is intended for use when multi-drop and bi-directional multi-point differential signaling is required. The scheme shown in [Figure 3-2](#page-53-0) is one possible solution for bi-directional multi-point differential signals.

#### <span id="page-53-0"></span>**Figure 3-2. BLVDS Multi-point Output Example**



#### **Table 3-2. BLVDS DC Conditions 1**



#### **Over Recommended Operating Conditions**

1. For input buffer, see LVDS table.



### **LVPECL**

The LA-LatticeXP2 devices support the differential LVPECL standard. This standard is emulated using complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The LVPECL input standard is supported by the LVDS differential input buffer. The scheme shown in [Figure 3-3](#page-54-0) is one possible solution for point-to-point signals.

#### <span id="page-54-0"></span>**Figure 3-3. Differential LVPECL**



#### **Table 3-3. LVPECL DC Conditions 1**



#### **Over Recommended Operating Conditions**

1. For input buffer, see LVDS table.



### **RSDS**

The LA-LatticeXP2 devices support differential RSDS standard. This standard is emulated using complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The RSDS input standard is supported by the LVDS differential input buffer. The scheme shown in [Figure 3-4](#page-55-0) is one possible solution for RSDS standard implementation. Resistor values in [Figure 3-4](#page-55-0) are industry standard values for 1% resistors.



#### <span id="page-55-0"></span>**Figure 3-4. RSDS (Reduced Swing Differential Standard)**

#### **Table 3-4. RSDS DC Conditions 1**



#### **Over Recommended Operating Conditions**

1. For input buffer, see LVDS table.



### **MLVDS**

The LA-LatticeXP2 devices support the differential MLVDS standard. This standard is emulated using complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The MLVDS input standard is supported by the LVDS differential input buffer. The scheme shown in [Figure 3-5](#page-56-0) is one possible solution for MLVDS standard implementation. Resistor values in [Figure 3-5](#page-56-0) are industry standard values for 1% resistors.

<span id="page-56-0"></span>



**Table 3-5. MLVDS DC Conditions 1** 



1. For input buffer, see LVDS table.

For further information on LVPECL, RSDS, MLVDS, BLVDS and other differential interfaces please see details of additional technical information at the end of this data sheet.



# **Typical Building Block Function Performance<sup>1</sup>**

### **Over Recommended Operating Conditions**

### **Pin-to-Pin Performance (LVCMOS25 12 mA Drive)**



#### **Register-to-Register Performance**





#### **Register-to-Register Performance (Continued)**



1. These timing numbers were generated using the ispLEVER design tool. Exact performance may vary with device, design and tool version. The tool uses internal parameters that have been characterized but are not tested on every device.

Timing v. A 0.12

# **Derating Timing Tables**

Logic timing provided in the following sections of this data sheet and the Diamond design tools are worst case numbers in the operating range. Actual delays at nominal temperature and voltage for best case process, can be much better than the values given in the tables. The Diamond design software can provide logic timing numbers at a particular temperature and voltage.



# **LA-LatticeXP2 External Switching Characteristics**







# **LA-LatticeXP2 External Switching Characteristics (Continued)**



### **Over Recommended Operating Conditions**

1. General timing numbers based on LVCMOS 2.5, 12mA, 0pf load.

2. DDR timing numbers based on SSTL25.

3. DDR2 timing numbers based on SSTL18.

Timing v. A 0.12



# **LA-LatticeXP2 Internal Switching Characteristics<sup>1</sup>**

### **Over Recommended Operating Conditions**





# **LA-LatticeXP2 Internal Switching Characteristics<sup>1</sup> (Continued)**



### **Over Recommended Operating Conditions**

1. Internal parameters are characterized, but not tested on every device.

2. RST resets VCO and all counters in PLL.

3. These parameters include the Adder Subtractor block in the path.

Timing v. A 0.12



# **EBR Timing Diagrams**





Note: Input data and address are registered at the positive edge of the clock and output data appears after the positive edge of the clock.

**Figure 3-7. Read/Write Mode with Input and Output Registers**









Note: Input data and address are registered at the positive edge of the clock and output data appears after the positive edge of the clock.



# **LA-LatticeXP2 Family Timing Adders1, 2, 3**







# **LA-LatticeXP2 Family Timing Adders1, 2, 3 (Continued)**







# **LA-LatticeXP2 Family Timing Adders1, 2, 3 (Continued)**

### **Over Recommended Operating Conditions**



1. Timing Adders are characterized but not tested on every device.

2. LVCMOS timing measured with the load specified in Switching Test Condition table.

3. All other standards tested according to the appropriate specifications.

4. These timing adders are measured with the recommended resistor values.

Timing v. A 0.12



# **sysCLOCK PLL Timing**



### **Over Recommended Operating Conditions**

1. Jitter sample is taken over 10,000 samples of the primary PLL output with clean reference clock.

2. Output clock is valid after  $t_{\text{LOCK}}$  for PLL reset and dynamic delay adjustment.

3. Using LVDS output buffers.

4. Relative to CLKOP.

Timing v. A 0.12



# **LA-LatticeXP2 sysCONFIG Port Timing Specifications**



### **Over Recommended Operating Conditions**



# **On-Chip Oscillator and Configuration Master Clock Characteristics**



#### **Over Recommended Operating Conditions**

Timing v. A 0.12

### **Figure 3-9. Master SPI Configuration Waveforms**





# **Flash Download Time (from On-Chip Flash to SRAM)**

### **Over Recommended Operating Conditions**



# **Flash Program Time**

### **Over Recommended Operating Conditions**



### **Flash Erase Time**

### **Over Recommended Operating Conditions**



# **FlashBAK Time (from EBR to Flash)**

#### **Over Recommended Operating Conditions**




## **JTAG Port Timing Specifications**

#### **Over Recommended Operating Conditions**



Timing v. A 0.12







## **Switching Test Conditions**

[Figure 3-11](#page-73-0) shows the output test load that is used for AC testing. The speci• c values for resistance, capacitance, voltage, and other test conditions are shown in [Table 3-6](#page-73-1).

#### <span id="page-73-0"></span>**Figure 3-11. Output Test Load, LVTTL and LVCMOS Standards**



\*CL Includes Test Fixture and Probe Capacitance

<span id="page-73-1"></span>



Note: Output test conditions for all other interfaces are determined by the respective standards.



## **LA-LatticeXP2 Family Data Sheet Pinout Information**

**August 2014 Data Sheet DS1024**



#### **Signal Descriptions**

© 2014 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand<br>or product names are trademarks or registered trademark

sequence). Pull-up is enabled during configuration.



## **Signal Descriptions (Continued)**



1. If not actively driven, the internal pull-up may not be sufficient. An external pull-up resistor of 4.7k to 10k ohms is recommended.

2. When using the device in Master SPI mode, it must be mutually exclusive from JTAG operations (i.e. TCK tied to GND) or the JTAG TCK must be free-running when used in a system JTAG test environment. If Master SPI mode is used in conjunction with a JTAG download cable, the device power cycle is required after the cable is unplugged.



## **PICs and DDR Data (DQ) Pins Associated with the DDR Strobe (DQS) Pin**



Notes:

<sup>1. &</sup>quot;n" is a row PIC number.

<sup>2.</sup> The DDR interface is designed for memories that support one DQS strobe up to 16 bits of data for the left and right edges and up to 18 bits of data for the top and bottom edges. In some packages, all the potential DDR data (DQ) pins may not be available. PIC numbering definitions are provided in the "Signal Names" column of the Signal Descriptions table.



## **Pin Information Summary**





### **Pin Information Summary (Continued)**



1. Minimum requirement to implement a fully functional 8-bit wide DDR bus. Available DDR interface consists of at least 12 I/Os  $(1$  DQS + 1 DQSB + 8 DQs + 1 DM + Bank VREF1).

## **Logic Signal Connections**

Package pinout information can be found on the LatticeXP2 product pages on the Lattice website at [www.lattice](http://www.latticesemi.com/dynamic/index.cfm?fuseaction=view_documents&document_type=32&sloc=01-01-00-50&source=sidebar)[semi.com/products/fpga/xp2](http://www.latticesemi.com/dynamic/index.cfm?fuseaction=view_documents&document_type=32&sloc=01-01-00-50&source=sidebar) and in the Lattice Diamond design software.

### **Thermal Management**

Thermal management is recommended as part of any sound FPGA design methodology. To assess the thermal characteristics of a system, Lattice specifies a maximum allowable junction temperature in all device data sheets. Designers must complete a thermal analysis of their specific design to ensure that the device and package do not exceed the junction temperature limits. Refer to the [Thermal Management](www.latticesemi.com/dynamic/view_document.cfm?document_id=210) document to find the device/packagespecific thermal values.

#### **For Further Information**

- TN1139 - [Power Estimation and Management for LatticeXP2 Devices](www.latticesemi.com/dynamic/view_document.cfm?document_id=24561)
- Power Calculator tool included with Lattice Diamond design software or as a standalone download from [www.latticesemi.com/software](http://www.latticesemi.com/products/designsoftware/index.cfm)



## **LA-LatticeXP2 Family Data Sheet Ordering Information**

**August 2014 Data Sheet DS1024**

#### **Part Number Description**



#### **Ordering Information**

The LA-LatticeXP2 devices are marked with a single automotive temperature grade, as shown below.



#### **Automotive Disclaimer**

Products are not designed, intended or warranted to be fail-safe and are not designed, intended or warranted for use in applications related to the deployment of airbags. Further, products are not intended to be used, designed or warranted for use in applications that affect the control of the vehicle unless there is a fail-safe or redundancy feature and also a warning signal to the operator of the vehicle upon failure. Use of products in such applications is fully at the risk of the customer, subject to applicable laws and regulations governing limitations on product liability.

<sup>© 2014</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



## **Lead-Free Packaging**









# **LA-LatticeXP2 Family Data Sheet Supplemental Information**

**August 2014 Data Sheet DS1024**

#### **For Further Information**

A variety of technical notes for the LA-LatticeXP2 FPGA family are available on the Lattice website.

- TN1136, [LatticeXP2 sysIO Usage Guide](www.latticesemi.com/dynamic/view_document.cfm?document_id=24546)
- TN1137, [LatticeXP2 Memory Usage Guide](www.latticesemi.com/dynamic/view_document.cfm?document_id=23976)
- TN1138, [LatticeXP2 High Speed I/O Interface](www.latticesemi.com/dynamic/view_document.cfm?document_id=23977)
- TN1126, [LatticeXP2 sysCLOCK PLL Design and Usage Guide](www.latticesemi.com/dynamic/view_document.cfm?document_id=23975)
- TN1139, [Power Estimation and Management for LatticeXP2 Devices](www.latticesemi.com/dynamic/view_document.cfm?document_id=24561)
- TN1140, [LatticeXP2 sysDSP Usage Guide](www.latticesemi.com/dynamic/view_document.cfm?document_id=23978)
- TN1141, [LatticeXP2 sysCONFIG Usage Guide](www.latticesemi.com/dynamic/view_document.cfm?document_id=24560)
- TN1142, [LatticeXP2 Configuration Encryption and Security Usage Guide](www.latticesemi.com/dynamic/view_document.cfm?document_id=24547)
- TN1143, [LatticeXP2 TransFR I/O](www.latticesemi.com/dynamic/view_document.cfm?document_id=24835)
- TN1087, [Minimizing System Interruption During Configuration Using TransFR Technology](www.latticesemi.com/dynamic/view_document.cfm?document_id=21638)
- TN1220, [LatticeXP2 Dual Boot Feature](message URL www.latticesemi.com/dynamic/view_document.cfm?document_id=39452)
- TN1130, [LatticeXP2 Soft Error Detection \(SED\) Usage Guide](www.latticesemi.com/dynamic/view_document.cfm?document_id=24550)

For further information on interface standards refer to the following web sites:

- JEDEC Standards (LVTTL, LVCMOS, SSTL, HSTL): www.jedec.org
- PCI: www.pcisig.com

© 2014 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# **LA-LatticeXP2 Family Data Sheet Revision History**

**February 2015 Data Sheet DS1024**

#### **Revision History**



<sup>© 2015</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand<br>or product names are trademarks or registered trademark