

### 64M Bits(4Mx16) LOW POWER CMOS SRAM

### **REVISION HISTORY**

# AS6C6416-55TIN 48pin TSOPI

| Revision | Description   | Issue Date |
|----------|---------------|------------|
| Rev. 1.0 | Initial Issue | July.2017  |

Alliance Memory Inc. 511 Taylor Way, San Carlos, CA 94070 TEL: (650) 610-6800 FAX: (650) 620-9211 Alliance Memory Inc. reserves the right to change products or specification without notice

Confidential - 1 of 12 - Rev.1.0 July 2017



### 64M Bits(4Mx16) LOW POWER CMOS SRAM

### **FEATURES**

Fast access time: 55ns
 Low power consumption:
 Operating current: 12μA (TYP.)

 Standby current: 12μA(TYP.)

- Single 2.7V ~ 3.6V power supply
   All inputs and outputs TTL compatible
- Fully static operation
- Tri-state output
- Data byte control :

(i) BYTE# fixed to V<sub>CC</sub>
LB# controlled DQ0 ~ DQ7
UB# controlled DQ8 ~ DQ15

(ii) BYTE# fixed to  $V_{SS}$ 

DQ15 used as address pin, while DQ8~DQ14 pins not used

■ Data retention voltage: 1.2V (MIN.)

■ ROHS Compliant-Pb free

■ Package: 48-pin 12mm x 20mm TSOP I

#### **GENERAL DESCRIPTION**

The AS6C6416 is a 67,108,864-bit low power CMOS static random access memory organized as 4,194,304 words by 16 bits or 8,388,608 words by 8 bits. It is fabricated using very high performance, high reliability CMOS technology. Its standby current is stable within the range of operating temperature.

The AS6C6416 is well designed for low power application, and particularly well suited for battery back-up nonvolatile memory application.

The AS6C6416 operates from a single power supply of  $2.7V \sim 3.6V$  and all inputs and outputs are fully TTL compatible

### PRODUCT FAMILY

| Product Operating |             | V Banga               | Spood | Power Dissipation               |                                  |  |
|-------------------|-------------|-----------------------|-------|---------------------------------|----------------------------------|--|
| Family            | Temperature | V <sub>CC</sub> Range | Speed | Standby(I <sub>SB1</sub> ,TYP.) | Operating(I <sub>CC</sub> ,TYP.) |  |
| AS6C6416-55TIN    | -40 ~ 85℃   | 2.7 ~ 3.6V            | 55ns  | 12µA                            | 12mA                             |  |

#### **FUNCTIONAL BLOCK DIAGRAM**



#### PIN DESCRIPTION

| SYMBOL          | DESCRIPTION               |
|-----------------|---------------------------|
| A0 - A21        | Address Inputs(word mode) |
| A-1 - A21       | Address Inputs(byte mode) |
| DQ0 - DQ15      | Data Inputs/Outputs       |
| CE#, CE2        | Chip Enable Input         |
| WE#             | Write Enable Input        |
| OE#             | Output Enable Input       |
| LB#             | Lower Byte Control        |
| UB#             | Upper Byte Control        |
| BYTE#           | Byte Enable               |
| V <sub>CC</sub> | Power Supply              |
| $V_{SS}$        | Ground                    |



### 64M Bits(4Mx16) LOW POWER CMOS SRAM

### **PIN CONFIGURATION**



TSOP I



### 64M Bits(4Mx16) LOW POWER CMOS SRAM

### **ABSOLUTE MAXIMUM RATINGS\***

| PARAMETER                                        | SYMBOL           | RATING                       | UNIT       |
|--------------------------------------------------|------------------|------------------------------|------------|
| Voltage on $V_{CC}$ relative to $V_{SS}$         | V <sub>T1</sub>  | -0.5 to 4.6                  | V          |
| Voltage on any other pin relative to $V_{	t SS}$ | $V_{T2}$         | -0.5 to V <sub>CC</sub> +0.5 | V          |
| Operating Temperature                            | T <sub>A</sub>   | -40 to 85                    | $^{\circ}$ |
| Storage Temperature                              | T <sub>STG</sub> | -65 to 150                   | $^{\circ}$ |
| Power Dissipation                                | P <sub>D</sub>   | 1                            | W          |
| DC Output Current                                | I <sub>OUT</sub> | 50                           | mA         |

<sup>\*</sup>Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to the absolute maximum rating conditions for extended period may affect device reliability.

### TRUTH TABLE

| MODE              | ODE CE# CE2 BYTE# OE# WE# LB# UB# 1/O O |     | OPERATION | OPERATION |       |     |     |                  |                  |                  |                                   |
|-------------------|-----------------------------------------|-----|-----------|-----------|-------|-----|-----|------------------|------------------|------------------|-----------------------------------|
| MODE              | CE#                                     | CEZ | DIIE#     | OL#       | VV C# | LD# | UD# | DQ0-DQ7          | DQ8-DQ14         | DQ15             | CURRENT                           |
|                   | Н                                       | Х   | Х         | Х         | Х     | Х   | Х   | High-Z           | High-Z           | High-Z           |                                   |
| Standby           | Χ                                       | L   | Х         | Χ         | Х     | Χ   | Х   | High-Z           | High-Z           | High-Z           | I <sub>SB1</sub>                  |
|                   | Χ                                       | Χ   | Н         | Χ         | Χ     | Н   | Н   | High-Z           | High-Z           | High-Z           |                                   |
| Output            | L                                       | Η   | Н         | Н         | Н     | L   | Х   | High-Z           | High-Z           | High-Z           |                                   |
| Output<br>Disable | L                                       | Н   | Н         | Н         | Н     | Х   | L   | High-Z           | High-Z           | High-Z           | $I_{CC},I_{CC1}$                  |
| Disable           | L                                       | Н   | L         | Н         | Н     | L   | L   | High-Z           | High-Z           | A-1              |                                   |
|                   | L                                       | Н   | Н         | L         | Н     | L   | Н   | D <sub>OUT</sub> | High-Z           | High-Z           |                                   |
| Read              | L                                       | Н   | Н         | L         | Н     | Н   | L   | High-Z           | D <sub>OUT</sub> | D <sub>OUT</sub> | $I_{CC},I_{CC1}$                  |
|                   | L                                       | Н   | Н         | L         | Н     | L   | L   | D <sub>OUT</sub> | D <sub>OUT</sub> | $D_OUT$          |                                   |
|                   | L                                       | Н   | Н         | Х         | L     | L   | Н   | D <sub>IN</sub>  | High-Z           | High-Z           |                                   |
| Write             | L                                       | Н   | Н         | Χ         | L     | Н   | L   | High-Z           | Ď <sub>IN</sub>  | $\dot{D}_IN$     | $I_{CC},I_{CC1}$                  |
|                   | L                                       | Н   | Н         | Χ         | L     | L   | L   | D <sub>IN</sub>  | D <sub>IN</sub>  | $D_IN$           |                                   |
| Byte#<br>Read     | L                                       | Н   | L         | L         | Н     | L   | L   | D <sub>OUT</sub> | High-Z           | A-1              | I <sub>CC</sub> ,I <sub>CC1</sub> |
| Byte #<br>Write   | L                                       | Н   | L         | Х         | L     | L   | L   | D <sub>IN</sub>  | High-Z           | A-1              | I <sub>CC</sub> ,I <sub>CC1</sub> |

#### Notes:

Confidential - 4 of 12 - Rev.1.0 July 2017

<sup>1.</sup>  $H = V_{IH}$ ,  $L = V_{IL}$ , X = Don't care.

<sup>2.</sup> The BYTE# pin has to be tied to  $V_{CC}$  to use the device as a 4M x 16 SRAM, and to be tied to  $V_{SS}$  as a 8M x 8 SRAM. In the 8M x 8 configuration, Pin 45 is A-1, and both UB# and LB# are tied to  $V_{SS}$ , while DQ8 to DQ14 pins are not used.



### 64M Bits(4Mx16) LOW POWER CMOS SRAM

### DC ELECTRICAL CHARACTERISTICS

| PARAMETER                 | SYMBOL             | TEST CONDITION                                                                                                                                 | N                               | MIN.  | TYP. <sup>^4</sup> | MAX.                 | UNIT |
|---------------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-------|--------------------|----------------------|------|
| Supply Voltage            | Vcc                |                                                                                                                                                | 2.7                             | 3.0   | 3.6                | V                    |      |
| Input High Voltage        | V <sub>IH</sub>    |                                                                                                                                                |                                 | 2.2   | -                  | V <sub>CC</sub> +0.3 | V    |
| Input Low Voltage         | V <sub>IL</sub> *2 |                                                                                                                                                |                                 | - 0.2 | -                  | 0.6                  | V    |
| Input Leakage Current     | ILI                | $V_{CC} \ge V_{IN} \ge V_{SS}$                                                                                                                 |                                 | - 1   | -                  | 1                    | μΑ   |
| Output Leakage<br>Current | I <sub>LO</sub>    | $V_{CC} \ge V_{OUT} \ge V_{SS}$<br>Output Disabled                                                                                             | $V_{CC} \ge V_{OUT} \ge V_{SS}$ |       |                    | 1                    | μA   |
| Output High Voltage       | V <sub>OH</sub>    | $I_{OH} = -1mA$                                                                                                                                |                                 | 2.2   | 2.7                | -                    | V    |
| Output Low Voltage        | V <sub>OL</sub>    | I <sub>OL</sub> = 2mA                                                                                                                          |                                 | -     | -                  | 0.4                  | V    |
| Average Operating         | Icc                | Cycle time = MIN.<br>CE# $\leq$ 0.2V and CE2 $\geq$ V <sub>CC</sub> I <sub>I/O</sub> = 0mA<br>Other pins at 0.2V or V <sub>CC</sub> -O         | -                               | 12    | 20                 | mA                   |      |
| Power supply Current      | I <sub>CC1</sub>   | Cycle time = $1\mu$ s<br>CE# $\leq$ 0.2V and CE2 $\leq$ V <sub>CC</sub> -0.2V<br>$_{I/O}$ = 0mA<br>Other pins at 0.2V or V <sub>CC</sub> -0.2V |                                 | -     | 3                  | 5                    | mA   |
|                           |                    | CE#≧V <sub>CC</sub> -0.2V                                                                                                                      | <b>25</b> ℃ <sup>*5</sup>       | -     | 12                 | 32                   | μA   |
| Standby Power             |                    | or CE2≦0.2V                                                                                                                                    | 40 °C *5                        | -     | 12                 | 36                   | μA   |
| Supply Current            | I <sub>SB1</sub>   | Other pins at 0.2V                                                                                                                             | <b>70</b> ℃                     | -     | -                  | 100                  | μA   |
|                           |                    | or V <sub>CC</sub> -0.2V                                                                                                                       | <b>85</b> ℃                     | ı     | -                  | 160                  | μA   |

- 1.  $V_{IH}(max)$  =  $V_{CC}$  + 2.0V for pulse width less than 6ns. 2.  $V_{IL}(min)$  =  $V_{SS}$  2.0V for pulse width less than 6ns.
- 3. Over/Undershoot specifications are characterized on engineering evaluation stage, not for mass production test.
- 4. Typical values, measured at V<sub>CC</sub> = V<sub>CC</sub>(TYP.) and T<sub>A</sub> = 25°C, are included for reference only and are not guaranteed or tested.
- 5. This parameter is measured at V<sub>cc</sub>=3.0V.

### CAPACITANCE $(T_A = 25\% f = 1.0MHz)$

| PARAMETER                | SYMBOL           | MIN. | MAX. | UNIT |
|--------------------------|------------------|------|------|------|
| Input Capacitance        | C <sub>IN</sub>  | -    | 15   | pF   |
| Input/Output Capacitance | C <sub>I/O</sub> | -    | 20   | pF   |

Note: These parameters are guaranteed by device characterization, but not production tested.



# 64M Bits(4Mx16) LOW POWER CMOS SRAM

### **AC TEST CONDITIONS**

| Input Pulse Levels                       | 0.2V to V <sub>CC</sub> - 0.2V                   |
|------------------------------------------|--------------------------------------------------|
| Input Rise and Fall Times                | 3ns                                              |
| Input and Output Timing Reference Levels | 1.5V                                             |
| Output Load                              | $C_L = 30pF + 1TTL$ , $I_{OH}/I_{OL} = -1mA/2mA$ |

### **AC ELECTRICAL CHARACTERISTICS**

#### (1) READ CYCLE

| PARAMETER                          | SYM.               | AS6C64 | UNIT |      |
|------------------------------------|--------------------|--------|------|------|
| PARAMETER                          | STIVI.             | MIN.   | MAX. | UNII |
| Read Cycle Time                    | t <sub>RC</sub>    | 55     | -    | ns   |
| Address Access Time                | t <sub>AA</sub>    | -      | 55   | ns   |
| Chip Enable Access Time            | t <sub>ACE</sub>   | -      | 55   | ns   |
| Output Enable Access Time          | t <sub>OE</sub>    | -      | 30   | ns   |
| Chip Enable to Output in Low-Z     | t <sub>CLZ</sub> * | 10     | -    | ns   |
| Output Enable to Output in Low-Z   | t <sub>OLZ</sub> * | 5      | -    | ns   |
| Chip Disable to Output in High-Z   | t <sub>CHZ</sub> * | -      | 20   | ns   |
| Output Disable to Output in High-Z | t <sub>OHZ</sub> * | -      | 20   | ns   |
| Output Hold from Address Change    | t <sub>OH</sub>    | 10     | -    | ns   |
| LB#, UB# Access Time               | t <sub>BA</sub>    | -      | 55   | ns   |
| LB#, UB# to High-Z Output          | t <sub>BHZ</sub> * | -      | 20   | ns   |
| LB#, UB# to Low-Z Output           | t <sub>BLZ</sub> * | 10     | -    | ns   |

#### (2) WRITE CYCLE

| DADAMETED                        | SYM.               | AS6C641 | LINUT |      |
|----------------------------------|--------------------|---------|-------|------|
| PARAMETER                        | STIVI.             | MIN.    | MAX.  | UNIT |
| Write Cycle Time                 | t <sub>WC</sub>    | 55      | -     | ns   |
| Address Valid to End of Write    | t <sub>AW</sub>    | 50      | -     | ns   |
| Chip Enable to End of Write      | t <sub>CW</sub>    | 50      | -     | ns   |
| Address Set-up Time              | t <sub>AS</sub>    | 0       | -     | ns   |
| Write Pulse Width                | t <sub>WP</sub>    | 45      | -     | ns   |
| Write Recovery Time              | t <sub>WR</sub>    | 0       | -     | ns   |
| Data to Write Time Overlap       | $t_{DW}$           | 25      | -     | ns   |
| Data Hold from End of Write Time | t <sub>DH</sub>    | 0       | -     | ns   |
| Output Active from End of Write  | tow*               | 5       | -     | ns   |
| Write to Output in High-Z        | t <sub>WHZ</sub> * | -       | 20    | ns   |
| LB#, UB# Valid to End of Write   | t <sub>BW</sub>    | 50      | -     | ns   |

<sup>\*</sup>These parameters are guaranteed by device characterization, but not production tested.

Confidential - 6 of 12 - Rev.1.0 July 2017



### 64M Bits(4Mx16) LOW POWER CMOS SRAM

### **TIMING WAVEFORMS**

READ CYCLE 1 (Address Controlled) (1,2)



READ CYCLE 2 (CE# and CE2 and OE# Controlled) (1,3,4,5)



#### Notes:

- 1.WE# is high for read cycle.
- 2.Device is continuously selected OE# = low, CE# = low, CE2 = high, LB# or UB# = low.
- 3.Address must be valid prior to or coincident with CE# = low, CE2 = high, LB# or UB# = low transition; otherwise t<sub>AA</sub> is the limiting parameter.
- 4.t<sub>CLZ</sub>, t<sub>BLZ</sub>, t<sub>CLZ</sub>, t<sub>CHZ</sub>, t<sub>BHZ</sub> and t<sub>OHZ</sub> are specified with C<sub>L</sub> = 5pF. Transition is measured ±500mV from steady state.
- $5. At any given temperature and voltage condition, t_{\text{CHZ}} is less than t_{\text{CLZ}} \text{, } t_{\text{BHZ}} is less than t_{\text{BLZ}}, t_{\text{OHZ}} is less than t_{\text{CLZ}}.$



### 64M Bits(4Mx16) LOW POWER CMOS SRAM

#### WRITE CYCLE 1 (WE# Controlled) (1,2,4,5)



### WRITE CYCLE 2 (CE# and CE2 Controlled) (1,4,5)





# 64M Bits(4Mx16) LOW POWER CMOS SRAM

### WRITE CYCLE 3 (LB#,UB# Controlled) (1,4,5)



- 1.A write occurs during the overlap of a low CE#, high CE2, low WE#, LB# or UB# = low.
- 2.During a WE# controlled write cycle with OE# low, twp must be greater than twHz + tpw to allow the drivers to turn off and data to be placed
- 3.During this period, I/O pins are in the output state, and input signals must not be applied.
  4.If the CE#, LB#, UB# low transition and CE2 high transition occurs simultaneously with or after WE# low transition, the outputs remain in a
- $5.t_{OW}$  and  $t_{WHZ}$  are specified with  $C_L = 5pF$ . Transition is measured  $\pm 500 \text{mV}$  from steady state.



### 64M Bits(4Mx16) LOW POWER CMOS SRAM

### **DATA RETENTION CHARACTERISTICS**

| PARAMETER                              | SYMBOL           | TEST CONDITION                                                                                     | MIN.        | TYP.             | MAX. | UNIT |    |
|----------------------------------------|------------------|----------------------------------------------------------------------------------------------------|-------------|------------------|------|------|----|
| V <sub>CC</sub> for Data Retention     | $V_{DR}$         | $CE\# \ge V_{CC} - 0.2V$ or $CE2 \le 0.2V$                                                         |             | 1.2              | -    | 3.6  | V  |
|                                        |                  | W 4 0W                                                                                             | <b>25</b> ℃ | -                | 10   | 32   | μA |
| Data Retention Current                 |                  | $V_{CC} = 1.2V$<br>$CE\# \ge V_{CC}-0.2V$ or $CE2 \le 0.2V$<br>Other pins at 0.2V or $V_{CC}-0.2V$ | 40℃         | -                | 10   | 36   | μA |
|                                        | I <sub>DR</sub>  |                                                                                                    | 70℃         | -                | -    | 100  | μA |
|                                        |                  |                                                                                                    | <b>85</b> ℃ | -                | -    | 160  | μΑ |
| Chip Disable to Data<br>Retention Time | t <sub>CDR</sub> | See Data Retention Waveforms (below)                                                               |             | 0                | -    | -    | ns |
| Recovery Time                          | t <sub>R</sub>   |                                                                                                    |             | t <sub>RC*</sub> | -    | -    | ns |

 $t_{\text{RC}^{\star}}$  = Read Cycle Time

### **DATA RETENTION WAVEFORM**

Low V<sub>CC</sub> Data Retention Waveform (1) (CE# controlled)



Low V<sub>CC</sub> Data Retention Waveform (2) (CE2 controlled)



Low Vcc Data Retention Waveform (3) (LB#, UB# controlled)





### 64M Bits(4Mx16) LOW POWER CMOS SRAM

### **PACKAGE OUTLINE DIMENSION**

#### 48-pin 12mm x 20mm TSOP I Package Outline Dimension



#### VARIATIONS (ALL DIMENSIONS SHOWN IN MM)

|                         | SYMBOLS | MIN.  | NOM.      | MAX   |
|-------------------------|---------|-------|-----------|-------|
|                         | A       | ı     | ı         | 1.20  |
|                         | A1      | 0.05  | ı         | 0.15  |
|                         | A2      | 0.95  | 1.00      | 1.05  |
|                         | ь       | 0.17  | 0.22      | 0.27  |
|                         | O       | 0.10  | -         | 0.21  |
| Δ                       |         | 19.80 | 20.00     | 20.20 |
| $\overline{\mathbb{A}}$ | □1      | 18.30 | 18.40     | 18.50 |
| Δ                       | E       | 11.90 | 12.00     | 12.10 |
|                         | ₽       | 0     | 0.50 BASI | С     |
|                         | L       | 0.50  | 0.60      | 0.70  |
| Λ                       | L1      | _     | ი.გი      | _     |
| Λ                       | Υ       | _     | _         | 0.10  |
| Δ                       | θ       | Ġ     | _         | 5"    |

#### NOTES:

- 1 JEDEC OUTLINE : MO-142 DO
- 2.PROFILE TOLERANCE ZONES FOR 01 AND E DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE MOLD PROTRUSION ON E IS 0.15 mm PER SIDE AND ON D1 IS 0.25 mm PER SIDE.
- 3.D MENSION & DOES NOT INCLUDE DAMBAR PROTRUSION ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08mm TOTAL IN EXCESS OF THE & DIMENSION AT NAXIMUN MATERIAL CONDITION DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT.



### 64M Bits(4Mx16) LOW POWER CMOS SRAM

#### ORDERING INFORMATION

| AS6C        | 6416                                  | -55            | Т                                          | ı                                                         | N                                       | XX                               |
|-------------|---------------------------------------|----------------|--------------------------------------------|-----------------------------------------------------------|-----------------------------------------|----------------------------------|
| SRAM prefix | Device Number<br>64 = 64M<br>16 = x16 | Access<br>Time | Package Option<br>T=48 pin TSOP I(12x20mm) | Temperature<br>Range<br>I = Industrial<br>(-40 to + 85 °C | N = Lead Free<br>RoHS<br>compliant part | Packing Type  None:Tray  TR:Reel |



Alliance Memory, Inc. 511 Taylor Way, San Carlos, CA 94070 Tel: 650-610-6800 Fax: 650-620-9211

www.alliancememory.com

Copyright © Alliance Memory All Rights Reserved

© Copyright 2007 Alliance Memory, Inc. All rights reserved. Our three-point logo, our name and Intelliwatt are trademarks or registered trademarks of Alliance. All other brand and product names may be the trademarks of their respective companies. Alliance reserves the right to make changes to this document and its products at any time without notice. Alliance assumes no responsibility for any errors that may appear in this document. The data contained herein represents Alliance's best data and/or estimates at the time of issuance. Alliance reserves the right to change or correct this data at any time, without notice. If the product described herein is under development, significant changes to these specifications are possible. The information in this product data sheet is intended to be general descriptive information for potential customers and users, and is not intended to operate as, or provide, any guarantee or warrantee to any user or customer. Alliance does not assume any responsibility or liability arising out of the application or use of any product described herein, and disclaims any express or implied warranties related to the sale and/or use of Alliance products including liability or warranties related to fitness for a particular purpose, merchantability, or infringement of any intellectual property rights, except as express agreed to in Alliance's Terms and Conditions of Sale (which are available from Alliance). All sales of Alliance products are made exclusively according to Alliance's Terms and Conditions of Sale. The purchase of products from Alliance does not convey a license under any patent rights, copyrights; mask works rights, trademarks, or any other intellectual property rights of Alliance or third parties. Alliance does not authorize its products for use as critical components in life-supporting systems where a malfunction or failure may reasonably be expected to result in significant injury to the user, and the inclusion of Alliance products in such life-supporting systems implies that the manufacturer assumes all risk of such use and agrees to indemnify Alliance against all claims arising from such use.

Confidential - 12 of 12 - Rev.1.0 July 2017