

# KA3524 SMPS Controller

#### **Features**

- Complete PWM power control circuit
- Operation beyond 100KHz
- 2% frequency stability with temperature
- Total quiescent current less than 10mA
- Single ended or push-pull outputs
- Current limit amplifier provides external component protection
- On-chip protection against excessive junction temperature and output current
- 5V, 50mA linear regulator output available to user

## **Description**

The KA3524 regulating pulse width modulator contains all of the control circuit necessary to implement switching regulators of either polarity, transformer coupled DC to DC converters, transformerless polarity converters and voltage doublers, as well as other power control applications. This device includes a 5V voltage regulator capable of supplying up to 50mA to external circuit, a control amplifier, an oscillator, a pulse width modulator, a phase splitting flip-flop, dual alternating output switch transistors, and current limiting and shut-down circuit. Both the regulator output transistor and each output switch are internally current limiting and, to limit junction temperature, aninternal thermal shutdown circuit is employed.



## **Internal Block Diagram**



# **Absolute Maximum Ratings**

| Parameter                                | Symbol           | Value       | Unit |
|------------------------------------------|------------------|-------------|------|
| Supply Voltage                           | Vcc              | 40          | V    |
| Reference Output Current                 | IREF             | 50          | mA   |
| Output Current (Each Output)             | lo               | 100         | mA   |
| Oscillator Charging Current (pin 6 or 7) | ICHG(OSC)        | 5           | mA   |
| Lead Temperature (Soldering, 10 sec)     | TLEAD            | 300         | °C   |
| Power Dissipation (TA = 25°C)            | PD               | 1000        | mW   |
| Operating Temperature                    | T <sub>POR</sub> | 0 ~ +70     | °C   |
| Storage Temperature                      | TSTG             | -65 ~ + 150 | °C   |

## **Electrical Characteristics**

(V<sub>IN</sub>=20V, f=20KHz,  $T_A = 0$  to +70°C, unless otherwise specified)

| Parameter                         | Symbol            | Conditions                                     | Min. | Тур. | Max. | Unit   |
|-----------------------------------|-------------------|------------------------------------------------|------|------|------|--------|
| REFERENCE SECTION                 | REFERENCE SECTION |                                                |      |      |      |        |
| Reference Output Voltage          | VREF              | -                                              | 4.6  | 5.0  | 5.4  | V      |
| Line Regulation                   | ΔVREF             | V <sub>C</sub> C = 8V to 40V                   | -    | 10   | 30   | mV     |
| Load Regulation                   | ΔVREF             | IREF = 0 mA to 20 mA                           | -    | 20   | 50   | mV     |
| Ripple Rejection                  | RR                | f = 120Hz, T <sub>A</sub> = 25°C               | -    | 66   | -    | dB     |
| Short-Circuit Output Current      | Isc               | VREF = 0, TA = 25°C                            | -    | 100  | -    | mA     |
| Temperature Stability             | STT               | -                                              | -    | 0.3  | 1    | %      |
| Long Term Stability               | ST                | TA = 25°C                                      | -    | 20   | -    | mV/KHr |
| OSCILLATOR SECTION                |                   |                                                |      |      |      |        |
| Maximum Frequency                 | f(MAX)            | $CT = 0.001 uF$ , $RT = 2K\Omega$              | -    | 350  | -    | KHz    |
| Initial Accuracy                  | ACCUR             | R <sub>T</sub> and C <sub>T</sub> constant     | -    | 5    | -    | %      |
| Frequency Change with Voltage     | Δf/ΔVCC           | VCC = 8V to 40V, TA = 25°C                     | -    | -    | 1    | %      |
| Frequency Change with Temperature | Δf/ΔΤ             | Over operating temperature range               | -    | -    | 2    | %      |
| Clock Amplitude (Pin 3)           | V(CLK)            | T <sub>A</sub> = 25°C                          | -    | 3.5  | -    | V      |
| Clock Width (Pin 3)               | tW(CLK)           | C <sub>T</sub> = 0.01uF, T <sub>A</sub> = 25°C | -    | 0.5  | -    | μs     |
| ERROR AMPLIFIER SECTION           |                   |                                                |      |      |      |        |
| Input Offset Voltage              | VIO               | V <sub>CM</sub> = 2.5V                         | -    | 2    | 10   | mV     |
| Input Bias Current                | IBIAS             | VCM = 2.5V                                     | -    | 2    | 10   | μΑ     |
| Open Loop Voltage Gain            | Gvo               | -                                              | 60   | 80   | -    | dB     |
| Common-Mode Input Voltage         | Vсм               | TA = 25°C                                      | 1.8  | -    | 3.4  | V      |
| Common-Mode Rejection Ratio       | CMRR              | T <sub>A</sub> = 25°C                          | -    | 70   | -    | dB     |
| Small Signal Bandwidth            | BWss              | Gv = 0dB, T <sub>A</sub> = 25°C                | -    | 3    | -    | MHz    |
| Output Voltage Swing              | Vo(ERR)           | T <sub>A</sub> = 25°C                          | 0.5  | -    | 3.8  | V      |

## **Electrical Characteristics**

(V<sub>IN</sub>=20V, f=20KHz, T<sub>A</sub>=0°C to +70°C, unless otherwise specified)

| Parameter                         | Symbol     | Conditions                                                                                                            | Min. | Тур. | Max. | Unit  |
|-----------------------------------|------------|-----------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| COMPARATOR SECTION                |            |                                                                                                                       |      |      |      |       |
| Maximum Duty Cycle                | D(MAX)     | % Each output on                                                                                                      | 45   | =.   | -    | %     |
| Input Threshold (Pin 9)           | VTH1       | Zero duty cycle                                                                                                       | -    | 1    | -    | V     |
| Input Threshold (Pin 9)           | VTH2       | Maximum duty cycle                                                                                                    | -    | 3.5  | -    | V     |
| Input Bias Current                | IBIAS      | -                                                                                                                     | -    | 1    | -    | μΑ    |
| CURRENT LIMITING SECTION          |            |                                                                                                                       |      |      |      |       |
| Sense Voltage                     | VSENSE     | V <sub>2</sub> - V <sub>1</sub> ≥50mV<br>V <sub>9</sub> = 2V, T <sub>A</sub> = 25°C                                   | 180  | 200  | 220  | mV    |
| Temperature Coefficient of Vsense | ΔVSENSE/ΔT | -                                                                                                                     | -    | 0.2  | -    | mV/°C |
| Common-Mode Voltage               | Vсм        | -                                                                                                                     | 0.7  | -    | 1    | V     |
| OUTPUT SECTION (EACHOUTPUT)       |            |                                                                                                                       |      |      |      |       |
| Collector-Emitter Voltage         | VCEO       | -                                                                                                                     | 40   | -    | -    | V     |
| Collector Leakage Current         | ILKG       | VCE = 40V                                                                                                             | -    | 0.1  | 50   | μΑ    |
| Saturation Voltage                | VCE(SAT)   | IC = 50mA                                                                                                             | -    | 1    | 2    | V     |
| Emitter Output Voltage            | VE         | V <sub>C</sub> = 20V                                                                                                  | 17   | 18   | -    | V     |
| Rise Time (10 to 90)              | tR         | $R_C = 2K\Omega$ , $T_A = 25^{\circ}C$                                                                                | -    | 0.2  | -    | μs    |
| Fall Time (90 to 10)              | tF         | $R_C = 2K\Omega$ , $T_A = 25^{\circ}C$                                                                                | -    | 0.1  | -    | μs    |
| Supply Current                    | Icc        | V <sub>CC</sub> =40V, PINS 1,4,7,8,11<br>and 14 are grounded, V <sub>2</sub> =2V<br>All other inputs and Outputs open | -    | 5    | 10   | mA    |

### **Application Information**

#### **Voltage Reference**

An internal series regulator provides a nominal 5 volt output which is used both to generate a reference voltage and is the regulated source for all the internal timing and controlling circuitry. This regulator may be bypassed for operation from a fixed 5 volt supply by connecting pins 15 and 16 together to the input voltage. In this configuration, the maximum input voltage is 6.0 volts.

This reference regulator may be used as a 5 volt source for other circuitry. It will provide up to 50mA of current itself and can easily be expanded to higher current with an external PNP as shown in Figure 2.

#### **Expanded Reference Current Capability**



#### **Oscillator**

The oscillator in the KA3524 uses an external resistor (RT) to establish a constant charging current into an external capacitor (C<sub>T</sub>), While this uses more current than a series connected PC, it provides a linear ramp voltage on the capacitor which is also used as a reference for the comparator. The charging current is equal to 3.6V/RT and should be kept within the range of approximately 30uA to 2mA, i.e., 1.8K < RT <100K. The range of values for CT also has limits as the discharge time of Ct determines the pulse width of the oscillator output pulse. This pulse is used (among other things) as a blanking pulse to both outputs to insure that there is no possibility of having both outputs on simultaneously during transitions. This output dead time relationship is shown in Figures. A pulse width below approximately 0.5 microseconds may allow false triggering of one output by removing he blanking pulse prior to the flip-flops reaching a stable state. If small values of C<sub>T</sub> must be used, the pulse width may still be expanded by adding a shunt capacitance (= 100pF) to ground at the oscillator output. (Note: Although the oscillator output is a convenient oscilloscope sync input, the cable and input capacitance may increase the blanking pulse width slightly.) Obviously, the upper limit of the pulse width is determined by the maximum duty cycle acceptable. Practical values of C<sub>T</sub> fall between 0.01 and 0.1 micro farad. The oscillator period is approximately t = R<sub>T</sub>C<sub>T</sub> where t is in microseconds when RT ohms and CT = micro farads. The selection of RT and CT can be made for a wide range of operating frequencies by using Fig. 7. Note that for sense regulator applications, the two outputs can be connected in parallel for an effective 0-90% duty cycle and the frequency of the oscillator is the frequency of the output. For push-pull applications, the outputs are separated and the flip-flop divides the frequency such that each output duty cycle is 0-45% and the overall frequency is onehalf that of the oscillator.

#### **External Synchronization**

If It is desired to synchronize the KA3524 to an external clock, a pulse of +3 volts may be applied to the oscillator output terminal with RTCT set slightly greater than the clock period. The same considerations of pulse width apply. The impedance to ground at this point is approximately 2K ohms. If two or more KA3524s must be synchronized together, one must be designated as the master with its RTCT set for the correct period. The slaves should each have an RTCT set for an approximately 10% longer period than the master with the added requirement that CT (slave) = one-half CT (master). Then connecting Pin 3 on all units together will insure that the master output pulse-which occurs first and has a wider pulse width - will reset the slave units.

#### **Error Amplifier**

This circuit is a simple differential-input, transconductance amplifier. The output is the compensation terminal pin 9, which is a high impedance node (RL:=5 $M\Omega$ ). The gain is

$$G_{V} = gmR_{L} = \frac{8I_{L}R_{L}}{2K_{T}} = 0.002 R_{L}$$

and can easily be reduced from a nominal of 10,000 by an external shunt resistance from pin 9 to ground, as shown in Figure 8,In addition to DC gain control, the compensation terminal is also the place for AC phase compensation. The frequency response curves of Figure 5 show the uncompensated amplifier with a single pole at approximately 200Hz and a unity gain cross-over frequency at 5MHz.typically, most output filter designs will introduce one or more addition poles at a significantly higher power frequency. Therefore, the best stabilizing network is a series R-C combination between pin 9 and ground which introduces a zero to cancel one of the output filter poles. A good starting point is  $50 \text{K}\Omega$  plus 0.001 micro farad. One final point on the compensation terminal is that this is also a convenient place to insert any programming signal which is to override the error amplifier. Internal shutdown and current limit circuits are connected here, but any other circuit which can sink 200uA can pull this point to ground, thus shutting off both outputs. While feedback is normally applied around the entire regulator, the error amplifier can be used with conventional operational amplifier feedback and is stable in either the inverting or noninverting mode. Regardless of the connections, however, input common-mode limits must be observed or output sign inversions may happen. For conventional regulator applications, the 5 volt reference voltage must be divided down as shown in Figure 3. The error amplifier may also be used in fixed duty cycle applications by using the unity gain configuration shown in the open loop test circuit.

#### **Current Limiting**

The current limiting circuitry of the KA3524 is shown in Figure 4. By matching the base-emitter voltages of Q1 and Q2, and assuming negligible voltage drop across R<sub>1</sub>:

Threshold = 
$$V_{BE}(Q1) + I_{1}R_{2} - V_{BE}(Q2)$$
  
=  $I_{1}R_{2} = 200 \text{mV}$ 

Although this circuit provides a relatively small threshold with a negligible temperature coefficient, there are some limitations to its use, the most important of which is the  $\pm 1$  volt common mode range which requires sensing in the ground line. Another factor to consider is that the frequency compensation provided by R 1C1 and Q1 provides a roll-off pole at approximately 300Hz. Since the gain of this circuit is relatively low, there is a transition region as the current limit amplifier takes over pulse width control from the error amplifier. For testing purposes, the threshold is defined as the input voltage to get 25% duty cycle with the error amplifier signaling maximum duty cycle. In addition to constant current limiting, pins 4 and 5 may also be used in transformer-coupled circuits to sense primary current and shorten an output pulse, should transformer saturation occur. Another application is to ground pin 5 and use pin 4 as an additional shutdown terminal: i.e., the output will be off with pin 4 open and on when it is grounded. Finally, fold back current limiting can be provided with the network of Figure 5. This circuit can reduce the short circuit current (ISC)to approximately one third the maximum available output current (I MAX).



Figure 3. Error Amplifier Biasing Circuits



Figure 4. Current Limiting Circuit Of The Ka3524



Figure 5. Foldback Current Limiting

## **Typical Performance Characteristics**



Figure 6. Output Stage Dead Time As A Function



Figure 7. Oscillator Period As A Function Of  $R_t\,$  And  $C_t\,$  Of The Timing Capacitor Value



Figure 8. Amplifies Open-loop Gain As A Function Of Freguency And Loading On Pin 9

## **Typical Applications**



Figure 9. Capacitor-diode Output Circuit



Figure 10. Flyback Converter Circuit



Figure 11. Single-ended Lc Circuit



Figure 12. Push-pull Transformer-coupled Circuit

## **Mechanical Dimensions**

#### **Package**

#### **Dimensions in millimeters**



# **Ordering Information**

| Product Number | Package | Operating Temperature |
|----------------|---------|-----------------------|
| KA3524         | 16-DIP  | 0 ~ 70°C              |

#### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR INTERNATIONAL. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com