## Soft-Start Controlled Load Switch with Auto Discharge

The NCP331 is a low Ron N-channel MOSFET controlled by a soft-start sequence of 2 ms for mobile applications. The very low  $R_{DS(on)}$  allows system supplying or battery charging up to DC 2A. The device is enable due to external, active high, enable pin.

Due to a current consumption optimization, leakage current is drastically decreased from the battery connected to the device, allowing long battery life.

#### **Features**

- 1.8 V 5.5 V Operating Range
- 33 mΩ N MOSFET
- DC Current Up to 2 A
- Peak Current Up to 5 A
- Built-in Soft-Start 2 ms
- Reverse Voltage Protection
- Output Discharge
- EN Logic Pin: Active High
- ESD Ratings:
   Machine Model = B
   Human Body Model = 2
- TSOP23-6 package
- This is a Pb-Free Device

## **Typical Applications**

- Mobile Phones
- Tablets
- Digital Cameras
- GPS
- Computers



#### ON Semiconductor®

http://onsemi.com



TSOP-6 SN SUFFIX CASE 318G



331 = Specific Device Code A = Assembly Location

Y = Year
W = Work Week
Pb-Free Package

(Note: Microdot may be in either location)

#### **PINOUT DIAGRAM**



#### ORDERING INFORMATION

See detailed ordering and shipping information on page 7 of this data sheet.



Figure 1. Typical Application Circuit

## PIN FUNCTION DESCRIPTION

| Pin Name | Pin Number | Type   | Description                                                                                                                         |
|----------|------------|--------|-------------------------------------------------------------------------------------------------------------------------------------|
| IN       | 5,6        | POWER  | Power–switch input voltage; connect a 0.1 $\mu\text{F}$ or greater ceramic capacitor from IN to GND as close as possible to the IC. |
| GND      | 4          | POWER  | Ground connection.                                                                                                                  |
| EN       | 3          | INPUT  | Enable input, logic high turns on power switch.                                                                                     |
| OUT      | 1,2        | OUTPUT | Power–switch output; connect a 0.1 $\mu\text{F}$ ceramic capacitor from OUT to GND as close as possible to the IC is recommended.   |

## **BLOCK DIAGRAM**



http://onsemi.com

#### **MAXIMUM RATINGS**

| Rating                                                                                          | Symbol                                             | Value        | Unit |
|-------------------------------------------------------------------------------------------------|----------------------------------------------------|--------------|------|
| IN, OUT, EN, Pins:                                                                              | V <sub>EN,</sub> V <sub>IN,</sub> V <sub>OUT</sub> | -0.3 to +7.0 | V    |
| From IN to OUT Pins: Input/Output                                                               | $V_{IN}, V_{OUT}$                                  | -7.0 to +7.0 | V    |
| Maximum Junction Temperature Range                                                              | TJ                                                 | -40 to +125  | °C   |
| Storage Temperature Range                                                                       | T <sub>STG</sub>                                   | -40 to +150  | °C   |
| ESD Withstand Voltage Human Body model (HBM), model = 2, Machine Model (MM) model = B, (Note 1) | Vesd                                               | 2500<br>200  | V    |
| Moisture Sensitivity (Note 2)                                                                   | MSL                                                | Level 1      |      |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. According to JEDEC standard JESD22–A108.

2. Moisture Sensitivity Level (MSL): 1 per IPC/JEDEC standard: J–STD–020.

#### **OPERATING CONDITIONS**

| Symbol           | Parameter                            | Conditions            | Min | Тур  | Max   | Unit |
|------------------|--------------------------------------|-----------------------|-----|------|-------|------|
| V <sub>IN</sub>  | Operational Power Supply             |                       | 1.8 |      | 5.5   | V    |
| V <sub>EN</sub>  | Enable Voltage                       |                       | 0   |      | 5.5   |      |
| T <sub>A</sub>   | Ambient Temperature Range            |                       | -40 | 25   | + 85  | °C   |
| T <sub>J</sub>   | Junction Temperature Range           |                       | -40 | 25   | + 125 | °C   |
| C <sub>IN</sub>  | Decoupling Input Capacitor           |                       | 0.1 |      |       | μF   |
| C <sub>OUT</sub> | Decoupling Output Capacitor          |                       | 0.1 |      |       | μF   |
| $R_{\theta JA}$  | Thermal Resistance - Junction-to-Air | (Notes 3 and 4)       |     | 305  |       | °C/W |
| l <sub>OUT</sub> | Maximum DC Current                   |                       |     |      | 2     | Α    |
| P <sub>D</sub>   | Power Dissipation Rating (Note 7)    | T <sub>A</sub> ≤ 25°C |     | 0.37 |       | W    |
|                  |                                      | T <sub>A</sub> = 85°C |     | 0.13 |       | W    |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

3. The R<sub>θJA</sub> is dependent of the PCB heat dissipation.

- 4. The maximum power dissipation  $(P_{D})$  is given by the following formula:

**ELECTRICAL CHARACTERISTICS** Min & Max Limits apply for T<sub>A</sub> between -40°C to +85°C and T<sub>J</sub> up to + 125°C for V<sub>IN</sub> between 1.8 V to 5.5 V (Unless otherwise noted). Typical values are referenced to  $T_A$  = + 25°C and  $V_{IN}$  = 5 V.

| Symbol                                                      | Parameter                  | Conditions                                                                                    |                                                                                          | Min  | Тур  | Max  | Unit |
|-------------------------------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|------|------|------|------|
| POWER S                                                     | WITCH                      |                                                                                               |                                                                                          |      | -    |      |      |
| R <sub>DS(on)</sub> Static drain-source on-state resistance |                            | V <sub>IN</sub> = 3 V, V <sub>IN</sub> = 5 V,                                                 | T <sub>J</sub> = 25°C                                                                    |      | 33   |      |      |
|                                                             | TSOP package               | -40°C < T <sub>J</sub> < 125°C                                                                |                                                                                          |      | 60   | mΩ   |      |
| T <sub>EN</sub> Gate turn on                                | V <sub>IN</sub> = 3.3 V    | From EN Vih to $V_{OUT}$ rising. (Note 5), $C_{LOAD}$ = 0.1 $\mu$ F, $R_{LOAD}$ = 10 $\Omega$ |                                                                                          | 60   | 200  | μs   |      |
| LIV                                                         |                            | V <sub>IN</sub> = 3.0 V                                                                       | From EN Vih to 10% $V_{OUT}$ rising. $C_{LOAD}$ = 1 $\mu$ F, $R_{LOAD}$ = 25 $\Omega$    |      | 278  | 500  | μs   |
| т                                                           | Output vice time           | V <sub>IN</sub> = 3.3 V                                                                       | $C_{LOAD}$ = 0.1 $\mu$ F, $R_{LOAD}$ = 10 $\Omega$ (Note 5), from En to 95% $V_{OUT}$    | 1.2  | 2.05 | 3    |      |
| T <sub>R</sub>                                              | Output rise time           | V <sub>IN</sub> = 3.0 V                                                                       | $C_{LOAD}$ = 1 μF, $R_{LOAD}$ = 25 $\Omega$ (Note 6), from 10% to 90% $V_{OUT}$          | 1.00 | 1.65 | 2.36 |      |
| Tdis                                                        | Disable time               | V <sub>IN</sub> = 3.0 V                                                                       | From EN high to low to V <sub>OUT</sub> falling                                          |      | 0.3  |      | ms   |
| T <sub>F</sub>                                              | Output fall time           | V <sub>IN</sub> = 3 V                                                                         | $C_{LOAD}$ = 1 $\mu$ F, $R_{LOAD}$ = 25 $\Omega$ (Note 6)                                | 0.1  | 0.18 | 0.5  |      |
| T <sub>OFF</sub>                                            | Output off time            | V <sub>IN</sub> = 3 V                                                                         | $C_{LOAD}$ = 1 $\mu$ F, $R_{LOAD}$ = 25 $\Omega$ (Notes 6 & 7), from EN to 10% $V_{OUT}$ | 0.3  | 0.5  | 0.8  |      |
| ENABLE II                                                   | NPUT EN                    |                                                                                               |                                                                                          |      |      |      |      |
| V <sub>IH</sub>                                             | High-level input voltage   |                                                                                               |                                                                                          | 1.15 |      |      | V    |
| V <sub>IL</sub>                                             | Low-level input voltage    |                                                                                               |                                                                                          |      |      | 0.85 | V    |
| R <sub>pd</sub>                                             | En pull-down resistor      |                                                                                               |                                                                                          | 1.1  | 1.5  | 1.8  | МΩ   |
| R <sub>dis</sub>                                            | Output discharge resistor  |                                                                                               |                                                                                          | 200  | 400  | 600  | Ω    |
| REVERSE                                                     | -LEAKAGE PROTECTION        |                                                                                               |                                                                                          |      | -    |      |      |
| I <sub>REV</sub>                                            | Reverse-current protection | $V_{IN}$ = 0 V, $V_{OUT}$ = 4.2 V (part disable), $T_A$ = 25°C                                |                                                                                          |      | 0.3  | 1.2  | μΑ   |
| QUIESCE                                                     | NT CURRENT                 |                                                                                               |                                                                                          |      |      |      |      |
| Istb                                                        | Standby current            | E                                                                                             | in low, Vin = 3 V                                                                        |      | 1.3  | 3    | μΑ   |
| lq                                                          | Current consumption        | No loa                                                                                        | d, En high, Vin = 3 V                                                                    |      | 11   | 15   | μΑ   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

Guaranteed by correlation with 3.0 V production test.
 Parameters are guaranteed for C<sub>LOAD</sub> and R<sub>LOAD</sub> connected to the OUT pin with respect to the ground.
 Guaranteed by T<sub>fall</sub> and R<sub>discharge</sub> tests.

## **TIMINGS**



Figure 3. Timings

### **TYPICAL CHARACTERISTICS**



50 45 40  $R_{DS(on)}$  (m $\Omega$ ) 35 30 25 20 1.5 2 2.5 3 3.5 4 4.5 5.5  $V_{IN}(V)$ 

Figure 4. R<sub>DS(on)</sub> versus Temperature

Figure 5. R<sub>DS(on)</sub> versus Input Voltage, Ambient Temperature





Figure 6. Standby Current versus Input Voltage

Figure 7. Quiescent Current versus Input Voltage

#### **FUNCTIONAL DESCRIPTION**

#### Overview

The NCP331 is a high side N channel MOSFET power distribution switch designed to connect external voltage directly to the system.

#### **Enable Input**

Enable pin is an active high.

The part is in disable mode when EN is tied to low. Power MOSFET is opened. Pull down resistor is placed to maintained the part off if En pin is not externally driven.

The parts becomes in enable mode if EN is tied high and Power MOSFET is turned of after ten and  $t_{rise}$  times.

#### **Auto Discharge**

NMOS FET is placed between the output pin and GND, in order to discharge the application capacitor connected on OUT pin.

The auto-discharge is activated when EN pin is set to low level (disable state).

The discharge path (Pull down NMOS) stays activated as long as EN pin is set at low level.

#### **Blocking Control**

The blocking control circuitry switches the bulk of the power NMOS. When the part is off (No  $V_{in}$  or EN tied to GND externally), the body diode limits the leakage current  $I_{REV}$  from OUT to IN. In this mode, anode of the body diode is connected to IN pin and cathode is connected to OUT pin. In operating condition, anode of the body diode is connected to OUT pin and cathode is connected to IN pin preventing the discharge of the power supply.

#### **APPLICATION INFORMATION**

#### **Power Dissipation**

The device's junction temperature depends on different contributor factor such as board layout, ambient temperature, device environment, etc... Yet, the main contributor in term of junction temperature is the power dissipation of the power MOSFET. Assuming this, the power dissipation and the junction temperature in normal mode can be calculated with the following equations:

$$P_D = R_{DS(on)} \times (I_{OUT})^2$$

P<sub>D</sub> = Power dissipation (W)

 $R_{DS(on)}$  = Power MOSFET on resistance ( $\Omega$ )

 $I_{OUT}$  = Output current (A)

## $T_{J} = P_{D} \times R_{\theta,JA} + T_{A}$

 $T_J$  = Junction temperature (°C)

 $R_{\theta JA}$  = Package thermal resistance (°C/W)

 $T_A$  = Ambient temperature (°C)

#### **PCB Recommendations**

The NCP331 integrates an up to 2A rated NMOS FET, and the PCB design rules must be respected to properly evacuate the heat out of the silicon. By increasing PCB area, the  $R_{\theta JA}$  of the package can be decreased, allowing higher power dissipation.

#### **ORDERING INFORMATION**

| Device      | Marking | Package             | Shipping <sup>†</sup> |
|-------------|---------|---------------------|-----------------------|
| NCP331SNT1G | 331     | TSOP-6<br>(Pb-Free) | 3000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.



#### TSOP-6 CASE 318G-02 **ISSUE V**

**DATE 12 JUN 2012** 

STYLE 6: PIN 1. COLLECTOR 2. COLLECTOR 3. BASE 4. EMITTER 5. COLLECTOR 6. COLLECTOR

> 2. GROUND 3. I/O 4. I/O 5. VCC 6. I/O

STYLE 12:

#### NOTES:

- OTLO.

  1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
  2. CONTROLLING DIMENSION: MILLIMETERS.
  3. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH. MINIMUM
- 3. MAXIMUM LEAD I HICKNESS INCOURSE LEAD FINISH. MINIMUM THICKNESS OF BASE MATERIAL.
  4. DIMENSIONS D AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS, MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15 PER SIDE. DIMENSIONS D AND E1 ARE DETERMINED AT DATUM H.
  5. PIN ONE INDICATOR MUST BE LOCATED IN THE INDICATED ZONE.

|     | MILLIMETERS |      |      |  |
|-----|-------------|------|------|--|
| DIM | MIN         | NOM  | MAX  |  |
| Α   | 0.90        | 1.00 | 1.10 |  |
| A1  | 0.01        | 0.06 | 0.10 |  |
| b   | 0.25        | 0.38 | 0.50 |  |
| С   | 0.10        | 0.18 | 0.26 |  |
| D   | 2.90        | 3.00 | 3.10 |  |
| Е   | 2.50        | 2.75 | 3.00 |  |
| E1  | 1.30        | 1.50 | 1.70 |  |
| е   | 0.85        | 0.95 | 1.05 |  |
| L   | 0.20        | 0.40 | 0.60 |  |
| L2  | 0.25 BSC    |      |      |  |
| М   | Uo.         |      | 10°  |  |



| 4. SOURCE                                                                                       | STYLE 2:<br>PIN 1. EMITTER 2<br>2. BASE 1<br>3. COLLECTOR 1<br>4. EMITTER 1<br>5. BASE 2<br>6. COLLECTOR 2 | 4. Vz<br>5. V in                                                                           |                                                                | 4. EMITTER 1                                               |
|-------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|----------------------------------------------------------------|------------------------------------------------------------|
| STYLE 7:<br>PIN 1. COLLECTOR<br>2. COLLECTOR<br>3. BASE<br>4. N/C<br>5. COLLECTOR<br>6. EMITTER | PIN 1. Vbus<br>2. D(in)<br>3. D(in)+<br>4. D(out)+                                                         | STYLE 9: PIN 1. LOW VOLTAGE GATE 2. DRAIN 3. SOURCE 4. DRAIN 5. DRAIN 6. HIGH VOLTAGE GATE | PIN 1. D(OUT)+<br>2. GND<br>3. D(OUT)-<br>4. D(IN)-<br>5. VBUS | PIN 1. SOURCE 1<br>2. DRAIN 2<br>3. DRAIN 2<br>4. SOURCE 2 |
| STYLE 13:<br>PIN 1. GATE 1                                                                      | STYLE 14:<br>PIN 1. ANODE                                                                                  |                                                                                            | LE 16:<br>N 1. ANODE/CATHODE                                   | STYLE 17:<br>PIN 1. EMITTER                                |

SOURCE

CATHODE

DRAIN

3. GATE

5. N/C

| RECOMMENDED |  |
|-------------|--|

2. SOURCE

CATHODE/DRAIN

CATHODE/DRAIN

**SOLDERING FOOTPRINT\*** 

3. GATE

2. SOURCE 2

DRAIN 2

5. SOURCE 1

3. GATE 2



**DIMENSIONS: MILLIMETERS** 

| N I. ANODE/CATTI            | DE FIN I. LIVIII I LIX          |
|-----------------------------|---------------------------------|
| 2. BASE                     | 2. BASE                         |
| <ol><li>EMITTER</li></ol>   | <ol><li>ANODE/CATHODE</li></ol> |
| <ol><li>COLLECTOR</li></ol> | 4. ANODE                        |
| <ol><li>ANODE</li></ol>     | 5. CATHODE                      |
| <ol><li>CATHODE</li></ol>   | 6. COLLECTOR                    |

# **MARKING DIAGRAM\***

**GENERIC** 





XXX = Specific Device Code Α

=Assembly Location Υ = Year

= Work Week = Pb-Free Package XXX = Specific Device Code = Date Code

M = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some

products may not follow the Generic Marking.

| DOCUMENT NUMBER: 98ASB14888C |        | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:                 | TSOP-6 |                                                                                                                                                                                     | PAGE 1 OF 1 |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales