# MOSFET – Single, P-Channel, Logic Level, POWERTRENCH® FDC658P

# General Description

This P-Channel Logic Level MOSFET is produced using **onsemi**'s advanced POWERTRENCH process that has been especially tailored to minimize the on-state resistance and yet maintain low gate charge for superior switching performance. These devices are well suited for notebook computer applications: load switching and power management, battery charging circuits, and DC/DC conversion.

#### **Features**

- -4 A, -30 V
  - $R_{DS(ON)} = 0.050 \Omega$  @  $V_{GS} = -10 V$
  - $R_{DS(ON)} = 0.075 \Omega @ V_{GS} = -4.5 V$
- Low Gate Charge (8 nC Typical)
- High Performance Trench Technology for Extremely Low R<sub>DS(ON)</sub>
- SUPERSOT<sup>™</sup> –6 Package: Small Footprint (72% Smaller than Standard SO–8); Low Profile (1 mm Thick)
- This is a Pb–Free Device

# **ABSOLUTE MAXIMUM RATINGS** (T<sub>A</sub> = 25°C, unless otherwise noted)

| Symbol                            | Parameter                               | Value      | Unit |
|-----------------------------------|-----------------------------------------|------------|------|
| $V_{DSS}$                         | Drain-Source Voltage                    | -30        | V    |
| V <sub>GSS</sub>                  | Gate-Source Voltage - Continuous        | ±20        | V    |
| I <sub>D</sub>                    | Drain Current - Continuous (Note 1a)    | -4         | Α    |
|                                   | – Pulsed                                | -20        |      |
| P <sub>D</sub>                    | Maximum Power Dissipation (Note 1a)     | 1.6        | W    |
|                                   | (Note 1b)                               | 0.8        |      |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Temperature Range | –55 to 150 | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

# THERMAL CHARACTERISTICS (T<sub>A</sub> = 25°C, unless otherwise noted)

| Symbol          | Parameter                                            | Max | Unit |
|-----------------|------------------------------------------------------|-----|------|
| $R_{\theta JA}$ | Thermal Resistance,<br>Junction-to-Ambient (Note 1a) | 78  | °C/W |
| $R_{\theta JA}$ | Thermal Resistance,<br>Junction–to–Case (Note 1)     | 30  | °C/W |

- 1.  $R_{\theta JA}$  is the sum of the junction–to–case and case–to–ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins.  $R_{\theta JC}$  is guaranteed by design while  $R_{\theta CA}$  is determined by the user's board design.
  - a. 78°C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz Cu on FR-4 board.
  - b. 156°C/W when mounted on a minimum pad of 2 oz Cu on FR-4 board.

| V <sub>DSS</sub> | R <sub>DS(ON)</sub> MAX | I <sub>D</sub> MAX |
|------------------|-------------------------|--------------------|
| -30 V            | 0.05 Ω @ –10 V          | –4 A               |
|                  | 0.075 Ω @ -4.5 V        |                    |



TSOT23 6-Lead (SUPERSOT-6) CASE 419BL

#### **MARKING DIAGRAM**



658 = Specific Device Code M = Date Code

### **PIN ASSIGNMENT**



#### **ORDERING INFORMATION**

| Device  | Package               | Shipping <sup>†</sup> |
|---------|-----------------------|-----------------------|
| FDC658P | TSOT23-6<br>(Pb-Free) | 3000 / Tape & Reel    |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

# FDC658P

# **ELECTRICAL CHARACTERISTICS** ( $T_A = 25^{\circ}C$ unless otherwise noted)

| Symbol                         | Parameter                                | Conditions                                                                 | Min      | Тур      | Max      | Unit     |
|--------------------------------|------------------------------------------|----------------------------------------------------------------------------|----------|----------|----------|----------|
| OFF CHARAC                     | TERISTICS                                |                                                                            | <u>-</u> | -        | <u>-</u> | <u>-</u> |
| BV <sub>DSS</sub>              | Drain-Source Breakdown Voltage           | $V_{GS} = 0 \text{ V}, I_D = -250 \mu\text{A}$                             | -30      | _        | _        | V        |
| $\Delta BV_{DSS}/\Delta T_{J}$ | Breakdown Voltage Temp. Coefficient      | I <sub>D</sub> = -250 μA, Referenced to 25°C                               | -        | -22      | _        | mV/°C    |
| I <sub>DSS</sub>               | Zero Gate Voltage Drain Current          | $V_{DS} = -24 \text{ V}, V_{GS} = 0 \text{ V}$                             | -        | _        | -1       | μΑ       |
|                                |                                          | $V_{DS} = -24 \text{ V}, V_{GS} = 0 \text{ V}, T_{J} = 55^{\circ}\text{C}$ | -        | <u> </u> | -10      | μΑ       |
| I <sub>GSSF</sub>              | Gate – Body Leakage, Forward             | V <sub>GS</sub> = 20 V, V <sub>DS</sub> = 0 V                              | -        | _        | 100      | nA       |
| I <sub>GSSR</sub>              | Gate – Body Leakage, Reverse             | $V_{GS} = -20 \text{ V}, V_{DS} = 0 \text{ V}$                             | -        | _        | -100     | nA       |
| ON CHARACT                     | FERISTICS (Note 2)                       |                                                                            |          |          |          |          |
| V <sub>GS(th)</sub>            | Gate Threshold Voltage                   | $V_{DS} = V_{GS}, I_{D} = -250 \mu A$                                      | -1       | -1.7     | -3       | V        |
| $\Delta V_{GS(th)}/\Delta T_J$ | Gate Threshold Voltage Temp. Coefficient | $I_D = -250 \mu A$ , Referenced to 25°C                                    | -        | 4.1      | _        | mV/°C    |
| R <sub>DS(ON)</sub>            | Static Drain-Source On-Resistance        | $V_{GS} = -10 \text{ V}, I_D = -4.0 \text{ A}$                             | -        | 0.041    | 0.05     | Ω        |
|                                |                                          | $V_{GS} = -10 \text{ V}, I_D = -4.0 \text{ A}, T_J = 125^{\circ}\text{C}$  | -        | 0.058    | 0.08     | 1        |
|                                |                                          | $V_{GS} = -4.5 \text{ V}, I_D = -3.4 \text{ A}$                            | -        | 0.06     | 0.075    |          |
| I <sub>D(on)</sub>             | On-State Drain Current                   | $V_{GS} = -10 \text{ V}, V_{DS} = -5 \text{ V}$                            | -20      | _        | _        | Α        |
| 9FS                            | Forward Transconductance                 | $V_{DS} = -5 \text{ V}, I_D = -4 \text{ A}$                                | _        | 9        | _        | S        |
| DYNAMIC CH                     | ARACTERISTICS                            |                                                                            |          |          |          |          |
| C <sub>iss</sub>               | Input Capacitance                        | $V_{DS} = -15 \text{ V}, V_{GS} = 0 \text{ V}, f = 1.0 \text{ MHz}$        | _        | 750      | _        | pF       |
| C <sub>oss</sub>               | Output Capacitance                       |                                                                            | _        | 220      | _        | pF       |
| C <sub>rss</sub>               | Reverse Transfer Capacitance             |                                                                            | _        | 100      | _        | pF       |
| SWITCHING C                    | CHARACTERISTICS (Note 2)                 |                                                                            |          |          |          |          |
| t <sub>D(on)</sub>             | Turn – On Delay Time                     | $V_{DD} = -15 \text{ V}, I_D = -1 \text{ A}, V_{GS} = -10 \text{ V},$      | _        | 12       | 22       | ns       |
| t <sub>r</sub>                 | Turn – On Rise Time                      | $R_{GEN} = 6 \Omega$                                                       | -        | 14       | 25       | ns       |
| t <sub>D(off)</sub>            | Turn – Off Delay Time                    |                                                                            | -        | 24       | 38       | ns       |
| t <sub>f</sub>                 | Turn – Off Fall Time                     |                                                                            | _        | 16       | 27       | ns       |
| $Q_g$                          | Total Gate Charge                        | $V_{DS} = -15 \text{ V}, I_D = -4.0 \text{ A}, V_{GS} = -5 \text{ V}$      | -        | 8        | 12       | nC       |
| Q <sub>gs</sub>                | Gate-Source Charge                       |                                                                            | _        | 1.8      | -        | nC       |
| Q <sub>gd</sub>                | Gate-Drain Charge                        |                                                                            | _        | 3        | _        | nC       |
| DRAIN-SOUR                     | CE DIODE CHARACTERISTICS                 |                                                                            |          |          |          |          |
| I <sub>S</sub>                 | Continuous Source Diode Current          |                                                                            | _        | _        | -1.3     | Α        |
| $V_{SD}$                       | Drain-Source Diode Forward Voltage       | V <sub>GS</sub> = 0 V, I <sub>S</sub> = -1.3 A (Note 2)                    | _        | -0.76    | -1.2     | V        |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

2. Pulse Test: Pulse Width  $\leq$  300 µs, Duty Cycle  $\leq$  2.0%.

# FDC658P

# TYPICAL ELECTRICAL CHARACTERISTICS



Figure 1. On-Region Characteristics



Figure 3. On–Resistance Variation with Temperature



Figure 5. Transfer Characteristics



Figure 2. On–Resistance Variation with Drain Current and Gate Voltage



Figure 4. On–Resistance Variation with Gate–to–Source Voltage



Figure 6. Diode Forward Voltage Variation with Source Current and Temperature

### FDC658P

# TYPICAL ELECTRICAL CHARACTERISTICS (continued)



Figure 7. Gate Charge Characteristics



Figure 8. Capacitance Characteristics



Figure 9. Maximum Safe Operating Area



Figure 10. Single Pulse Maximum Power Dissipation



Figure 11. Transient Thermal Response Curve

Thermal characterization performed using the conditions described in Note 1b. Transient thermal response will change depending on the circuit board design.

POWERTRENCH is registered trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SUPERSOT is trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries.



# TSOT23 6-Lead CASE 419BL **ISSUE A**

**DATE 31 AUG 2020** 









## SIDE VIEW

03/1414

|             | SYI |                |                  |       |
|-------------|-----|----------------|------------------|-------|
|             | q   | 2              |                  |       |
| 0.95        |     |                | 0.9              | 5     |
| .00 MIN 00. |     |                |                  | Ī     |
| İ           |     |                | 2.               | 30    |
|             |     |                |                  |       |
|             |     | ļ <del>-</del> | <del>-</del> 0.7 | 0 MIN |

1.

# LAND PATTERN RECOMMENDATION

\*FOR ADDITIONAL INFORMATION ON OUR PB-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ON SEMICONDUCTOR SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D.

NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009.
- CONTROLLING DIMENSION: MILLIMETERS
   DIMENSIONS D AND E1 DO NOT INCLUDE MOLD FLASH,
   PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.25MM PER END. DIMENSIONS D AND E1 ARE DETERMINED AT DATUM H.
- 4. SEATING PLANE IS DEFINED BY THE TERMINALS. "A1" IS DEFINED AS THE DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY.

| DIM                | l N      | ILLIMET | ERS  |  |
|--------------------|----------|---------|------|--|
| D <sub>1</sub> ,v, | MIN.     | NOM.    | MAX. |  |
| Α                  | 0.90     | 1.00    | 1.10 |  |
| A1                 | 0.00     | 0.05    | 0.10 |  |
| A2                 | 0.70     | 0.85    | 1.00 |  |
| А3                 | 0.25 BSC |         |      |  |
| b                  | 0.25     | 0.38    | 0.50 |  |
| С                  | 0.10     | 0.18    | 0.26 |  |
| D                  | 2.80     | 2.95    | 3.10 |  |
| d                  |          | 0.30 RE | =    |  |
| Е                  | 2.50     | 2.75    | 3.00 |  |
| E1                 | 1.30     | 1.50    | 1.70 |  |
| е                  | 0.95 BSC |         |      |  |
| e1                 | 1.90 BSC |         |      |  |
| L1                 | 0.60 REF |         |      |  |
| L2                 | 0.20     | 0.40    | 0.60 |  |
| θ                  | 0°       |         | 10°  |  |
|                    |          |         |      |  |

# **GENERIC MARKING DIAGRAM\***



XXX = Specific Device Code

= Date Code Μ

= Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON83292G   | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | TSOT23 6-Lead |                                                                                                                                                                                     | PAGE 1 OF 1 |  |

ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales