

UC1871 UC2871 UC3871

### Resonant Fluorescent Lamp Driver

#### **FEATURES**

- 1μA ICC when Disabled
- PWM Control for LCD Supply
- Zero Voltage Switched (ZVS) on Push-Pull Drivers
- Open Lamp Detect Circuitry
- 4.5V to 20V Operation
- Non-saturating Transformer Topology
- Smooth 100% Duty Cycle on Buck PWM and 0% to 95% on Flyback PWM

#### **DESCRIPTION**

The UC1871 Family of IC's is optimized for highly efficient fluorescent lamp control. An additional PWM controller is integrated on the IC for applications requiring an additional supply, as in LCD displays. When disabled the IC draws only  $1\mu A,$  providing a true disconnect feature, which is optimum for battery powered systems. The switching frequency of all outputs are synchronized to the resonant frequency of the external passive network, which provides Zero Voltage Switching on the Push-Pull drivers.

Soft-Start and open lamp detect circuitry have been incorporated to minimize component stress. An open lamp is detected on the completion of a soft-start cycle.

The Buck controller is optimized for smooth duty cycle control to 100%, while the flyback control ensures a maximum duty cycle of 95%.

Other features include a precision 1% reference, under voltage lockout, flyback current limit, and accurate minimum and maximum frequency control.

#### **BLOCK DIAGRAM**



# ABSOLUTE MAXIMUM RATINGS Analog Inputs -0.3 to +10V Vcc, Vc Voltage +20V Zero Detect Input Current +10mA High Impedance Source +10mA Zero Detect Low Impedance Source +20V Power Dissipation at TA = 25°C 1W

| DIL-18, SOIC-18 (To<br>J or N, DW Packag |   |                   |
|------------------------------------------|---|-------------------|
|                                          |   |                   |
| Enable 1                                 |   | 18 Vcc            |
| Flyback<br>ISENSE 2                      | - | 17 E/A 2 Comp     |
| D Out 3                                  |   | 16 E/A 2(-)       |
| C Out 4                                  |   | 15 E/A 2(+)       |
| Gnd 5                                    |   | 14 VREF           |
| B Out 6                                  |   | 13 Zero<br>Detect |
| A Out 7                                  |   | 12 CT             |
| Vc 8                                     |   | 11 E/A 1(-)       |
| E/A 1 Comp 9                             | 1 | 10 SS             |
|                                          |   |                   |

Note 1: Currents are positive into, negative out of the specified terminal.

Note 2: Consult Packaging Section of Databook for thermal limitations and considerations of package.

#### **CONNECTION DIAGRAMS**

| PLCC-20 (Top View) | PACKAGE PIN FU | INCTION |
|--------------------|----------------|---------|
| Q Package          | FUNCTION       | PIN     |
|                    | Gnd            | 1       |
|                    | B Out          | 2       |
|                    | A Out          | 3       |
|                    | Vc             | 4       |
| 3 2 1 20 19        | E/A 1 Comp     | 5       |
| 18                 | SS             | 6       |
|                    | E/A 1(-)       | 7       |
|                    | N/C            | 8       |
|                    | Ст             | 9       |
| <b> </b>           | Zero Detect    | 10      |
| 8 14               | N/C            | 11      |
| 9 10 11 12 13      | VREF           | 12      |
|                    | E/A 2(+)       | 13      |
|                    | E/A 2(-)       | 14      |
|                    | E/A 2 Comp     | 15      |
|                    | Vcc            | 16      |
|                    | Enable         | 17      |
|                    | Flyback Isense | 18      |
|                    | D Out          | 19      |
|                    | C Out          | 20      |

# **ELECTRICAL CHARACTERISTICS** Unless otherwise stated, these parameters apply for TA = -55°C to +125°C for the UC1871; -25°C to +85°C for the UC2871; 0°C to +70°C for the UC3871; Vcc = 5V, Vc = 15V, VENABLE = 5V, CT = 1nF, Zero Det = 1V.

| PARAMETER                | TEST CONDITIONS                | MIN   | TYP   | MAX    | UNITS |
|--------------------------|--------------------------------|-------|-------|--------|-------|
| Reference Section        |                                |       |       |        |       |
| Output Voltage           | TJ=25°C                        | 2.963 | 3.000 | 3.037  | V     |
|                          | Overtemp                       | 2.940 | 3.000 | 3.060  | V     |
| Line Regulation          | Vcc = 4.75V to 18V             |       |       | 10     | mV    |
| Load Regulation          | Io=0 to -5mA                   |       |       | 10     | mV    |
| Oscillator Section       |                                |       |       |        |       |
| Free Running Freq        | TJ=25°C                        | 57    | 68    | 78     | kHz   |
| Max Sync Frequency       | TJ=25°C                        | 160   | 200   | 240    | kHz   |
| Charge Current           | VCT = 1.5V                     | 180   | 200   | 220    | μΑ    |
| Voltage Stability        |                                |       |       | 2      | %     |
| Temperature Stability    |                                |       | 4     | 8      | %     |
| Zero Detect Threshold    |                                | 0.46  | 0.5   | 0.56   | V     |
| Error Amp 1 Section      |                                |       |       |        |       |
| Input Voltage            | Vo = 2V                        | 1.445 | 1.475 | 1.505  | V     |
| Input Bias Current       |                                |       | -0.4  | -2     | μΑ    |
| Open Loop Gain           | Vo = 0.5  to  3V               | 65    | 90    |        | dB    |
| Output High              | VEA(-) = 1.3V                  | 3.1   | 3.5   | 3.9    | V     |
| Output Low               | VEA(-) = 1.7V                  |       | 0.1   | 0.2    | V     |
| Output Source Current    | VEA(-) = 1.3V, Vo = 2V         | -350  | -500  |        | μΑ    |
| Output Sink Current      | VEA(-) = 1.7V, Vo = 2V         | 10    | 20    |        | mA    |
| Common Mode Range        |                                | 0     |       | VIN-1V | V     |
| Unity Gain Bandwidth     | T <sub>J</sub> = 25°C (Note 4) |       | 1     |        | MHz   |
| Maximum Source Impedance | Note 5                         |       |       | 100k   | Ω     |

# **ELECTRICAL CHARACTERISTICS (cont.)**

Unless otherwise stated, these parameters apply for TA = -55°C to +125°C for the UC1871; -25°C to +85°C for the UC2871; 0°C to +70°C for the UC3871; Vcc = 5V, Vc = 15V, VENABLE = 5V, CT = 1nF, Zero Det = 1V.

| PARAMETER                     | TEST CONDITIONS                          | MIN      | TYP   | MAX    | UNITS |
|-------------------------------|------------------------------------------|----------|-------|--------|-------|
| Open Lamp Detect Section      |                                          |          |       |        |       |
| Soft Start Threshold          | VEA(-) = 0V                              | 2.9      | 3.4   | 3.8    | V     |
| Error Amp Threshold           | Vss = 4.2V                               | 0.7      | 1.0   | 1.3    | V     |
| Soft Start Current            | Vss = 2V                                 | 10       | 20    | 40     | μΑ    |
| Error Amp 2 Section           |                                          | •        |       |        |       |
| Input Offset Voltage          | Vo = 2V                                  |          | 0     | 10     | mV    |
| Input Bias Current            |                                          |          | -0.2  | -1     | μΑ    |
| Input Offset Current          |                                          |          |       | 0.5    | μΑ    |
| Open Loop Gain                | Vo = 0.5 to 3V                           | 65       | 90    |        | dB    |
| Output High                   | VID = 100mV, VO = 2V                     | 3.6      | 4     | 4.4    | V     |
| Output Low                    | VID = -100mv, Vo = 2V                    |          | 0.1   | 0.2    | V     |
| Output Source Current         | VID = 100mV, Vo = 2V                     | -350     | -500  |        | μΑ    |
| Output Sink Current           | VID = -100mV, VO = 2V                    | 10       | 20    |        | mA    |
| Common Mode Range             |                                          | 0        |       | VIN-2V | V     |
| Unity Gain Bandwidth          | T <sub>J</sub> = 25°C (Note 4)           |          | 1     |        | MHz   |
| Isense Section                |                                          | <u> </u> |       |        |       |
| Threshold                     |                                          | 0.475    | 0.525 | 0.575  | V     |
| Output Section                |                                          | •        |       | 1      |       |
| Output Low Level              | IOUT = 0, Outputs A and B                |          | 0.05  | 0.2    | V     |
| ·                             | IOUT = 10mA                              |          | 0.1   | 0.4    | V     |
|                               | IOUT = 100mA                             |          | 1.5   | 2.2    | V     |
| Output High Level             | IOUT = 0, Outputs C and D                | 14.7     | 14.9  |        | V     |
|                               | IOUT = -10mA                             | 13.5     | 14.3  |        | V     |
|                               | IOUT = -100mA                            | 12.5     | 13.5  |        | V     |
| Rise Time                     | T <sub>J</sub> = 25°C, Cl = 1nF(Note 4)  |          | 30    | 80     | ns    |
| Fall Time                     | $T_J = 25^{\circ}C$ , $Cl = 1nF(Note 4)$ |          | 30    | 80     | ns    |
| Output Dynamics               |                                          | •        |       | 1      |       |
| Out A and B Duty Cycle        |                                          | 48       | 49.9  | 50     | %     |
| Out C Max Duty Cycle          | VEA1(-) = 1V                             | 100      |       |        | %     |
| Out C Min Duty Cycle          | VEA1(-) = 2V                             |          |       | 0      | %     |
| Out D Max Duty Cycle          | VEA2(+)- VEA2(-) = 100mV                 |          | 92    | 96     | %     |
| Out D Min Duty Cycle          | VEA2(+)- VEA2(-) = -100mV                |          |       | 0      | %     |
| Under Voltage Lockout Section |                                          | •        |       |        |       |
| Start-Up Threshold            |                                          | 3.7      | 4.2   | 4.5    | V     |
| Hysterisis                    |                                          | 120      | 200   | 280    | mV    |
| Enable Section                |                                          | •        |       |        |       |
| Input High Threshold          |                                          | 2        |       |        | V     |
| Input low Threshold           |                                          |          |       | 0.8    | V     |
| Input Current                 | VENABLE = 5V                             |          | 150   | 400    | μΑ    |
| Supply Current Section        |                                          |          |       | •      |       |
| VCC Supply Current            | Vcc = 20V                                |          | 8     | 14     | mA    |
| VC Supply Current             | Vc=20V                                   |          | 7     | 12     | mA    |
| ICC Disabled                  | VCC = 20V, VENABLE = 0V                  |          | 1     | 10     | μΑ    |

Note 3: Unless otherwise specified, all voltages are with respect to ground.

Currents are positive into, and negative out of the specified terminal.

Note 4: Guaranteed by design but not 100% tested in production.

Note 5: Impedance below specified maximum guarantees proper operation of the Open Lamp Detect.

#### TYPICAL APPLICATION



Figure 1

#### APPLICATION INFORMATION

Figure 1 shows a complete application circuit using the UC3871 Resonant Fluorescent lamp and LCD driver. The IC provides all drive, control and housekeeping functions to implement CCFL and LCD converters. The buck output voltage (transformer center-tap) provides the zero crossing and synchronization signal. The LCD supply modulator is also synchronized to the resonant tank.

The buck modulator drives a P-channel MOSFET directly, and operates over a 0-100% duty-cycle range. The modulation range includes 100%, allowing operation with minimal headroom. The LCD supply modulator also directly drives a P-channel MOSFET, but it's duty-cycle is limited to 95% to prevent flyback supply foldback.

The oscillator and synchronization circuitry are shown in Figure 2. The oscillator is designed to synchronize over a 3:1 frequency range. In an actual application however, the frequency range is only about 1.5:1. A zero detect

comparator senses the primary center-tap voltage, generating a synchronization pulse when the resonant waveform falls to zero. The actual threshold is 0.5 volts, providing a small amount of anticipation to offset propagation delay.

The synchronization pulse width is the time that the 4mA current sink takes to discharge the timing capacitor to 0.1 volts. This pulse width sets the LCD supply modulator minimum off time, and also limits the minimum linear control range of the buck modulator. The 200µA current source charges the capacitor to a maximum of 3 volts. A comparator blanks the zero detect signal until the capacitor voltage exceeds 1 volt, preventing multiple synchronization pulse generation and setting the maximum frequency. If the capacitor voltage reaches 3 volts (a zero detection has not occurred) an internal clock pulse is generated to limit the minimum frequency.

#### **APPLICATION INFORMATION (cont.)**



Figure 2

A unique protection feature incorporated in the UC3871 is the Open Lamp Detect circuit. An open lamp interrupts the current feedback loop and causes very high secondary voltage. Operation in this mode will usually breakdown the transformer's insulation, causing permanent damage to the converter. The open lamp detect circuit, shown in Figure 3 senses the lamp current feedback signal at the error amplifiers input, and shuts down the outputs if insufficient signal is present. Soft-start circuitry limits initial turn-on currents and blanks the open lamp detect signal.

Other features are included to minimize external circuitry

requirements. A logic level enable pin shuts down the IC, allowing direct connection to the battery. During shutdown, the IC typically draws less than  $1\mu A.$  The UC3871, operating from 4.5V to 20V, is compatible with almost all battery voltages used in portable computers. Under-voltage lockout circuitry disables operation until sufficient supply voltage is available, and a 1% voltage reference insures accurate operation. Both inputs to the LCD supply error amplifier are uncommitted, allowing positive or negative supply loop closure without additional circuitry. The LCD supply modulator also incorporates cycle-bycycle current limiting for added protection.



Figure 3





3-Jul-2019

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | _       | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| UC2871DW         | NRND   | SOIC         | DW      | 18   | 40      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | UC2871DW       |         |
| UC3871DW         | NRND   | SOIC         | DW      | 18   | 40      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | 0 to 70      | UC3871DW       |         |
| UC3871DWTR       | NRND   | SOIC         | DW      | 18   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | 0 to 70      | UC3871DW       |         |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



#### **PACKAGE OPTION ADDENDUM**

3-Jul-2019

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### PACKAGE MATERIALS INFORMATION

www.ti.com 3-Aug-2017

#### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UC3871DWTR | SOIC            | DW                 | 18 | 2000 | 330.0                    | 24.4                     | 10.9       | 12.0       | 2.7        | 12.0       | 24.0      | Q1               |

www.ti.com 3-Aug-2017



#### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| UC3871DWTR | SOIC         | DW              | 18   | 2000 | 367.0       | 367.0      | 45.0        |  |

DW (R-PDSO-G18)

#### PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AB.



## DW (R-PDSO-G18)

#### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Refer to IPC7351 for alternate board design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated