

# Please note that Cypress is an Infineon Technologies Company.

The document following this cover page is marked as "Cypress" document as this is the company that originally developed the product. Please note that Infineon will continue to offer the product to new and existing customers as part of the Infineon product portfolio.

# **Continuity of document content**

The fact that Infineon offers the following product as part of the Infineon product portfolio does not lead to any changes to this document. Future revisions will occur when appropriate, and any changes will be set out on the document history page.

# **Continuity of ordering part numbers**

Infineon continues to support existing part numbers. Please continue to use the ordering part numbers listed in the datasheet for ordering.

www.infineon.com





# 4-Mbit (256K words × 16-bit) Static RAM with Error-Correcting Code (ECC)

### **Features**

- AEC-Q100 qualified
- High speed□ t<sub>AA</sub> = 10 ns
- Temperature range
  - □ Automotive-E: -40 °C to 125 °C
  - □ Automotive-A: -40 °C to 85 °C
- Embedded ECC for single-bit error correction<sup>[1, 2]</sup>
- Low active and standby currents
  - □ Active current I<sub>CC</sub> = 40 mA typical
  - ☐ Standby current I<sub>SB2</sub> = 6 mA typical
- Operating voltage range: 2.2 V to 3.6 V
- 1.0 V data retention
- TTL- compatible inputs and outputs
- Pb-free 48-ball VFBGA and 44-pin TSOP II packages

### **Functional Description**

CY7C1041G is a high-performance CMOS fast static RAM automotive part with embedded ECC. This device has a single Chip Enable (CE) input and is accessed by asserting it LOW.

Data writes are performed by asserting the Write Enable ( $\overline{\text{WE}}$ ) input LOW, while providing the data on I/O<sub>0</sub> through I/O<sub>15</sub> and the address on A<sub>0</sub> through A<sub>17</sub> pins. The Byte High Enable (BHE) and Byte Low Enable (BLE) inputs control write operations to the upper and lower bytes of the specified memory location. BHE controls I/O<sub>8</sub> through I/O<sub>15</sub> and BLE controls I/O<sub>0</sub> through I/O<sub>7</sub>.

Data reads are performed by asserting the Output Enable  $(\overline{OE})$  input and providing the required address on the address lines. Read data is accessible on the I/O lines (I/O $_0$  through I/O $_1$ 5). Byte accesses <u>can</u> be <u>performed</u> by asserting the required byte enable signal (BHE or BLE) to read either the upper byte or the lower byte of data from the specified address location.

All I/Os (I/O $_0$  through  $\underline{I/O}_{15}$ ) are placed in a HI-Z state when the device is deselected ( $\overline{\text{CE}}_{LOW}$ ), or when the control signals are deasserted ( $\overline{\text{OE}}$ ,  $\overline{\text{BHE}}$ ). Refer to the following logic block diagram.

# Logic Block Diagram - CY7C1041G



### Note

- 1. This device does not support automatic write-back on error detection.
- 2. SER FIT Rate <0.1 FIT/Mb. Refer AN88889 for details.

# **CY7C1041G Automotive**



### **Contents**

| Pin Configurations             | 3 |
|--------------------------------|---|
| Product Portfolio              |   |
| Maximum Ratings                |   |
| Operating Range                |   |
| DC Electrical Characteristics  |   |
| Capacitance                    | 5 |
| Thermal Resistance             | 5 |
| AC Test Loads and Waveforms    | 5 |
| Data Retention Characteristics |   |
| Data Retention Waveform        |   |
| AC Switching Characteristics   |   |
| Switching Waveforms            |   |
| Truth Table                    |   |

| Ordering information                    |    |
|-----------------------------------------|----|
| Ordering Code Definitions               | 12 |
| Package Diagrams                        | 13 |
| Acronyms                                | 14 |
| Document Conventions                    | 14 |
| Units of Measure                        | 14 |
| Document History Page                   | 15 |
| Sales, Solutions, and Legal Information | 16 |
| Worldwide Sales and Design Support      | 16 |
| Products                                | 16 |
| PSoC® Solutions                         | 16 |
| Cypress Developer Community             | 16 |
| Technical Support                       |    |



# **Pin Configurations**

Figure 1. 48-ball VFBGA Pinout [3]



Figure 2. 44-pin TSOP II Pinout [3]



### **Product Portfolio**

|           |              |                           | _             | Power Dissipation         |                              |                    |                          |  |
|-----------|--------------|---------------------------|---------------|---------------------------|------------------------------|--------------------|--------------------------|--|
| Product   | Range        | V <sub>CC</sub> Range (V) | Speed<br>(ns) | Operating I <sub>CC</sub> | , (mA), f = f <sub>max</sub> | Standby,           | y, I <sub>SB2</sub> (mA) |  |
|           |              |                           | (,            | Typ <sup>[4]</sup>        | Max                          | Typ <sup>[4]</sup> | Max                      |  |
| CY7C1041G | Automotive-E | 2.2 V-3.6 V               | 10            | 40                        | 50                           | 6                  | 14                       |  |
|           | Automotive-A |                           |               | 38                        | 45                           | 6                  | 8                        |  |

- 3. NC pins are not connected internally to the die.
- 4. Typical values are included for reference only and are not guaranteed or tested.



### **Maximum Ratings**

| DC input voltage <sup>[5]</sup>                     | 0.3 V to V <sub>CC</sub> + 0.3 V |
|-----------------------------------------------------|----------------------------------|
| Current into outputs (in low state)                 | 20 mA                            |
| Static discharge voltage (MIL-STD-883, Method 3015) | >2001 V                          |
| Latch-up current                                    | > 140 mA                         |

### **Operating Range**

| Grade        | Ambient Temperature | V <sub>CC</sub> |
|--------------|---------------------|-----------------|
| Automotive-E | –40 °C to +125 °C   | 2.2 V to 3.6 V  |
| Automotive-A | –40 °C to +85 °C    | 2.2 V to 3.6 V  |

### **DC Electrical Characteristics**

Over the Operating Range

| Parameter        | Doo                                          | orintion                    | Test Conditions                                                                                                      |                            | 10 ns (Automotive-E) |     |                      | 10 ns (Automotive-A) |     |                      | Unit |
|------------------|----------------------------------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------|----------------------------|----------------------|-----|----------------------|----------------------|-----|----------------------|------|
| Parameter        | Des                                          | cription                    |                                                                                                                      |                            | Min                  | Тур | Max                  | Min                  | Тур | Max                  | Unit |
| V <sub>OH</sub>  | Output                                       | 2.2 V to 2.7 V              | V <sub>CC</sub> = Min, I <sub>C</sub>                                                                                | <sub>DH</sub> = -1.0 mA    | 2                    | _   | _                    | 2                    | _   | _                    | V    |
|                  | HIGH<br>voltage                              | 2.7 V to 3.0 V              | V <sub>CC</sub> = Min, I <sub>C</sub>                                                                                | <sub>DH</sub> = -4.0 mA    | 2.2                  | _   | _                    | 2.2                  | _   | _                    |      |
|                  | Voltage                                      | 3.0 V to 3.6 V              | V <sub>CC</sub> = Min, I <sub>C</sub>                                                                                | <sub>DH</sub> = -4.0 mA    | 2.4                  | _   | _                    | 2.4                  | _   | _                    |      |
| V <sub>OL</sub>  | Output                                       | 2.2 V to 2.7 V              | V <sub>CC</sub> = Min, I <sub>C</sub>                                                                                | <sub>DL</sub> = 2 mA       | _                    | _   | 0.4                  | _                    | _   | 0.4                  | V    |
|                  | LOW<br>voltage                               | 2.7 V to 3.6 V              | V <sub>CC</sub> = Min, I <sub>C</sub>                                                                                | <sub>DL</sub> = 8 mA       | _                    | _   | 0.4                  | _                    | _   | 0.4                  |      |
| V <sub>IH</sub>  |                                              | 2.2 V to 2.7 V              | _                                                                                                                    |                            | 2                    | -   | $V_{CC} + 0.3^{[5]}$ | 2                    | _   | $V_{CC} + 0.3^{[5]}$ | V    |
|                  | voltage                                      | 2.7 V to 3.6 V              | _                                                                                                                    |                            | 2                    | -   | $V_{CC} + 0.3^{[5]}$ | 2                    | _   | $V_{CC} + 0.3^{[5]}$ |      |
| V <sub>IL</sub>  | Input LOW                                    | 2.2 V to 2.7 V              | _                                                                                                                    |                            | $-0.3^{[5]}$         | -   | 0.6                  | $-0.3^{[5]}$         | _   | 0.6                  | V    |
|                  | voltage                                      | 2.7 V to 3.6 V              | -                                                                                                                    |                            | $-0.3^{[5]}$         | -   | 0.8                  | $-0.3^{[5]}$         | _   | 0.8                  |      |
| I <sub>IX</sub>  | Input leakag                                 | ge current                  | $GND \le V_{IN} \le V_{CC}$                                                                                          |                            | <b>-</b> 5           | -   | +5                   | -1                   | _   | +1                   | μΑ   |
| I <sub>OZ</sub>  | Output leak                                  | age current                 | GND ≤ V <sub>OUT</sub><br>Output disab                                                                               | ≤ V <sub>CC</sub> ,<br>led | <b>–</b> 5           | _   | +5                   | -1                   | -   | +1                   | μА   |
| Icc              | Operating s                                  | upply current               | V <sub>CC</sub> = 3.6 V,<br>I <sub>OUT</sub> = 0 mA,<br>CMOS<br>levels                                               | $f = f_{MAX} = 1/t_{RC}$   | -                    | 40  | 50                   | -                    | 38  | 45                   | mA   |
| I <sub>SB1</sub> | Automatic CE power down current – TTL inputs |                             | $V_{CC} = 3.6 \text{ V},$ $V_{IN} \ge V_{IH} \text{ or } V_{IN}$ $f = f_{MAX}$                                       |                            | _                    | -   | 24                   | _                    | -   | 15                   | mA   |
| I <sub>SB2</sub> | Automatic C<br>current – Cl                  | CE power down<br>MOS inputs | $V_{CC} = 3.6 \text{ V},$ $\overline{CE} \ge V_{CC} - 6$ $V_{IN} \ge V_{CC} - 6$ $V_{IN} \le 0.2 \text{ V},$ $f = 0$ |                            | -                    | 6   | 14                   | _                    | 6   | 8                    | mA   |

### Note

Document Number: 001-91255 Rev. \*J

<sup>5.</sup>  $V_{IL(min)} = -2.0 \text{ V}$  and  $V_{IH(max)} = V_{CC} + 2 \text{ V}$  for pulse durations of less than 20 ns.



# Capacitance

| Parameter <sup>[6]</sup> | Description       | Test Conditions                                                           | All Packages | Unit |
|--------------------------|-------------------|---------------------------------------------------------------------------|--------------|------|
| C <sub>IN</sub>          | Input capacitance | $T_A = 25 ^{\circ}\text{C}$ , $f = 1 \text{MHz}$ , $V_{CC} = V_{CC(typ)}$ | 10           | pF   |
| C <sub>OUT</sub>         | I/O capacitance   |                                                                           | 10           | pF   |

### **Thermal Resistance**

| Parameter <sup>[6]</sup> | Description                              | Test Conditions                                                         | 48-ball VFBGA | 44-pin TSOPII | Unit |
|--------------------------|------------------------------------------|-------------------------------------------------------------------------|---------------|---------------|------|
| - 3/1                    |                                          | Still air, soldered on a 3 × 4.5 inch, four-layer printed circuit board | 30.68         | 66.82         | °C/W |
| - 30                     | Thermal resistance<br>(junction to case) |                                                                         | 14.83         | 15.97         | °C/W |

### **AC Test Loads and Waveforms**

Figure 3. AC Test Loads and Waveforms [7]



| Parameters        | 3.0 V | Unit |
|-------------------|-------|------|
| R1                | 317   | Ω    |
| R2                | 351   | Ω    |
| V <sub>TH</sub>   | 1.5   | V    |
| V <sub>HIGH</sub> | 3     | V    |

- 6. Tested initially and after any design or process change that may affect these parameters.
  7. Full-device AC operation assumes a 100 μs ramp time from 0 to V<sub>CC(min)</sub> and a 100 μs wait time after V<sub>CC</sub> stabilization.



# **Data Retention Characteristics**

Over the Operating Range

| Downwater                        | Description                          | Canditions                                                            | Autom | otive-E | Automotive-A |     | Unit |
|----------------------------------|--------------------------------------|-----------------------------------------------------------------------|-------|---------|--------------|-----|------|
| Parameter                        | Description                          | Conditions                                                            | Min   | Max     | Min          | Max | Unit |
| $V_{DR}$                         | V <sub>CC</sub> for data retention   | _                                                                     | 1     | -       | 1            | _   | V    |
| I <sub>CCDR</sub>                | Data retention current               | V <sub>CC</sub> = 1.2 V,                                              | _     | 14      | _            | 8   | mA   |
|                                  |                                      | $V_{CC} = 1.2 \text{ V},$ $\overline{CE} \ge V_{CC} - 0.2 \text{ V},$ |       |         |              |     |      |
|                                  |                                      | $V_{IN} \ge V_{CC} - 0.2 \text{ V or}$<br>$V_{IN} \le 0.2 \text{ V}$  |       |         |              |     |      |
| t <sub>CDR</sub> <sup>[8]</sup>  | Chip deselect to data retention time | -                                                                     | 0     | _       | 0            | _   | ns   |
| t <sub>R</sub> <sup>[8, 9]</sup> | Operation recovery time              | V <sub>CC</sub> ≥ 2.2 V                                               | 10    | -       | 10           | _   | ns   |

### **Data Retention Waveform**

Figure 4. Data Retention Waveform [9]



These parameters are guaranteed by design.
 Full-device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min.)</sub> ≥ 100 μs or stable at V<sub>CC(min.)</sub> ≥ 100 μs.



### **AC Switching Characteristics**

Over the Operating Range

| Parameter <sup>[10]</sup>  | December 1                                      | 10 ns (Automotive | 10 ns (Automotive-A/Automotive-E) |      |  |  |
|----------------------------|-------------------------------------------------|-------------------|-----------------------------------|------|--|--|
| Parameter                  | Description                                     | Min               | Max                               | Unit |  |  |
| Read Cycle                 |                                                 | •                 |                                   |      |  |  |
| t <sub>RC</sub>            | Read cycle time                                 | 10                | _                                 | ns   |  |  |
| t <sub>AA</sub>            | Address to data                                 | _                 | 10                                | ns   |  |  |
| t <sub>OHA</sub>           | Data                                            | 3                 | _                                 | ns   |  |  |
| t <sub>ACE</sub>           | CE LOW to data <sup>[11]</sup>                  | _                 | 10                                | ns   |  |  |
| t <sub>DOE</sub>           | OE LOW to data                                  | _                 | 4.5                               | ns   |  |  |
| t <sub>LZOE</sub>          | OE LOW to low impedance <sup>[12, 13]</sup>     | 0                 | <del>-</del>                      | ns   |  |  |
| t <sub>HZOE</sub>          | OE HIGH to HI-Z <sup>[12, 13]</sup>             | _                 | 5                                 | ns   |  |  |
| t <sub>LZCE</sub>          | CE LOW to low impedance <sup>[11, 12, 13]</sup> | 3                 | _                                 | ns   |  |  |
| t <sub>HZCE</sub>          | CE HIGH to HI-Z <sup>[11, 12, 13]</sup>         | _                 | 5                                 | ns   |  |  |
| t <sub>PU</sub>            | CE LOW to power up <sup>[11, 13]</sup>          | 0                 | _                                 | ns   |  |  |
| t <sub>PD</sub>            | CE HIGH to power down <sup>[11, 13]</sup>       | _                 | 10                                | ns   |  |  |
| t <sub>DBE</sub>           | Byte enable to data valid                       | _                 | 4.5                               | ns   |  |  |
| t <sub>LZBE</sub>          | Byte enable to low impedance <sup>[13]</sup>    | 0                 | _                                 | ns   |  |  |
| t <sub>HZBE</sub>          | Byte disable to HI-Z <sup>[13]</sup>            | _                 | 6                                 | ns   |  |  |
| Write Cycle <sup>[12</sup> | 4, 15]                                          | <u>.</u>          |                                   | •    |  |  |
| t <sub>WC</sub>            | Write cycle time                                | 10                | _                                 | ns   |  |  |
| t <sub>SCE</sub>           | CE LOW to write end <sup>[10]</sup>             | 7                 | _                                 | ns   |  |  |
| t <sub>AW</sub>            | Address setup to write end                      | 7                 | <del>-</del>                      | ns   |  |  |
| t <sub>HA</sub>            | Address hold from write end                     | 0                 | <del>-</del>                      | ns   |  |  |
| t <sub>SA</sub>            | Address setup to write start                    | 0                 | _                                 | ns   |  |  |
| t <sub>PWE</sub>           | WE pulse width                                  | 7                 | <del>-</del>                      | ns   |  |  |
| t <sub>SD</sub>            | Data setup to write end                         | 5                 | _                                 | ns   |  |  |
| t <sub>HD</sub>            | Data hold from write end                        | 0                 | _                                 | ns   |  |  |
| t <sub>LZWE</sub>          | WE HIGH to low impedance <sup>[12, 13]</sup>    | 3                 | _                                 | ns   |  |  |
| t <sub>HZWE</sub>          | WE LOW to HI-Z <sup>[12, 13]</sup>              | _                 | 5                                 | ns   |  |  |
| t <sub>BW</sub>            | Byte Enable to write end                        | 7                 | _                                 | ns   |  |  |

<sup>10.</sup> Test conditions assume a signal transition time (rise/fall) of 3 ns or less, timing reference levels of 1.5 V (for V<sub>CC</sub> ≥ 3 V) and V<sub>CC</sub>/2 (for V<sub>CC</sub> < 3 V), and input pulse levels of 0 to 3 V (for V<sub>CC</sub> ≥ 3 V) and 0 to V<sub>CC</sub> (for V<sub>CC</sub> < 3 V). Test conditions for the read cycle use output loading shown in part (a) of Figure 3 on page 5, unless specified otherwise.

11. For all dual chip enable devices, CE is the logical combination of CE<sub>1</sub> and CE<sub>2</sub>. When CE<sub>1</sub> is LOW and CE<sub>2</sub> is HIGH, CE is LOW; when CE<sub>1</sub> is HIGH or CE<sub>2</sub> is LOW, CE is HIGH.

<sup>12.</sup> t<sub>HZOE</sub>, t<sub>HZUE</sub>, t<sub>HZWE</sub>, t<sub>HZWE</sub>, t<sub>LZOE</sub>, t<sub>LZWE</sub>, and t<sub>LZBE</sub> are specified with a load capacitance of 5 pF as in (b) of Figure 3 on page 5. Transition is measured ±200 mV from steady state voltage.

<sup>13.</sup> These parameters are guaranteed by design and are not tested.

<sup>14.</sup> The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>,  $\overline{\text{CE}} = \text{V}_{\text{IL}}$  and  $\overline{\text{BHE}}$  or  $\overline{\text{BLE}} = \text{V}_{\text{IL}}$ . These signals must be LOW to initiate a write, and the HIGH transition of any of these signals can terminate the operation. The input data setup and hold timing should be referenced to the edge of the signal that terminates

<sup>15.</sup> The minimum write cycle pulse width for Write Cycle No. 2 (WE Controlled,  $\overline{\text{OE}}$  LOW) should be equal to sum of  $t_{\text{ND}}$  and  $t_{\text{HZWE}}$ .



# **Switching Waveforms**

Figure 5. Read Cycle No. 1 of CY7C1041G (Address Transition Controlled) [16, 17]



Figure 6. Read Cycle No. 2 (OE Controlled) [17]



<sup>16.</sup> The device is continuously selected,  $\overline{OE} = V_{|L}$ ,  $\overline{CE} = V_{|L}$ ,  $\overline{BHE}$  or  $\overline{BLE}$  or both =  $V_{|L}$ . 17.  $\overline{WE}$  is HIGH for read cycle.



### Switching Waveforms (continued)

Figure 7. Write Cycle No. 1 (CE Controlled) [18, 19, 20]



Figure 8. Write Cycle No. 2 (WE Controlled, OE LOW) [18, 19, 20, 21]



- 18. Address valid prior to or coincident with CE LOW transition.

  19. The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, CE = V<sub>IL</sub> and BHE or BLE = V<sub>IL</sub>. These signals must be LOW to initiate a write, and the HIGH transition of any of these signals can terminate the operation. The input data setup and hold timing should be referenced to the edge of the signal that terminates
- 20. Data I/O is in HI-Z state if  $\overline{CE} = V_{IH}$ , or  $\overline{OE} = V_{IH}$  or  $\overline{BHE}$ , and/or  $\overline{BLE} = V_{IH}$ .
- 21. The minimum write cycle pulse width should be equal to sum of t<sub>SD</sub> and t<sub>HZWE</sub>.



### Switching Waveforms (continued)

 $t_{\text{WC}}$ **ADDRESS** ĊĒ BHE/ BLE t<sub>HZWE</sub>  $t_{HD}$ DATA<sub>IN</sub> VALID

Figure 9. Write Cycle No. 3 (BLE or BHE Controlled) [22, 23]

Figure 10. Write Cycle No. 4 ( $\overline{\text{WE}}$  Controlled) [22, 23, 24]



<sup>22.</sup> The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, \(\overline{CE} = V\_{IL}\) and \(\overline{BHE}\) or \(\overline{BLE} = V\_{IL}\). These signals must be LOW to initiate a write, and the HIGH transition of any of these signals can terminate the operation. The input data setup and hold timing should be referenced to the edge of the signal that terminates the write.

<sup>23.</sup> Data I/O is in HI-Z state if  $\overline{CE} = V_{IH}$ , or  $\overline{OE} = V_{IH}$  or  $\overline{BHE}$ , and/or  $\overline{BLE} = V_{IH}$ . 24. Data I/O is high impedance if  $\overline{OE} = V_{IH}$ .

<sup>25.</sup> During this period the I/Os are in output state. Do not apply input signals.



# **Truth Table**

| CE | OE | WE | BLE | BHE | I/O <sub>0</sub> –I/O <sub>7</sub> | I/O <sub>8</sub> -I/O <sub>15</sub> | Mode                       | Power                      |
|----|----|----|-----|-----|------------------------------------|-------------------------------------|----------------------------|----------------------------|
| Н  | Х  | Х  | Х   | Х   | HI-Z                               | HI-Z                                | Power down                 | Standby (I <sub>SB</sub> ) |
| L  | L  | Н  | L   | L   | Data out                           | Data out                            | Read all bits              | Active (I <sub>CC</sub> )  |
| L  | L  | Н  | L   | Н   | Data out                           | HI-Z                                | Read lower bits only       | Active (I <sub>CC</sub> )  |
| L  | L  | Н  | Н   | L   | HI-Z                               | Data out                            | Read upper bits only       | Active (I <sub>CC</sub> )  |
| L  | Х  | L  | L   | L   | Data in                            | Data in                             | Write all bits             | Active (I <sub>CC</sub> )  |
| L  | Х  | L  | L   | Н   | Data in                            | HI-Z                                | Write lower bits only      | Active (I <sub>CC</sub> )  |
| L  | Х  | L  | Н   | L   | HI-Z                               | Data in                             | Write upper bits only      | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | Х   | Х   | HI-Z                               | HI-Z                                | Selected, outputs disabled | Active (I <sub>CC</sub> )  |



# **Ordering Information**

| Speed (ns) | Voltage Range | Ordering Code        | Package<br>Diagram | Package Type<br>(all Pb-free) | Operating<br>Range |
|------------|---------------|----------------------|--------------------|-------------------------------|--------------------|
| 10         | 2.2 V-3.6 V   | CY7C1041G30-10BAJXE  | 001-85259          | 48-ball VFBGA                 | Automotive-E       |
|            |               | CY7C1041G30-10BAJXET | 001-85259          | 48-ball VFBGA, Tape and Reel  |                    |
|            |               | CY7C1041G30-10ZSXE   | 51-85087           | 44-pin TSOP II                |                    |
|            |               | CY7C1041G30-10ZSXET  | 51-85087           | 44-pin TSOP II, Tape and Reel |                    |
|            |               | CY7C1041G30-10ZSXA   | 51-85087           | 44-pin TSOP II                | Automotive-A       |
|            |               | CY7C1041G30-10ZSXAT  | 51-85087           | 44-pin TSOP II, Tape and Reel |                    |

### **Ordering Code Definitions**





### **Package Diagrams**

Figure 11. 48-ball VFBGA (6 × 8 × 1.2 mm) BA48M/BK48M (0.35 mm Ball Diameter) Package Outline, 001-85259



Figure 12. 44-pin TSOP Z44-II Package Outline, 51-85087





# **Acronyms**

Table 1. Acronyms Used in this Document

| Acronym | Description                             |  |  |  |
|---------|-----------------------------------------|--|--|--|
| BHE     | Byte High Enable                        |  |  |  |
| BLE     | Byte Low Enable                         |  |  |  |
| CE      | Chip Enable                             |  |  |  |
| CMOS    | Complementary Metal Oxide Semiconductor |  |  |  |
| I/O     | Input/Output                            |  |  |  |
| OE      | Output Enable                           |  |  |  |
| SRAM    | Static Random Access Memory             |  |  |  |
| TSOP    | Thin Small Outline Package              |  |  |  |
| TTL     | Transistor-Transistor Logic             |  |  |  |
| VFBGA   | Very Fine-Pitch Ball Grid Array         |  |  |  |
| WE      | Write Enable                            |  |  |  |

## **Document Conventions**

### **Units of Measure**

Table 2. Units of Measure

| Symbol | Unit of Measure |  |  |  |
|--------|-----------------|--|--|--|
| °C     | degree Celsius  |  |  |  |
| MHz    | megahertz       |  |  |  |
| μΑ     | microampere     |  |  |  |
| μS     | microsecond     |  |  |  |
| mA     | milliampere     |  |  |  |
| mm     | millimeter      |  |  |  |
| ns     | nanosecond      |  |  |  |
| Ω      | ohm             |  |  |  |
| %      | percent         |  |  |  |
| pF     | picofarad       |  |  |  |
| V      | volt            |  |  |  |
| W      | watt            |  |  |  |



# **Document History Page**

| Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                         |
|------|---------|--------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| *F   | 4996293 | NILE               | 10/30/2015         | Changed status from Preliminary to Final.                                                                                                                                                                                                                                                                                                                                                                     |
| *G   | 5026902 | NILE               | 11/25/2015         | Added Automotive-A Temperature Range related information in all instances across the document. Updated Ordering Information: Updated part numbers.                                                                                                                                                                                                                                                            |
| *H   | 5427560 | NILE               | 09/07/2016         | Updated Maximum Ratings: Updated Note 5 (Replaced "2 ns" with "20 ns"). Updated DC Electrical Characteristics: Removed details of V <sub>OH</sub> parameter corresponding to Test Condition "2.7 V to 3.6 V". Added details of V <sub>OH</sub> parameter corresponding to Test Conditions "2.7 V to 3.0 V" and "3.0 V to 3.6 V". Updated Ordering Information: Updated part numbers. Updated to new template. |
| *    | 5787756 | NILE               | 06/27/2017         | Updated to new template. Completing Sunset Review.                                                                                                                                                                                                                                                                                                                                                            |
| *J   | 6249178 | NILE               | 07/16/2018         | Updated Features: Added "AEC-Q100 qualified". Added Note 2 and referred the same note in "Embedded ECC for single-bit error correction". Updated to new template. Completing Sunset Review.                                                                                                                                                                                                                   |



### Sales, Solutions, and Legal Information

### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

### **Products**

Wireless Connectivity

Arm® Cortex® Microcontrollers

Automotive

Clocks & Buffers

Interface

Internet of Things

Memory

Cortex® Microcontrollers

cypress.com/automotive

cypress.com/clocks

cypress.com/interface

cypress.com/iot

cypress.com/memory

cypress.com/mcu

PSoC cypress.com/psoc
Power Management ICs cypress.com/pmic
Touch Sensing cypress.com/touch
USB Controllers cypress.com/usb

cypress.com/wireless

### PSoC® Solutions

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU

### **Cypress Developer Community**

Community | Projects | Video | Blogs | Training | Components

### **Technical Support**

cypress.com/support

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

Document Number: 001-91255 Rev. \*J Revised July 16, 2018 Page 16 of 16

<sup>©</sup> Cypress Semiconductor Corporation, 2014–2018. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing device can be absolutely secure. Therefore, despite security measures implemented to Cypress hardware or software products, Cypress does not assume any liability arising out of any security breach, such as unauthorized access to or use of a Cypress product. In addition, the products described in these materials may contain design defects or errors known as errata which may cause the product to deviate from published specifications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and yo