**Power LDMOS transistor** 

Rev. 3 — 12 July 2013

**Product data sheet** 

## 1. Product profile

#### 1.1 General description

250 W LDMOS power transistor for base station applications at frequencies from 2110 MHz to 2170 MHz.

#### Table 1. Typical performance

Typical RF performance at  $T_{case}$  = 25 °C in a common source class-AB production test circuit.

| Mode of operation | f            | I <sub>Dq</sub> | $V_{DS}$ | $P_{L(AV)}$ | Gp   | $\eta_D$ | ACPR                 |
|-------------------|--------------|-----------------|----------|-------------|------|----------|----------------------|
|                   | (MHz)        | (mA)            | (V)      | (W)         | (dB) | (%)      | (dBc)                |
| 2-carrier W-CDMA  | 2110 to 2170 | 1900            | 28       | 70          | 18.5 | 31       | -30 <mark>[1]</mark> |

Test signal: 3GPP; test model 1; 64 DPCH; PAR = 8.4 dB at 0.01 % probability on CCDF; carrier spacing 5 MHz.

#### 1.2 Features and benefits

- Excellent ruggedness
- High efficiency
- Low R<sub>th</sub> providing excellent thermal stability
- Designed for low memory effects providing excellent pre-distortability
- Internally matched for ease of use
- Integrated ESD protection
- Compliant to Directive 2002/95/EC, regarding Restriction of Hazardous Substances (RoHS)

### **1.3 Applications**

 RF power amplifiers for W-CDMA base stations and multi carrier applications in the 2110 MHz to 2170 MHz frequency range



**Power LDMOS transistor** 

## 2. Pinning information

| Pin                | Description                  |            | Simplified outline | Graphic symbol |
|--------------------|------------------------------|------------|--------------------|----------------|
| BLF7G2             | 2L-250P (SOT539A)            |            |                    |                |
| 1                  | drain1                       |            |                    |                |
| 2                  | drain2                       |            |                    |                |
| 3                  | gate1                        |            | 5                  | 3              |
| 4                  | gate2                        |            | 3 4                |                |
| 5                  | source                       | <u>[1]</u> |                    |                |
|                    |                              |            |                    |                |
|                    |                              |            |                    |                |
|                    |                              |            |                    | sym117         |
| BLF7G2             | 2LS-250P (SOT539B)           |            |                    | sym117         |
| <b>BLF7G2</b><br>1 | 2LS-250P (SOT539B)<br>drain1 |            |                    | sym117         |
|                    |                              |            |                    | sym117         |
| 1                  | drain1                       |            | 5                  |                |
| 1<br>2             | drain1<br>drain2             |            |                    | sym117         |

[1] Connected to flange.

## 3. Ordering information

| Table 3. Ordering information |        |                                                                       |         |  |  |  |
|-------------------------------|--------|-----------------------------------------------------------------------|---------|--|--|--|
| Type number                   | Packag | Package                                                               |         |  |  |  |
|                               | Name   | Description                                                           | Version |  |  |  |
| BLF7G22L-250P                 | -      | Flanged balanced LDMOST ceramic package;<br>2 mounting holes; 4 leads | SOT539A |  |  |  |
| BLF7G22LS-250P                | -      | Earless flanged LDMOST ceramic package; 4 leads                       | SOT539B |  |  |  |

# 4. Limiting values

#### Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter            | Conditions | Min  | Max  | Unit |
|------------------|----------------------|------------|------|------|------|
| V <sub>DS</sub>  | drain-source voltage |            | -    | 65   | V    |
| V <sub>GS</sub>  | gate-source voltage  |            | -0.5 | +13  | V    |
| I <sub>D</sub>   | drain current        |            | -    | 65   | А    |
| T <sub>stg</sub> | storage temperature  |            | -65  | +150 | °C   |
| Tj               | junction temperature |            | -    | 200  | °C   |

**Power LDMOS transistor** 

### 5. Thermal characteristics

| Table 5.             | Thermal characteristics                  |                                                                                                                      |      |      |
|----------------------|------------------------------------------|----------------------------------------------------------------------------------------------------------------------|------|------|
| Symbol               | Parameter                                | Conditions                                                                                                           | Тур  | Unit |
| R <sub>th(j-c)</sub> | thermal resistance from junction to case | $\begin{array}{l} T_{case} = 80 \ ^{\circ}C; \ P_{L} = 70 \ W; \\ V_{DS} = 28 \ V; \ I_{Dq} = 1900 \ mA \end{array}$ | 0.20 | K/W  |

## 6. Characteristics

#### Table 6. Characteristics

 $T_i = 25$  °C unless otherwise specified.

| $V_{(BR)DSS}$ drain-source breakdown voltage $V_{GS} = 0$ V; $I_D = 1.8$ mA65V $V_{GS(th)}$ gate-source threshold voltage $V_{DS} = 10$ V; $I_D = 180$ mA1.51.92.3V $I_{DSS}$ drain leakage current $V_{GS} = 0$ V; $V_{DS} = 28$ V2.8 $\mu$ $I_{DSX}$ drain cut-off current $V_{GS} = V_{GS(th)} + 3.75$ V;<br>$V_{DS} = 10$ V2834.2-A $I_{GSS}$ gate leakage current $V_{GS} = 11$ V; $V_{DS} = 0$ V280nu $g_{fs}$ forward transconductance $V_{DS} = 10$ V; $I_D = 9$ A-13.7-S | 1) = 20 0           |                                  |                                                 |     |       |     |      |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------------------|-------------------------------------------------|-----|-------|-----|------|
| $      \begin{array}{lllllllllllllllllllllllllllllll$                                                                                                                                                                                                                                                                                                                                                                                                                             | Symbol              | Parameter                        | Conditions                                      | Min | Тур   | Max | Unit |
| $      \begin{array}{lllllllllllllllllllllllllllllll$                                                                                                                                                                                                                                                                                                                                                                                                                             | $V_{(BR)DSS}$       | drain-source breakdown voltage   | $V_{GS}$ = 0 V; $I_D$ = 1.8 mA                  | 65  | -     | -   | V    |
| $      I_{DSX}  drain cut-off current \qquad V_{GS} = V_{GS(th)} + 3.75 \text{ V}; \qquad 28 \qquad 34.2  - \qquad A \\ V_{DS} = 10 \text{ V} \qquad $                                                                                                                                                                                                     | V <sub>GS(th)</sub> | gate-source threshold voltage    | $V_{DS} = 10 \text{ V}; I_{D} = 180 \text{ mA}$ | 1.5 | 1.9   | 2.3 | V    |
| $\label{eq:VDS} \begin{array}{c} V_{DS} = 10 \ V \\ \hline \\ I_{GSS} & \mbox{gate leakage current} & V_{GS} = 11 \ V; \ V_{DS} = 0 \ V & - & - & 280 \ n. \\ \hline \\ g_{fs} & \mbox{forward transconductance} & V_{DS} = 10 \ V; \ I_D = 9 \ A & - & 13.7 \ - & S \\ \hline \\ R_{DS(on)} & \mbox{drain-source on-state resistance} & V_{GS} = V_{GS(th)} + 3.75 \ V; & - & 0.081 \ - & \Omega \end{array}$                                                                    | I <sub>DSS</sub>    | drain leakage current            | $V_{GS} = 0 V; V_{DS} = 28 V$                   | -   | -     | 2.8 | μA   |
| $\begin{array}{c} g_{fs} & \text{forward transconductance} & V_{DS} = 10 \text{ V}; \text{ I}_{D} = 9 \text{ A} & - & 13.7 & - & S \\ \hline R_{DS(on)} & \text{drain-source on-state resistance} & V_{GS} = V_{GS(th)} + 3.75 \text{ V}; & - & 0.081 & - & \Omega \end{array}$                                                                                                                                                                                                   | I <sub>DSX</sub>    | drain cut-off current            | (- )                                            | 28  | 34.2  | -   | А    |
| $R_{DS(on)}$ drain-source on-state resistance $V_{GS} = V_{GS(th)} + 3.75 V$ ; - 0.081 - $\Omega$                                                                                                                                                                                                                                                                                                                                                                                 | I <sub>GSS</sub>    | gate leakage current             | $V_{GS} = 11 V; V_{DS} = 0 V$                   | -   | -     | 280 | nA   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | g <sub>fs</sub>     | forward transconductance         | $V_{DS} = 10 \text{ V}; I_D = 9 \text{ A}$      | -   | 13.7  | -   | S    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | R <sub>DS(on)</sub> | drain-source on-state resistance |                                                 | -   | 0.081 | -   | Ω    |

## 7. Test information

#### Table 7. Functional test information

Mode of operation: 2-carrier W-CDMA; PAR = 8.4 dB at 0.01 % probability on the CCDF; 3GPP test model 1; 1-64 DPCH;  $f_1 = 2112.5$  MHz;  $f_2 = 2117.5$  MHz;  $f_3 = 2162.5$  MHz;  $f_4 = 2167.5$  MHz; RF performance at  $V_{DS} = 28$  V;  $I_{Dq} = 1900$  mA;  $T_{case} = 25$  °C; unless otherwise specified; in a class-AB production test circuit.

| Symbol           | Parameter                    | Conditions                 | Min | Тур  | Max | Unit |
|------------------|------------------------------|----------------------------|-----|------|-----|------|
| $P_{L(AV)}$      | average output power         |                            | -   | 70   | -   | W    |
| Gp               | power gain                   | $P_{L(AV)} = 70 \text{ W}$ | 17  | 18.5 | -   | dB   |
| RL <sub>in</sub> | input return loss            | $P_{L(AV)} = 70 \text{ W}$ | -   | -15  | -5  | dB   |
| $\eta_D$         | drain efficiency             | $P_{L(AV)} = 70 \text{ W}$ | 27  | 31   | -   | %    |
| ACPR             | adjacent channel power ratio | $P_{L(AV)} = 70 \text{ W}$ | -   | -30  | -25 | dBc  |

### 7.1 Ruggedness in class-AB operation

The BLF7G22L-250P and BLF7G22LS-250P are capable of withstanding a load mismatch corresponding to VSWR = 10 : 1 through all phases under the following conditions:  $V_{DS}$  = 30 V;  $I_{Dq}$  = 1900 mA;  $P_L$  = 250 W (CW); f = 2110 MHz to 2170 MHz.

**Power LDMOS transistor** 

### 7.2 Impedance information

#### Table 8. Typical impedance

Measured load-pull data half device;  $I_{Dq} = 1900 \text{ mA}$ ;  $V_{DS} = 28 \text{ V}$ .

| f     | Z <sub>S</sub> [1] | ZL <sup>[1]</sup> |
|-------|--------------------|-------------------|
| (MHz) | (Ω)                | (Ω)               |
| 2050  | 1.50 – j5.20       | 3.03 – j2.92      |
| 2110  | 2.08 – j5.64       | 2.76 – j2.70      |
| 2140  | 2.16 – j5.89       | 2.31 – j2.74      |
| 2170  | 2.43 – j5.97       | 2.31 – j2.74      |
| 2230  | 3.94 – j7.60       | 2.10 – j2.96      |

[1]  $Z_S$  and  $Z_L$  defined in Figure 1.



**Power LDMOS transistor** 



#### 7.3 1 Tone CW

**Power LDMOS transistor** 



### 7.4 1-carrier W-CDMA

**Power LDMOS transistor** 



#### 7.5 2-carrier W-CDMA

**Power LDMOS transistor** 

### 7.6 Test circuit



# Table 9.List of componentsSee Figure 11 for component layout.

| Component          | Description                       | Value  | Remarks      |
|--------------------|-----------------------------------|--------|--------------|
| C2                 | multilayer ceramic chip capacitor | 8.2 pF | 11 ATC100A   |
| C1, C3, C4, C5, C6 | multilayer ceramic chip capacitor | 8.2 pF | 2 ATC100B    |
| C7, C8             | multilayer ceramic chip capacitor | 470 nF | 3 TDK        |
| C9, C12            | multilayer ceramic chip capacitor | 4.7 μF | 3 TDK        |
| C10                | multilayer ceramic chip capacitor | 10 μF  | 3 TDK        |
| C11                | electrolytic capacitor            | 470 μF |              |
| R1                 | chip resistor                     | 4.7 Ω  | Philips 0603 |
| R2, R4             | chip resistor                     | 10 Ω   | Philips 0603 |
| R3                 | chip resistor                     | 33 Ω   | Philips 0603 |

[1] American Technical Ceramics type 100A or capacitor of same quality.

[2] American Technical Ceramics type 100B or capacitor of same quality.

[3] TDK or capacitor of same quality.

**Power LDMOS transistor** 

## 8. Package outline



#### Fig 12. Package outline SOT539A

**Power LDMOS transistor** 



#### Fig 13. Package outline SOT539B

All information provided in this document is subject to legal disclaimers.

## 9. Handling information

#### CAUTION



This device is sensitive to ElectroStatic Discharge (ESD). Observe precautions for handling electrostatic sensitive devices.

Such precautions are described in the ANSI/ESD S20.20, IEC/ST 61340-5, JESD625-A or equivalent standards.

## **10. Abbreviations**

| Table 10. | Abbreviations                                           |
|-----------|---------------------------------------------------------|
| Acronym   | Description                                             |
| 3GPP      | Third Generation Partnership Project                    |
| CCDF      | Complementary Cumulative Distribution Function          |
| CW        | Continuous Wave                                         |
| DPCH      | Dedicated Physical CHannel                              |
| LDMOS     | Laterally Diffused Metal Oxide Semiconductor            |
| LDMOST    | Laterally Diffused Metal Oxide Semiconductor Transistor |
| PAR       | Peak-to-Average power Ratio                             |
| RF        | Radio Frequency                                         |
| VSWR      | Voltage Standing Wave Ratio                             |
| W-CDMA    | Wideband Code Division Multiple Access                  |

## 11. Revision history

### Table 11. Revision history

| Table II. Revision history  |                               |                                                               |                 |                                                        |
|-----------------------------|-------------------------------|---------------------------------------------------------------|-----------------|--------------------------------------------------------|
| Document ID                 | Release<br>date               | Data sheet status                                             | Change notice   | Supersedes                                             |
| BLF7G22L-250P_22LS-250P v.3 | 20130712                      | Product data sheet                                            | -               | BLF7G22L-250P_22LS-250P v.2                            |
| Modifications:              |                               | age outline <u>Figure 13</u><br>on disclaimer added to        | -               |                                                        |
| BLF7G22L-250P_22LS-250P v.2 | 20111028                      | Product data sheet                                            | -               | BLF7G22L-250P_22LS-250P v.1                            |
| Modifications:              | Table 1 o                     | is of this document has<br>n page 1: the term PD<br>n changed | •               | o Product data sheet<br>nanged to DPCH; several values |
|                             |                               | n page 3: the term PD<br>n changed                            | PCH has been ch | nanged to DPCH; several values                         |
|                             | <ul> <li>Section 7</li> </ul> | 2.2 on page 4: section                                        | has been added  |                                                        |
|                             | <ul> <li>Section 7</li> </ul> | .6 on page 8: section                                         | has been added  |                                                        |
|                             | <ul> <li>Section 9</li> </ul> | on page 11: section h                                         | as been added   |                                                        |
| BLF7G22L-250P_22LS-250P v.1 | 20100506                      | Objective data sheet                                          | -               | -                                                      |

## 12. Legal information

### 12.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 12.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### 12.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors products product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

#### Power LDMOS transistor

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Non-automotive qualified products** — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 12.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

## 13. Contact information

For more information, please visit: <a href="http://www.nxp.com">http://www.nxp.com</a>

For sales office addresses, please send an email to: salesaddresses@nxp.com

**Power LDMOS transistor** 

### 14. Contents

| 1    | Product profile 1                |
|------|----------------------------------|
| 1.1  | General description 1            |
| 1.2  | Features and benefits 1          |
| 1.3  | Applications 1                   |
| 2    | Pinning information 2            |
| 3    | Ordering information 2           |
| 4    | Limiting values 2                |
| 5    | Thermal characteristics 3        |
| 6    | Characteristics 3                |
| 7    | Test information 3               |
| 7.1  | Ruggedness in class-AB operation |
| 7.2  | Impedance information            |
| 7.3  | 1 Tone CW 5                      |
| 7.4  | 1-carrier W-CDMA 6               |
| 7.5  | 2-carrier W-CDMA 7               |
| 7.6  | Test circuit8                    |
| 8    | Package outline 9                |
| 9    | Handling information 11          |
| 10   | Abbreviations 11                 |
| 11   | Revision history 11              |
| 12   | Legal information 12             |
| 12.1 | Data sheet status 12             |
| 12.2 | Definitions 12                   |
| 12.3 | Disclaimers 12                   |
| 12.4 | Trademarks 13                    |
| 13   | Contact information 13           |
| 14   | Contents                         |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2013.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 12 July 2013 Document identifier: BLF7G22L-250P\_22LS-250P