# RENESAS

# DATASHEET

# KAD5512HP

High Performance 12-Bit, 250/210/170/125MSPS ADC

The KAD5512HP is the high performance member of the KAD5512 family of 12-bit analog-to-digital converters. Designed with Intersil's proprietary FemtoCharge™ technology on a standard CMOS process, the family supports sampling rates of up to 250MSPS. The KAD5512HP is part of a pin-compatible portfolio of 10, 12 and 14-bit A/Ds with sample rates ranging from 125MSPS to 500MSPS.

A Serial Peripheral Interface (SPI) port allows for extensive configurability, as well as fine control of various parameters such as gain and offset.

Digital output data is presented in selectable LVDS or CMOS formats. The KAD5512HP is available in 72 and 48 Ld QFN packages with an exposed paddle. Operating from a 1.8V supply, performance is specified across the full industrial temperature range (-40°C to +85°C).

# Key Specifications

- SNR = 68.2dBFS for  $f_{IN}$  = 105MHz (-1dBFS)
- SFDR = 81.1dBc for  $f_{IN}$  = 105MHz (-1dBFS)
- Power Consumption
	- 429/345mW at 250/125MSPS (SDR Mode)
	- 390/309mW at 250/125MSPS (DDR Mode)

# Features

- Pin-compatible with the KAD5512P Family, offering 2.2dB higher SNR
- Programmable gain, offset and skew control
- 950MHz analog input bandwidth
- 60fs Clock jitter
- Over-range indicator
- Selectable clock divider:  $\div$ 1,  $\div$ 2 or  $\div$ 4
- Clock phase selection
- Nap and sleep modes
- Two's complement, gray code or binary data format
- DDR LVDS-compatible or LVCMOS outputs
- Programmable built-in test patterns
- Single-supply 1.8V operation
- Pb-free (RoHS compliant)

# **Applications**

- Power Amplifier linearization
- Radar and satellite antenna array processing
- **Broadband communications**
- High-performance data acquisition
- Communications test equipment
- WiMAX and microwave receivers



FIGURE 1. BLOCK DIAGRAM

May 31, 2016

 $F$ N6808 Rev 4.00 Page 1 of 34

FN6808 Rev 4.00 May 31, 2016

# **Table of Contents**





# <span id="page-2-0"></span>Ordering Information



NOTES:

<span id="page-2-1"></span>1. These Intersil Pb-free plastic packaged products employ special Pb-free material sets; molding compounds/die attach materials and NiPdAu plate - e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

<span id="page-2-2"></span>2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

<span id="page-2-3"></span>3. For Moisture Sensitivity Level (MSL), please see product information page for [KAD5512HP-12](http://www.intersil.com/products/kad5512hp-12?utm_source=intersil&utm_medium=datasheet&utm_campaign=kad5512hp-12-ds-order#packaging), [KAD5512HP-17](http://www.intersil.com/products/kad5512hp-17?utm_source=intersil&utm_medium=datasheet&utm_campaign=kad5512hp-17-ds-order#packaging), [KAD5512HP-21](http://www.intersil.com/products/kad5512hp-21?utm_source=intersil&utm_medium=datasheet&utm_campaign=kad5512hp-21-ds-order#packaging), [KAD5512HP-25.](http://www.intersil.com/products/kad5512hp-25?utm_source=intersil&utm_medium=datasheet&utm_campaign=kad5512hp-25-ds-order#packaging) For more information on MSL, please see tech brief [TB363.](http://www.intersil.com/content/dam/Intersil/documents/tb36/tb363.pdf)

#### TABLE 1. PIN-COMPATIBLE FAMILY



### <span id="page-3-0"></span>Absolute Maximum Ratings Thermal Information



<span id="page-3-1"></span>

### <span id="page-3-2"></span>Operating Conditions



*CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.*

#### NOTE:

- <span id="page-3-4"></span>4.  $\theta_{JA}$  is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief [TB379](http://www.intersil.com/content/dam/Intersil/documents/tb37/tb379.pdf) for details.
- <span id="page-3-5"></span>5. For  $\theta_{JC}$ , the "case temp" location is the center of the exposed metal pad on the package underside.

<span id="page-3-3"></span>Electrical Specifications All specifications apply under the following conditions unless otherwise noted: AVDD = 1.8V, OVDD = 1.8V,  $T_A$  = -40°C to +85°C (typical specifications at +25°C),  $A_{IN}$  = -1dBFS,  $f_{SAMPLE}$  = maximum conversion rate (per speed grade).





**Electrical Specifications** All specifications apply under the following conditions unless otherwise noted: AVDD = 1.8V, OVDD = 1.8V,  $T_A$  = -40 °C to +85 °C (typical specifications at +25 °C),  $A_{IN}$  = -1dBFS,  $f_{SAMPLE}$  = maximum conversion rate (per speed grade). (Continued)







Electrical Specifications All specifications apply under the following conditions unless otherwise noted: AVDD = 1.8V, OVDD = 1.8V,  $T_A$  = -40 °C to +85 °C (typical specifications at +25 °C),  $A_{IN}$  = -1dBFS,  $f_{SAMPLE}$  = maximum conversion rate (per speed grade). (Continued)

NOTES:

<span id="page-5-1"></span>6. Parameters with MIN and/or MAX limits are 100% production tested at their worst case temperature extreme (+85°C).

<span id="page-5-2"></span>7. Digital Supply Current is dependent upon the capacitive loading of the digital outputs. I<sub>OVDD</sub> specifications apply for 10pF load on each digital output.

<span id="page-5-3"></span>8. See "Nap/Sleep" on page 20 for more detail.

<span id="page-5-4"></span>9. The DLL Range setting must be changed for low speed operation. See [Table 15 on page 26.](#page-25-1)

### <span id="page-5-0"></span>Digital Specifications





# <span id="page-6-0"></span>Timing Diagrams



FIGURE 2. LVDS TIMING DIAGRAMS (See "Digital Outputs" on page 20)

<span id="page-6-1"></span>

<span id="page-6-2"></span>FIGURE 3. CMOS TIMING DIAGRAM (See "Digital Outputs" on page 20

# <span id="page-7-0"></span>Switching Specifications



NOTES:

<span id="page-7-1"></span>10. The Tri-Level Inputs internal switching thresholds are approximately 0.43V and 1.34V. It is advised to float the inputs, tie to ground or AVDD depending on desired function.

<span id="page-7-2"></span>11. The input clock to output clock delay is a function of sample rate, using the output clock to latch the data simplifies data capture for most applications. Contact factory for more info if needed.

<span id="page-7-3"></span>12. SPI Interface timing is directly proportional to the ADC sample period (t<sub>S</sub>). Values above reflect multiples of a 4ns sample period and must be scaled proportionally for lower sample rates.

<span id="page-7-4"></span>13. The SPI may operate asynchronously with respect to the ADC sample clock.

<span id="page-7-5"></span>14. The CSB set-up time increases in sleep mode due to the reduced power state, CSB set-up time in Nap mode is equal to normal mode CSB set-up time (4ns min).

# <span id="page-8-0"></span>Pin Descriptions - 72 Ld QFN





# Pin Descriptions - 72 Ld QFN (Continued)



NOTE: LVCMOS Output Mode Functionality is shown in brackets (NC = No Connection), SDR is the default state at power-up for the 72 Ld package





# <span id="page-10-0"></span>Pin Configuration - 72 Ld QFN

# <span id="page-11-0"></span>Pin Descriptions - 48 Ld QFN



NOTE: LVCMOS output mode functionality is shown in brackets (NC = No Connection)



# <span id="page-12-0"></span>Pin Configuration - 48 Ld QFN







<span id="page-13-0"></span>Typical Performance Curves All Typical Performance Characteristics apply under the following conditions unless

FIGURE 8. SNR AND SFDR vs f<sub>SAMPLE</sub> FIGURE 9. HD2 AND HD3 vs f<sub>SAMPLE</sub>

FN6808 Rev 4.00 **Page 14 of 34**<br>May 31, 2016

Typical Performance Curves All Typical Performance Characteristics apply under the following conditions unless otherwise noted: AVDD = OVDD = 1.8V,  $T_A$  = +25°C, A<sub>IN</sub> = -1dBFS,  $f_{IN}$  = 105MHz,  $f_{SAMPLE}$  = maximum conversion rate (per speed grade). (Continued)



FIGURE 10. POWER vs f<sub>SAMPLE</sub> IN 3mA LVDS MODE FIGURE 11. DIFFERENTIAL NONLINEARITY





FIGURE 12. INTEGRAL NONLINEARITY FIGURE 13. SNR AND SFDR vs VCM











Typical Performance Curves All Typical Performance Characteristics apply under the following conditions unless otherwise noted: AVDD = OVDD = 1.8V,  $T_A$  = +25°C,  $A_{IN}$  = -1dBFS,  $f_{IN}$  = 105MHz,  $f_{SAMPLE}$  = maximum conversion rate (per speed grade). (Continued)



FIGURE 16. SINGLE-TONE SPECTRUM AT 105MHz FIGURE 17. SINGLE-TONE SPECTRUM AT 190MHz





FIGURE 18. SINGLE-TONE SPECTRUM AT 495MHz FIGURE 19. SINGLE-TONE SPECTRUM AT 995MHz



FIGURE 20. TWO-TONE SPECTRUM AT 70MHz FIGURE 21. TWO-TONE SPECTRUM AT 170MHz







# <span id="page-16-0"></span>Theory of Operation

# <span id="page-16-1"></span>Functional Description

The KAD5512HP is based upon a 12-bit, 250MSPS A/D converter core that utilizes a pipelined successive approximation architecture [\(Figure 22\)](#page-16-3). The input voltage is captured by a Sample-Hold Amplifier (SHA) and converted to a unit of charge. Proprietary charge-domain techniques are used to successively compare the input to a series of reference charges. Decisions made during the successive approximation operations determine the digital code for each input value. The converter pipeline requires six samples to produce a result. Digital error correction is also applied, resulting in a total latency of eight and one half clock cycles. This is evident to the user as a time lag between the start of a conversion and the data being available on the digital outputs.

The KAD5512HP family offers 2.5dB improvement in SNR over the KAD5512P by simultaneously sampling the input signal with two ADC cores in parallel and summing the digital result. Since the input signal is correlated between the two cores and noise is not, an increase in SNR is achieved. As a result of this architecture, indexed SPI operations must be executed on each core in series. Refer to "Indexed Device Configuration/Control" [on page 24](#page-23-2) for more details.

## <span id="page-16-2"></span>Power-On Calibration

The ADC performs a self-calibration at start-up. An internal Power-On Reset (POR) circuit detects the supply voltage ramps and initiates the calibration when the analog and digital supply voltages are above a threshold. The following conditions must be adhered to for the power-on calibration to execute successfully:

- A frequency-stable conversion clock must be applied to the CLKP/CLKN pins
- DNC pins (especially 3, 4 and 18) must not be pulled up or down
- SDO (pin 66) must be high
- RESETN (pin 25) must begin low
- SPI communications must not be attempted

A user-initiated reset can subsequently be invoked in the event that the previous conditions cannot be met at power-up.

The SDO pin requires an external 4.7kΩ pull-up to OVDD. If the SDO pin is pulled low externally during power-up, calibration will not be executed properly.

After the power supply has stabilized the internal POR releases RESETN and an internal pull-up pulls it high, which starts the calibration sequence. If a subsequent user-initiated reset is required, the RESETN pin should be connected to an open-drain driver with a drive strength of less than 0.5mA.

The calibration sequence is initiated on the rising edge of RESETN, as shown in **[Figure 23](#page-17-2)**. The Over-Range (OR) output is set high once RESETN is pulled low, and remains in that state until calibration is complete. The OR output returns to normal operation at that time, so it is important that the analog input be within the converter's full-scale range to observe the transition. If the input is in an over-range condition the OR pin will stay high, and it will not be possible to detect the end of the calibration cycle.



FIGURE 22. ADC CORE BLOCK DIAGRAM

<span id="page-16-3"></span>

While RESETN is low, the output clock (CLKOUTP/CLKOUTN) is set low. Normal operation of the output clock resumes at the next input clock edge (CLKP/CLKN) after RESETN is deasserted. At 250MSPS the nominal calibration time is 200ms, while the maximum calibration time is 550ms.

![](_page_17_Figure_2.jpeg)

FIGURE 23. CALIBRATION TIMING

### <span id="page-17-2"></span><span id="page-17-0"></span>User-Initiated Reset

Recalibration of the ADC can be initiated at any time by driving the RESETN pin low for a minimum of one clock cycle. An open-drain driver with a drive strength of less than 0.5mA is recommended, RESETN has an internal high impedance pull-up to OVDD. As is the case during power-on reset, the SDO, RESETN and DNC pins must be in the proper state for the calibration to successfully execute.

The performance of the KAD5512HP changes with variations in temperature, supply voltage or sample rate. The extent of these changes may necessitate recalibration, depending on system performance requirements. Best performance will be achieved by recalibrating the ADC under the environmental conditions at which it will operate.

A supply voltage variation of <100mV will generally result in an SNR change of less than 0.5dBFS and SFDR change of less than 3dBc.

In situations where the sample rate is not constant, best results will be obtained if the device is calibrated at the highest sample rate. Reducing the sample rate by less than 80MSPS will typically result in an SNR change of less than 0.5dBFS and an SFDR change of less than 3dBc.

[Figures 24](#page-17-3) and [25](#page-17-4) show the effect of temperature on SNR and SFDR performance with calibration performed at -40°C, +25°C, and +85°C. Each plot shows the variation of SNR/SFDR across temperature after a single calibration at -40°C, +25°C and +85°C. Best performance is typically achieved by calibration at the operating conditions as stated earlier but it can be seen that performance drift with temperature is not a very strong function of the temperature at which the calibration is performed. Full-rated performance will be achieved after power-up calibration regardless of the operating conditions.

![](_page_17_Figure_10.jpeg)

FIGURE 24. SNR PERFORMANCE vs TEMPERATURE

<span id="page-17-3"></span>![](_page_17_Figure_12.jpeg)

### <span id="page-17-4"></span><span id="page-17-1"></span>Analog Input

A single fully differential input (VINP/VINN) connects to the sample and hold amplifier (SHA) of each unit ADC. The ideal full-scale input voltage is 1.45V, centered at the VCM voltage of 0.535V as shown in [Figure 26.](#page-17-5)

![](_page_17_Figure_16.jpeg)

<span id="page-17-5"></span>FIGURE 26. ANALOG INPUT RANGE

Best performance is obtained when the analog inputs are driven differentially. The common-mode output voltage, VCM, should be used to properly bias the inputs as shown in **Figures 27** through [29](#page-18-2). An RF transformer will give the best noise and distortion performance for wideband and/or high Intermediate Frequency (IF) inputs. Two different transformer input schemes are shown in [Figures 27](#page-18-1) and [28](#page-18-3).

![](_page_18_Figure_2.jpeg)

<span id="page-18-1"></span>FIGURE 27. TRANSFORMER INPUT FOR GENERAL PURPOSE APPLICATIONS

![](_page_18_Figure_4.jpeg)

<span id="page-18-3"></span>FIGURE 28. TRANSMISSION-LINE TRANSFORMER INPUT FOR HIGH IF APPLICATIONS

This dual transformer scheme is used to improve common-mode rejection, which keeps the common-mode level of the input matched to VCM. The value of the shunt resistor should be determined based on the desired load impedance. The differential input resistance of the KAD5512HP is 500Ω.

The SHA design uses a switched capacitor input stage (see [Figure 42 on page 28\)](#page-27-1), which creates current spikes when the sampling capacitance is reconnected to the input voltage. This causes a disturbance at the input which must settle before the next sampling point. Lower source impedance will result in faster settling and improved performance. Therefore a 1:1 transformer and low shunt resistance are recommended for optimal performance.

![](_page_18_Figure_8.jpeg)

<span id="page-18-2"></span>FIGURE 29. DIFFERENTIAL AMPLIFIER INPUT

A differential amplifier, as shown in **Figure 29**, can be used in applications that require DC-coupling. In this configuration the amplifier will typically dominate the achievable SNR and distortion performance.

### <span id="page-18-0"></span>Clock Input

The clock input circuit is a differential pair (see **Figure 43 on** page  $28$ ). Driving these inputs with a high level (up to  $1.8V_{P-P}$  on each input) sine or square wave will provide the lowest jitter performance. A transformer with 4:1 impedance ratio will provide increased drive levels.

The recommended drive circuit is shown in [Figure 30.](#page-18-4) A duty range of 40% to 60% is acceptable. The clock can be driven single-ended, but this will reduce the edge rate and may impact SNR performance. The clock inputs are internally self-biased to AVDD/2 to facilitate AC coupling.

![](_page_18_Figure_14.jpeg)

FIGURE 30. RECOMMENDED CLOCK DRIVE

<span id="page-18-4"></span>A selectable 2x frequency divider is provided in series with the clock input. The divider can be used in the 2x mode with a sample clock equal to twice the desired sample rate. This allows the use of the Phase Slip feature, which enables synchronization of multiple ADCs.

| <b>CLKDIV PIN</b> | <b>DIVIDE RATIO</b> |  |
|-------------------|---------------------|--|
| <b>AVSS</b>       |                     |  |
| <b>Float</b>      |                     |  |
| <b>AVDD</b>       |                     |  |

TABLE 2. CLKDIV PIN SETTINGS

The clock divider can also be controlled through the SPI port, which overrides the CLKDIV pin setting. Details on this are contained in "Serial Peripheral Interface" on page 22.

A Delay-Locked Loop (DLL) generates internal clock signals for various stages within the charge pipeline. If the frequency of the input clock changes, the DLL may take up to 52µs to regain lock at 250MSPS. The lock time is inversely proportional to the sample rate.

The DLL has two ranges of operation, slow and fast. The slow range can be used for sample rates between 40MSPS and 100MSPS, while the default fast range can be used from 80MSPS to the maximum specified sample rate.

### <span id="page-19-0"></span>Jitter

In a sampled data system, clock jitter directly impacts the achievable SNR performance. The theoretical relationship between clock jitter (t<sub>J</sub>) and SNR is shown in <u>[Equation 1](#page-19-6)</u> and is illustrated in [Figure 31.](#page-19-7)

![](_page_19_Figure_3.jpeg)

<span id="page-19-7"></span>This relationship shows the SNR that would be achieved if clock jitter were the only non-ideal factor. In reality, achievable SNR is limited by internal factors such as linearity, aperture jitter and thermal noise. Internal aperture jitter is the uncertainty in the sampling instant shown in **Figure 2** on [page 7](#page-6-1). The internal aperture jitter combines with the input clock jitter in a root-sumsquare fashion, since they are not statistically correlated, and this determines the total jitter in the system. The total jitter, combined with other noise sources, then determines the achievable SNR.

### <span id="page-19-1"></span>Voltage Reference

A temperature compensated voltage reference provides the reference charges used in the successive approximation operations. The full-scale range of each A/D is proportional to the reference voltage. The voltage reference is internally bypassed and is not accessible to the user.

# <span id="page-19-2"></span>Digital Outputs

Output data is available as a parallel bus in LVDS-compatible or CMOS modes. Additionally, the data can be presented in either Double Data Rate (DDR) or Single Data Rate (SDR) formats. The even numbered data output pins are active in DDR mode in the 72 Ld package option. When CLKOUT is low the MSB and all odd logical bits are output, while on the high phase the LSB and all even logical bits are presented (this is true in both the 72 Ld and 48 Ld package options). [Figures 2](#page-6-1) and  $\frac{3}{2}$  show the timing relationships for LVDS/CMOS and DDR/SDR modes.

The 48 Ld QFN package option contains six LVDS data output pin pairs, and therefore can only support DDR mode.

Additionally, the drive current for LVDS mode can be set to a nominal 3mA or a power-saving 2mA. The lower current setting can be used in designs where the receiver is in close physical proximity to the ADC. The applicability of this setting is dependent upon the PCB layout, therefore the user should experiment to determine if performance degradation is observed.

The output mode and LVDS drive current are selected via the OUTMODE pin as shown in [Table 3](#page-19-8).

![](_page_19_Picture_457.jpeg)

<span id="page-19-8"></span><span id="page-19-6"></span>![](_page_19_Picture_458.jpeg)

The output mode can also be controlled through the SPI port, which overrides the OUTMODE pin setting. Details on this are contained in "Serial Peripheral Interface" on page 22.

An external resistor creates the bias for the LVDS drivers. A 10kΩ, 1% resistor must be connected from the RLVDS pin to OVSS.

### <span id="page-19-3"></span>Over-Range Indicator

The Over-Range (OR) bit is asserted when the output code reaches positive full-scale (e.g., 0xFFF in offset binary mode). The output code does not wrap around during an over-range condition. The OR bit is updated at the sample rate.

### <span id="page-19-4"></span>Power Dissipation

The power dissipated by the KAD5512HP is primarily dependent on the sample rate and the output modes: LVDS vs CMOS and DDR vs SDR. There is a static bias in the analog supply, while the remaining power dissipation is linearly related to the sample rate. The output supply dissipation changes to a lesser degree in LVDS mode, but is more strongly related to the clock frequency in CMOS mode.

### <span id="page-19-5"></span>Nap/Sleep

Portions of the device may be shut down to save power during times when operation of the ADC is not required. Two power saving modes are available: Nap and Sleep. Nap mode reduces power dissipation to less than 170.2mW and recovers to normal operation in approximately 1µs. Sleep mode reduces power dissipation to less than 6mW but requires approximately 1ms to recover from a sleep command.

Wake-up time from sleep mode is dependent on the state of CSB; in a typical application CSB would be held high during sleep, requiring a user to wait 150µs maximum after CSB is asserted (brought low) prior to writing ' $001x'$  to SPI Register 25. The device would be fully powered up, in normal mode 1ms after this command is written.

Wake-up from Sleep Mode Sequence (CSB high)

- Pull CSB Low
- Wait 150µs
- Write '001x' to Register 25
- Wait 1ms until ADC fully powered on

In an application where CSB was kept low in sleep mode, the 150µs CSB set-up time is not required as the SPI registers are powered on when CSB is low, the chip power dissipation increases by  $\sim$  15mW in this case. The 1ms wake-up time after the write of a '001x' to register 25 still applies. It is generally recommended to

![](_page_19_Picture_30.jpeg)

keep CSB high in sleep mode to avoid any unintentional SPI activity on the ADC.

All digital outputs (Data, CLKOUT and OR) are placed in a high impedance state during Nap or Sleep. The input clock should remain running and at a fixed frequency during Nap or Sleep, and CSB should be high. Recovery time from Nap mode will increase if the clock is stopped, since the internal DLL can take up to 52µs to regain lock at 250MSPS.

By default after the device is powered on, the operational state is controlled by the NAPSLP pin as shown in [Table 4.](#page-20-1)

![](_page_20_Picture_340.jpeg)

<span id="page-20-1"></span>![](_page_20_Picture_341.jpeg)

The power-down mode can also be controlled through the SPI port, which overrides the NAPSLP pin setting. Details on this are contained in "Serial Peripheral Interface" on page 22. This is an indexed function when controlled from the SPI, but a global function when driven from the pin.

### <span id="page-20-0"></span>Data Format

Output data can be presented in three formats: two's complement, Gray code and offset binary. The data format is selected via the OUTFMT pin as shown in [Table 5.](#page-20-2)

#### TABLE 5. OUTFMT PIN SETTINGS

<span id="page-20-2"></span>![](_page_20_Picture_342.jpeg)

The data format can also be controlled through the SPI port, which overrides the OUTFMT pin setting. Details on this are contained in "Serial Peripheral Interface" on page 22.

Offset binary coding maps the most negative input voltage to code 0x000 (all zeros) and the most positive input to 0xFFF (all ones). Two's complement coding simply complements the MSB of the offset binary representation.

When calculating Gray code, the MSB is unchanged. The remaining bits are computed as the XOR of the current bit position and the next most significant bit. [Figure 32](#page-20-3) shows this operation.

![](_page_20_Figure_14.jpeg)

FIGURE 32. BINARY TO GRAY CODE CONVERSION

<span id="page-20-3"></span>Converting back to offset binary from Gray code must be done recursively, using the result of each bit for the next lower bit as shown in **Figure 33**.

![](_page_20_Figure_17.jpeg)

FIGURE 33. GRAY CODE TO BINARY CONVERSION

<span id="page-20-4"></span>Mapping of the input voltage to the various data formats is shown in [Table 6](#page-20-5).

![](_page_20_Picture_343.jpeg)

<span id="page-20-5"></span>![](_page_20_Picture_344.jpeg)

![](_page_20_Picture_23.jpeg)

# <span id="page-21-0"></span>Serial Peripheral Interface

A Serial Peripheral Interface (SPI) bus is used to facilitate configuration of the device and to optimize performance. The SPI bus consists of Chip Select Bar (CSB), Serial Clock (SCLK) Serial Data Input (SDI) and Serial Data Input/Output (SDIO). The maximum SCLK rate is equal to the ADC sample rate (f<sub>SAMPLE</sub>) divided by 16 for write operations and f<sub>SAMPLE</sub> divided by 66 for reads. At fSAMPLE = 250MHz, maximum SCLK is 15.63MHz for writing and 3.79MHz for read operations. There is no minimum SCLK rate.

The following sections describe various registers that are used to configure the SPI or adjust performance or functional parameters. Many registers in the available address space (0x00 to 0xFF) are not defined in this document. Additionally, within a defined register there may be certain bits or bit combinations that are reserved. Undefined registers and undefined values within defined registers are reserved and should not be selected. Setting any reserved register or value may produce indeterminate results.

<span id="page-21-2"></span><span id="page-21-1"></span>![](_page_21_Figure_4.jpeg)

<span id="page-21-4"></span><span id="page-21-3"></span>![](_page_21_Picture_6.jpeg)

### KAD5512HP

<span id="page-22-2"></span>![](_page_22_Figure_1.jpeg)

### <span id="page-22-3"></span><span id="page-22-0"></span>SPI Physical Interface

The Serial Clock Pin (SCLK) provides synchronization for the data transfer. By default, all data is presented on the Serial Data Input/Output (SDIO) pin in three-wire mode. The state of the SDIO pin is set automatically in the communication protocol (described in the following). A dedicated Serial Data Output (SDO) pin can be activated by setting 0x00[7] high to allow operation in 4-wire mode.

The SPI port operates in a half duplex master/slave configuration, with the KAD5512HP functioning as a slave. Multiple slave devices can interface to a single master in threewire mode only, since the SDO output of an unaddressed device is asserted in 4-wire mode.

The Chip Select Bar (CSB) pin determines when a slave device is being addressed. Multiple slave devices can be written to concurrently, but only one slave device can be read from at a given time (again, only in 3-wire mode). If multiple slave devices are selected for reading at the same time, the results will be indeterminate.

The communication protocol begins with an instruction/address phase. The first rising SCLK edge following a HIGH to LOW transition on CSB determines the beginning of the two-byte instruction/address command; SCLK must be static low before the CSB transition. Data can be presented in MSB-first order or LSB-first order. The default is MSB-first, but this can be changed by setting 0x00[6] high. [Figures 34](#page-21-1) and [35](#page-21-2) show the appropriate bit ordering for the MSB-first and LSB-first modes, respectively. In MSB-first mode the address is incremented for multi-byte transfers, while in LSB-first mode it's decremented.

In the default mode the MSB is R/W, which determines if the data is to be read (active high) or written. The next two bits, W1 and W0, determine the number of data bytes to be read or written (see [Table 7](#page-22-1)). The lower 13 bits contain the first address for the data transfer. This relationship is illustrated in [Figure 36](#page-21-3),

#### and timing values are given in "Switching Specifications" on [page 8.](#page-7-0)

After the instruction/address bytes have been read, the appropriate number of data bytes are written to or read from the ADC (based on the R/W bit status). The data transfer will continue as long as CSB remains low and SCLK is active. Stalling of the CSB pin is allowed at any byte boundary (instruction/address or data) if the number of bytes being transferred is three or less. For transfers of four bytes or more, CSB is allowed stall in the middle of the instruction/address bytes or before the first data byte. If CSB transitions to a high state after that point the state machine will reset and terminate the data transfer.

<span id="page-22-1"></span>

| [W1:W0] | <b>BYTES TRANSFERRED</b> |  |
|---------|--------------------------|--|
| 00      |                          |  |
| 01      | 2                        |  |
| 10      | з                        |  |
| 11      | 4 or more                |  |

TABLE 7. BYTE TRANSFER SELECTION

[Figures 38](#page-22-2) and [39](#page-22-3) illustrate the timing relationships for 2-byte and N-byte transfers, respectively. The operation for a 3-byte transfer can be inferred from these diagrams.

![](_page_22_Picture_14.jpeg)

### <span id="page-23-0"></span>SPI Configuration

#### ADDRESS 0X00: CHIP\_PORT\_CONFIG

Bit ordering and SPI reset are controlled by this register. Bit order can be selected as MSB to LSB (MSB first) or LSB to MSB (LSB first) to accommodate various microcontrollers.

#### Bit 7 SDO Active

#### Bit 6 LSB First

Setting this bit high configures the SPI to interpret serial data as arriving in LSB to MSB order.

#### Bit 5 Soft Reset

Setting this bit high resets all SPI registers to default values.

#### Bit 4 Reserved

This bit should always be set high.

Bits 3:0 These bits should always mirror Bits 4:7 to avoid ambiguity in bit ordering.

#### ADDRESS 0X02: BURST\_END

If a series of sequential registers are to be set, burst mode can improve throughput by eliminating redundant addressing. In 3-wire SPI mode the burst is ended by pulling the CSB pin high. If the device is operated in 2-wire mode the CSB pin is not available. In that case, setting the burst\_end address determines the end of the transfer. During a write operation, the user must be cautious to transmit the correct number of bytes based on the starting and ending addresses.

#### Bits 7:0 Burst End Address

This register value determines the ending address of the burst data.

### <span id="page-23-1"></span>Device Information

#### ADDRESS 0X08: CHIP\_ID

#### ADDRESS 0X09: CHIP\_VERSION

The generic die identifier and a revision number, respectively, can be read from these two registers.

### <span id="page-23-2"></span>Indexed Device Configuration/Control

#### ADDRESS 0X10: DEVICE\_INDEX\_A

A common SPI map, which can accommodate single-channel or multi-channel devices, is used for all Intersil ADC products. Certain configuration commands (identified as Indexed in the SPI map) can be executed on a per-converter basis. This register determines which converter is being addressed for an Indexed command. It is important to note that only a single converter can be addressed at a time.

This register defaults to 00h, indicating that no ADC is addressed. Error code 'AD' is returned if any indexed register is read from without properly setting device\_index\_A.

#### ADDRESS 0X20: OFFSET\_COARSE

#### ADDRESS 0X21: OFFSET\_FINE

The input offset of each ADC core can be adjusted in fine and coarse steps. Both adjustments are made via an 8-bit word as detailed in [Table 8.](#page-23-3)

The default value of each register will be the result of the self-calibration after initial power-up. If a register is to be incremented or decremented, the user should first read the register value then write the incremented or decremented value back to the same register.

<span id="page-23-3"></span>

| <b>PARAMETER</b>         | 0x20[7:0]<br><b>COARSE OFFSET</b> | 0x21[7:0]<br><b>FINE OFFSET</b> |  |
|--------------------------|-----------------------------------|---------------------------------|--|
| <b>Steps</b>             | 255                               | 255                             |  |
| -Full-Scale (0x00)       | $-133$ LSB $(-47mV)$              | -5 LSB (-1.75mV)                |  |
| Mid-Scale (0x80)         | $0.0$ LSB $(0.0$ mV)              | $0.0$ LSB                       |  |
| +Full-Scale (OxFF)       | $+133$ LSB $(+47mV)$              | +5 LSB (+1.75mV)                |  |
| <b>Nominal Step Size</b> | 1.04 LSB (0.37mV)                 | 0.04 LSB (0.014mV)              |  |

TABLE 8. OFFSET ADJUSTMENTS

#### ADDRESS 0X22: GAIN\_COARSE

#### ADDRESS 0X23: GAIN\_MEDIUM

#### ADDRESS 0X24: GAIN\_FINE

Gain of the ADC core can be adjusted in coarse, medium and fine steps. Coarse gain is a 4-bit adjustment while medium and fine are 8-bit. Multiple Coarse Gain Bits can be set for a total adjustment range of  $\pm 4.2$ %. ('0011'  $\approx$  -4.2% and '1100'  $\approx$  +4.2%) It is recommended to use one of the coarse gain settings (-4.2%, -2.8%, -1.4%, 0, 1.4%, 2.8%, 4.2%) and fine-tune the gain using the registers at 23h and 24h.

The default value of each register will be the result of the selfcalibration after initial power-up. If a register is to be incremented or decremented, the user should first read the register value then write the incremented or decremented value back to the same register.

![](_page_23_Picture_368.jpeg)

![](_page_23_Picture_369.jpeg)

#### TABLE 10. MEDIUM AND FINE GAIN ADJUSTMENTS

![](_page_23_Picture_370.jpeg)

![](_page_23_Picture_40.jpeg)

#### ADDRESS 0X25: MODES

Two distinct reduced power modes can be selected. By default, the tri-level NAPSLP pin can select normal operation, nap or sleep modes (refer to "Nap/Sleep" on page 20). This functionality can be overridden and controlled through the SPI. This is an indexed function when controlled from the SPI, but a global function when driven from the pin. This register is not changed by a soft-reset.

#### TABLE 11. POWER-DOWN CONTROL

![](_page_24_Picture_355.jpeg)

### <span id="page-24-0"></span>Global Device Configuration/Control

#### ADDRESS 0X71: PHASE\_SLIP

When using the clock divider, it's not possible to determine the synchronization of the incoming and divided clock phases. This is particularly important when multiple ADCs are used in a time-interleaved system. The phase slip feature allows the rising edge of the divided clock to be advanced by one input clock cycle when in CLK/4 mode, as shown in [Figure 40](#page-24-1). Execution of a phase slip command is accomplished by first writing a '0' to Bit 0 at address 71h followed by writing a '1' to Bit 0 at address 71h (32 SCLK cycles).

![](_page_24_Figure_8.jpeg)

<span id="page-24-1"></span>FIGURE 40. PHASE SLIP: CLK÷4 MODE, f<sub>CLOCK</sub> = 1000MHz

#### ADDRESS 0X72: CLOCK\_DIVIDE

The KAD5512HP has a selectable clock divider that can be set to divide by four, two or one (no division). By default, the tri-level CLKDIV pin selects the divisor (refer to "Clock Input Considerations" on page 30). This functionality can be overridden and controlled through the SPI, as shown in [Table 12](#page-24-2). This register is not changed by a soft reset.

#### TABLE 12. CLOCK DIVIDER SELECTION

<span id="page-24-2"></span>![](_page_24_Picture_356.jpeg)

#### ADDRESS 0X73: OUTPUT\_MODE\_A

The output\_mode\_A register controls the physical output format of the data, as well as the logical coding. The KAD5512HP can present output data in two physical formats: LVDS or LVCMOS. Additionally, the drive strength in LVDS mode can be set high (3mA) or low (2mA). By default, the tri-level OUTMODE pin selects the mode and drive level (refer to "Digital Outputs" on page 20). This functionality can be overridden and controlled through the SPI, as shown in [Table 13](#page-24-3).

Data can be coded in three possible formats: two's complement, Gray code or offset binary. By default, the tri-level OUTFMT pin selects the data format (refer to "Data Format" on page 21). This functionality can be overridden and controlled through the SPI, as shown in [Table 14.](#page-24-4)

This register is not changed by a soft reset.

#### TABLE 13. OUTPUT MODE CONTROL

<span id="page-24-3"></span>![](_page_24_Picture_357.jpeg)

#### TABLE 14. OUTPUT FORMAT CONTROL

<span id="page-24-4"></span>![](_page_24_Picture_358.jpeg)

#### ADDRESS 0X74: OUTPUT\_MODE\_B

#### ADDRESS 0X75: CONFIG\_STATUS

#### Bit 6 DLL Range

This bit sets the DLL operating range to fast (default) or slow.

#### Bit 4 DDR Enable

Setting this bit enables Double Data-Rate mode.

Internal clock signals are generated by a Delay-Locked Loop (DLL), which has a finite operating range. [Table 15](#page-25-1) shows the allowable sample rate ranges for the slow and fast settings.

<span id="page-25-1"></span>

| <b>DLL RANGE</b> | <b>MIN</b> | MAX       | <b>UNIT</b> |
|------------------|------------|-----------|-------------|
| Slow             | 40         | 100       | <b>MSPS</b> |
| Fast             | 80         | $f_S$ MAX | <b>MSPS</b> |

TABLE 15. DLL RANGES

The output\_mode\_B and config\_status registers are used in conjunction to enable DDR mode and select the frequency range of the DLL clock generator. The method of setting these options is different from the other registers.

![](_page_25_Figure_5.jpeg)

FIGURE 41. SETTING OUTPUT\_MODE\_B REGISTER

<span id="page-25-2"></span>The procedure for setting output\_mode\_B is shown in [Figure 41.](#page-25-2) Read the contents of output\_mode\_B and config\_status and XOR them. Then XOR this result with the desired value for output\_mode\_B and write that XOR result to the register.

## <span id="page-25-0"></span>Device Test

The KAD5512HP can produce preset or user defined patterns on the digital outputs to facilitate in situ testing. A static word can be placed on the output bus, or two different words can alternate. In the alternate mode, the values defined as Word 1 and Word 2 (as shown in  $Table 16$ ) are set on the output bus on alternating clock phases. The test mode is enabled asynchronously to the sample clock, therefore several sample clock cycles may elapse before the data is present on the output bus.

### ADDRESS 0XC0: TEST\_IO

#### Bits 7:6 User Test Mode

These bits set the test mode to static (0x00) or alternate (0x01) mode. Other values are reserved.

The four LSBs in this register (Output Test Mode) determine the test pattern in combination with registers 0xC2 through 0xC5. Refer to [Table 16.](#page-25-3)

![](_page_25_Picture_262.jpeg)

<span id="page-25-3"></span>![](_page_25_Picture_263.jpeg)

#### ADDRESS 0XC2: USER\_PATT1\_LSB

#### ADDRESS 0XC3: USER\_PATT1\_MSB

These registers define the lower and upper eight bits, respectively, of the first user-defined test word.

#### ADDRESS 0XC4: USER\_PATT2\_LSB

#### ADDRESS 0XC5: USER\_PATT2\_MSB

These registers define the lower and upper eight bits, respectively, of the second user-defined test word.

# <span id="page-26-0"></span>SPI Memory Map

![](_page_26_Picture_349.jpeg)

![](_page_26_Picture_4.jpeg)

### **SPI Memory Map (Continued)**

![](_page_27_Picture_281.jpeg)

NOTE:

<span id="page-27-3"></span>15. At power-up, the DDR Enable bit is at a logic 'O' for the 72 Ld package and set to a logic '1' internally for the 48 Ld package by an internal pull-up.

# <span id="page-27-0"></span>Equivalent Circuits

![](_page_27_Figure_6.jpeg)

<span id="page-27-2"></span><span id="page-27-1"></span>![](_page_27_Figure_7.jpeg)

# **Equivalent Circuits (Continued)**

![](_page_28_Figure_2.jpeg)

# <span id="page-28-0"></span>72 Ld/48 Ld Package Options

The KAD5512HP is available in both 72 Ld and 48 Ld packages. The 48 Ld package option supports LVDS DDR only. A reduced set of pin selectable functions are available in the 48 Ld package due to the reduced pinout; (OUTMODE, OUTFMT and CLKDIV pins are not available). [Table 17](#page-28-1) shows the default state for these functions for the 48 Ld package. Note that these functions are available through the SPI, allowing a user to set these modes as they desire, offering the same flexibility as the 72 Ld package

option. DC and AC performance of the ADC is equivalent for both package options.

![](_page_28_Picture_243.jpeg)

<span id="page-28-1"></span>![](_page_28_Picture_244.jpeg)

May 31, 2016

![](_page_28_Picture_9.jpeg)

# <span id="page-29-0"></span>ADC Evaluation Platform

Intersil offers an ADC Evaluation platform which can be used to evaluate any of the KADxxxxx ADC family. The platform consists of a FPGA based data capture motherboard and a family of ADC daughtercards. This USB based platform allows a user to quickly evaluate the ADC's performance at a user's specific application frequency requirements. More information is available at [http://www.intersil.com/converters/adc\\_eval\\_platform/.](http://www.intersil.com/converters/adc_eval_platform?utm_source=intersil&utm_medium=datasheet&utm_campaign=kad5512hp-ds-body)

# <span id="page-29-1"></span>Layout Considerations

### <span id="page-29-2"></span>Split Ground and Power Planes

Data converters operating at high sampling frequencies require extra care in PC board layout. Many complex board designs benefit from isolating the analog and digital sections. Analog supply and ground planes should be laid out under signal and clock inputs. Locate the digital planes under outputs and logic pins. Grounds should be joined under the chip.

## <span id="page-29-3"></span>Clock Input Considerations

Use matched transmission lines to the transformer inputs for the analog input and clock signals. Locate transformers and terminations as close to the chip as possible.

### <span id="page-29-4"></span>Exposed Paddle

The exposed paddle must be electrically connected to analog ground (AVSS) and should be connected to a large copper plane using numerous vias for optimal thermal performance.

### <span id="page-29-5"></span>Bypass and Filtering

Bulk capacitors should have low equivalent series resistance. Tantalum is a good choice. For best performance, keep ceramic bypass capacitors very close to device pins. Longer traces will increase inductance, resulting in diminished dynamic performance and accuracy. Make sure that connections to ground are direct and low impedance. Avoid forming ground loops.

### <span id="page-29-6"></span>LVDS Outputs

Output traces and connections must be designed for 50 $\Omega$  (100 $\Omega$ ) differential) characteristic impedance. Keep traces direct and minimize bends where possible. Avoid crossing ground and power-plane breaks with signal traces.

### <span id="page-29-7"></span>LVCMOS Outputs

Output traces and connections must be designed for 50Ω characteristic impedance.

### <span id="page-29-8"></span>Unused Inputs

Standard logic inputs (RESETN, CSB, SCLK, SDIO, SDO), which will not be operated do not require connection to ensure optimal ADC performance. These inputs can be left floating if they are not used. Tri-level inputs (NAPSLP, OUTMODE, OUTFMT, CLKDIV) accept a floating input as a valid state, and therefore should be biased according to the desired functionality.

# <span id="page-29-9"></span>Definitions

Analog Input Bandwidth is the analog input frequency at which the spectral output power at the fundamental frequency (as determined by FFT analysis) is reduced by 3dB from its full-scale low-frequency value. This is also referred to as full power bandwidth.

Aperture Delay or Sampling Delay is the time required after the rise of the clock input for the sampling switch to open, at which time the signal is held for conversion.

Aperture Jitter is the RMS variation in aperture delay for a set of samples.

Clock Duty Cycle is the ratio of the time the clock wave is at logic high to the total time of one clock period.

Differential Nonlinearity (DNL) is the deviation of any code width from an ideal 1 LSB step.

Effective Number of Bits (ENOB) is an alternate method of specifying Signal to Noise-and-Distortion Ratio (SINAD). In dB, it is calculated as:  $ENOB = (SINAD - 1.76)/6.02$ 

Gain Error is the ratio of the difference between the voltages that cause the lowest and highest code transitions to the full-scale voltage less 2 LSB. It is typically expressed in percent.

Integral Nonlinearity (INL) is the maximum deviation of the ADC's transfer function from a best fit line determined by a least squares curve fit of that transfer function, measured in units of LSBs.

Least Significant Bit (LSB) is the bit that has the smallest value or weight in a digital word. Its value in terms of input voltage is  $V_{FS}/(2^N-1)$  where N is the resolution in bits.

Missing Codes are output codes that are skipped and will never appear at the ADC output. These codes cannot be reached with any input value.

Most Significant Bit (MSB) is the bit that has the largest value or weight.

Pipeline Delay is the number of clock cycles between the initiation of a conversion and the appearance at the output pins of the data.

Power Supply Rejection Ratio (PSRR) is the ratio of the observed magnitude of a spur in the ADC FFT, caused by an AC signal superimposed on the power supply voltage.

Signal to Noise-and-Distortion (SINAD) is the ratio of the RMS signal amplitude to the RMS sum of all other spectral components below one half the clock frequency, including harmonics but excluding DC.

Signal-to-Noise Ratio (without Harmonics) is the ratio of the RMS signal amplitude to the RMS sum of all other spectral components below one-half the sampling frequency, excluding harmonics and DC.

SNR and SINAD are either given in units of dB when the power of the fundamental is used as the reference, or dBFS (dB to full scale) when the converter's full-scale input power is used as the reference.

Spurious-Free-Dynamic Range (SFDR) is the ratio of the RMS signal amplitude to the RMS value of the largest spurious spectral component. The largest spurious spectral component may or may not be a harmonic.

![](_page_29_Picture_37.jpeg)

<span id="page-30-0"></span>Revision History The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to the web to make sure that you have the latest revision.

![](_page_30_Picture_226.jpeg)

![](_page_30_Picture_5.jpeg)

### Revision History The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to the web to make sure that you have the latest revision. (Continued)

![](_page_31_Picture_125.jpeg)

# <span id="page-31-0"></span>About Intersil

Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets.

For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at [www.intersil.com.](http://www.intersil.com?utm_source=intersil&utm_medium=datasheet&utm_campaign=kad5512hp-ds-about)

You may report errors or suggestions for improving this datasheet by visiting [www.intersil.com/ask](http://www.intersil.com/en/support.html?OrganizationID=784358&p=createnewticket&p_href=http%3A%2F%2Fwww.intersil.com%2Fen%2Fsupport.html).

Reliability reports are also available from our website at [www.intersil.com/support](http://www.intersil.com/en/support/qualandreliability.html?utm_source=intersil&utm_medium=datasheet&utm_campaign=kad5512hp-ds-about#reliability).

© Copyright Intersil Americas LLC 2008-2016. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners.

For additional products, see [www.intersil.com/en/products.html](http://www.intersil.com/en/products.html?utm_source=Intersil&utm_medium=datasheet&utm_campaign=disclaimer-ds-footer)

[Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted](http://www.intersil.com/en/products.html?utm_source=Intersil&utm_medium=datasheet&utm_campaign=disclaimer-ds-footer) in the quality certifications found at [www.intersil.com/en/support/qualandreliability.html](http://www.intersil.com/en/support/qualandreliability.html?utm_source=Intersil&utm_medium=datasheet&utm_campaign=disclaimer-ds-footer)

*Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.*

For information regarding Intersil Corporation and its products, see [www.intersil.com](http://www.intersil.com?utm_source=intersil&utm_medium=datasheet&utm_campaign=disclaimer-ds-footer)

May 31, 2016

![](_page_31_Picture_14.jpeg)

# <span id="page-32-0"></span>Package Outline Drawing

<span id="page-32-1"></span>L48.7x7E

48 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE Rev 1, 2/09

![](_page_32_Figure_4.jpeg)

![](_page_32_Figure_5.jpeg)

PIN 1 INDEX AREA

4X 5.50

![](_page_32_Figure_6.jpeg)

5

![](_page_32_Figure_7.jpeg)

44X 0.50

TYPICAL RECOMMENDED LAND PATTERN

NOTES:

- Dimensions in ( ) for Reference Only. 1. Dimensions are in millimeters.
- 2. Dimensioning and tolerancing conform to AMSEY14.5m-1994.
- Unless otherwise specified, tolerance : Decimal ± 0.05 3.

DETAIL "X"

0 . 05 MAX. 0 . 00 MIN.

- between 0.15mm and 0.30mm from the terminal tip. Dimension b applies to the metallized terminal and is measured 4.
- 5. Tiebar shown (if present) is a non-functional feature.
- located within the zone indicated. The pin #1 identifier may be The configuration of the pin #1 identifier is optional, but must be 6. either a mold or mark feature.

5.60 Sq

HHHHHHHHHHH

6.80 Sq

![](_page_32_Picture_17.jpeg)

# Package Outline Drawing

<span id="page-33-0"></span>L72.10x10D

72 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE

Rev 1, 11/08

![](_page_33_Figure_5.jpeg)

- Dimensions in ( ) for Reference Only. 1. Dimensions are in millimeters.
- 2. Dimensioning and tolerancing conform to AMSEY14.5m-1994.
- Unless otherwise specified, tolerance : Decimal ± 0.05 3.
- between 0.15mm and 0.30mm from the terminal tip. Dimension b applies to the metallized terminal and is measured 4.
- 5. Tiebar shown (if present) is a non-functional feature.
- located within the zone indicated. The pin #1 identifier may be The configuration of the pin #1 identifier is optional, but must be 6. either a mold or mark feature.

![](_page_33_Picture_13.jpeg)