SA58672 3.0 W mono class-D audio amplifier Rev. 04 — 8 June 2009

**Product data sheet** 

### 1. General description

The SA58672 is a mono, filter-free class-D audio amplifier which is available in a 9 bump WLCSP (Wafer Level Chip-Size Package) and 10-terminal HVSON packages.

The SA58672 features shutdown control. Improved immunity to noise and RF rectification is increased by high PSRR and differential circuit topology. Fast start-up time and very small WLCSP package makes it an ideal choice for both cellular handsets and PDAs.

The SA58672 delivers 1.7 W at 5 V and 800 mW at 3.6 V into 8  $\Omega$ . It delivers 3.0 W at 5 V and 1.6 W at 3.6 V into 4  $\Omega$ . The maximum power efficiency is excellent at 90 % into 8  $\Omega$  and 84 % to 88 % into 4  $\Omega$ . The SA58672 provides thermal and short-circuit shutdown protection.

### 2. Features

- Output power
  - 3.0 W into 4 Ω at 5 V
  - 1.6 W into 4 Ω at 3.6 V
  - 1.7 W into 8 Ω at 5 V
  - 800 mW into 8 Ω at 3.6 V
- Power supply range: 2.0 V to 5.5 V
- Shutdown control
- High SVRR: –77 dB at 217 Hz
- Fast start-up time: 7.0 ms
- Low supply current
- Low shutdown current
- Short-circuit and thermal protection
- Space savings with 1.66 mm × 1.71 mm × 0.6 mm 9 bump WLCSP package
- Low junction to ambient thermal resistance of 100 K/W with adequate heat sinking of WLCSP
- Enhanced power dissipation with 3.0 mm × 3.0 mm × 0.85 mm HVSON10 package



SA58672

3.0 W mono class-D audio amplifier

# 3. Applications

- Wireless and cellular handsets and PDAs
- Portable DVD player
- USB speakers
- Notebook PC
- Portable radio and gaming
- Educational toys

# 4. Ordering information

Table 1. Ordering information

| Type number | Package |                                                                                                                    |           |  |  |
|-------------|---------|--------------------------------------------------------------------------------------------------------------------|-----------|--|--|
|             | Name    | Description                                                                                                        | Version   |  |  |
| SA58672TK   | HVSON10 | plastic thermal enhanced very thin small outline package; no leads; 10 terminals; body $3 \times 3 \times 0.85$ mm | SOT650-1  |  |  |
| SA58672UK   | WLCSP9  | wafer level chip-size package; 9 bumps; 1.66 $\times$ 1.71 $\times$ 0.6 mm                                         | SA58672UK |  |  |

# 5. Block diagram



# 6. Pinning information

### 6.1 Pinning



# 6.2 Pin description

#### Table 2. Pin description

| Symbol | Pin    | Description |                                                                  |
|--------|--------|-------------|------------------------------------------------------------------|
|        | WLCSP9 | HVSON10     |                                                                  |
| INP    | A1     | 4           | channel positive input                                           |
| AVDD   | B1     | 2           | analog supply voltage (level same as PVDD)                       |
| INM    | C1     | 3           | channel negative input                                           |
| AGND   | A2     | 5           | analog ground                                                    |
| PVDD   | B2     | 9           | power supply voltage (level same as AVDD)                        |
| SD     | C2     | 1           | channel shutdown input (active LOW)                              |
| OUTM   | A3     | 7           | channel negative output                                          |
| PGND   | B3     | 8           | power ground                                                     |
| OUTP   | C3     | 10          | channel positive output                                          |
| n.c.   | -      | 6           | not connected                                                    |
| DAP    | -      | (DAP)       | exposed die attach paddle; connect to ground plane heat spreader |

# 7. Limiting values

#### Table 3. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

|                  |                         | 0,                                  | ,     |                 |      |
|------------------|-------------------------|-------------------------------------|-------|-----------------|------|
| Symbol           | Parameter               | Conditions                          | Min   | Max             | Unit |
| V <sub>DD</sub>  | supply voltage          | Active mode                         | -0.3  | +6.0            | V    |
|                  |                         | Shutdown mode                       | -0.3  | +7.0            | V    |
| VI               | input voltage           | pin SD                              | GND   | V <sub>DD</sub> | V    |
|                  |                         | other pins                          | -0.3  | $V_{DD} + 0.3$  | V    |
| Ρ                | power dissipation       | WLCSP9;<br>derating factor 10 mW/K  |       |                 |      |
|                  |                         | T <sub>amb</sub> = 25 °C            | -     | 1250            | mW   |
|                  |                         | T <sub>amb</sub> = 75 °C            | -     | 750             | mW   |
|                  |                         | T <sub>amb</sub> = 85 °C            | -     | 650             | mW   |
|                  |                         | HVSON10;<br>derating factor 25 mW/K |       |                 |      |
|                  |                         | T <sub>amb</sub> = 25 °C            | -     | 3.12            | W    |
|                  |                         | T <sub>amb</sub> = 75 °C            | -     | 1.87            | W    |
|                  |                         | T <sub>amb</sub> = 85 °C            | -     | 1.62            | W    |
| T <sub>amb</sub> | ambient temperature     | operating in free air               | -40   | +85             | °C   |
| Tj               | junction temperature    | operating                           | -40   | +150            | °C   |
| T <sub>stg</sub> | storage temperature     |                                     | -65   | +150            | °C   |
| V <sub>ESD</sub> | electrostatic discharge | human body model                    | ±2500 | -               | V    |
|                  | voltage                 | machine model                       | ±100  | -               | V    |
|                  |                         | charged-device model                | ±750  | -               | V    |

# 8. Static characteristics

#### Table 4.Static characteristics

 $T_{amb} = 25 \circ C$ , unless otherwise specified<sup>[1]</sup>.

| Symbol                 | Parameter                         | Conditions                                                                                    | Min                        | Тур                        | Max                        | Unit |
|------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------|----------------------------|----------------------------|----------------------------|------|
| V <sub>DD</sub>        | supply voltage                    |                                                                                               | 2.0                        | -                          | 5.5                        | V    |
| V <sub>O(offset)</sub> | output offset voltage             | measured differentially;<br>inputs AC grounded;<br>$G_v = 6 dB;$<br>$V_{DD} = 2.0 V to 5.5 V$ | -                          | 5                          | 25                         | mV   |
| PSRR                   | power supply rejection ratio      | $V_{DD}$ = 2.0 V to 5.5 V                                                                     | -                          | -93                        | -70                        | dB   |
| V <sub>i(cm)</sub>     | common-mode input voltage         | $V_{DD}$ = 2.0 V to 5.5 V                                                                     | 0.5                        | -                          | $V_{DD}-0.8$               | V    |
| CMRR                   | common mode rejection ratio       | inputs are shorted together;<br>$V_{DD} = 2.0 \text{ V}$ to 5.5 V                             | -                          | -69                        | -50                        | dB   |
| I <sub>IH</sub>        | HIGH-level input current          | $V_{DD} = 5.5 \text{ V}; \text{ V}_{I} = V_{DD}$                                              | -                          | -                          | 50                         | μA   |
| IIL                    | LOW-level input current           | V <sub>DD</sub> = 5.5 V; V <sub>I</sub> = 0 V                                                 | -                          | -                          | 5                          | μA   |
| I <sub>DD</sub>        | supply current                    | V <sub>DD</sub> = 5.5 V; no load                                                              | -                          | 3.4                        | 4.2                        | mA   |
|                        |                                   | $V_{DD}$ = 5.0 V; no load                                                                     |                            | 3.2                        | 4.0                        | mA   |
|                        |                                   | V <sub>DD</sub> = 3.6 V; no load                                                              | -                          | 2.6                        | 3.4                        | mA   |
|                        |                                   | $V_{DD}$ = 2.5 V; no load                                                                     | -                          | 2.2                        | 3.0                        | mA   |
| I <sub>DD(sd)</sub>    | shutdown mode supply current      | no input signal; V <sub>SD</sub> = GND                                                        | -                          | 10                         | 1000                       | nA   |
| V <sub>SD</sub>        | voltage on pin SD                 | device ON                                                                                     | 1.3                        | -                          | V <sub>DD</sub>            | V    |
|                        |                                   | device OFF                                                                                    | GND                        | -                          | 0.35                       | V    |
| Zi                     | input impedance                   | $V_{DD}$ = 2.0 V to 5.5 V                                                                     | 260                        | 300                        | 340                        | kΩ   |
| R <sub>DSon</sub>      | drain-source on-state             | static; $V_{DD}$ = 5.5 V                                                                      | -                          | 430                        | -                          | mΩ   |
|                        | resistance                        | static; $V_{DD} = 3.6 V$                                                                      | -                          | 475                        | -                          | mΩ   |
|                        |                                   | static; $V_{DD}$ = 2.5 V                                                                      | -                          | 550                        | -                          | mΩ   |
| $Z_{o(sd)}$            | shutdown mode output<br>impedance | V <sub>SD</sub> = 0.35 V                                                                      | -                          | 2                          | -                          | kΩ   |
| f <sub>sw</sub>        | switching frequency               | $V_{DD}$ = 2.5 V to 5.5 V                                                                     | 250                        | 300                        | 350                        | kHz  |
| $G_{\nu (cl)}$         | closed-loop voltage gain          | $V_{DD}$ = 2.0 V to 5.5 V; $\textrm{R}_{\textrm{i}}$ in k $\Omega$                            | 260 kΩ<br>/ R <sub>i</sub> | 300 kΩ<br>/ R <sub>i</sub> | 340 kΩ<br>/ R <sub>i</sub> | V/V  |

V<sub>DD</sub> is the supply voltage on pin PVDD and pin AVDD.
 GND is the ground supply voltage on pin PGND and pin AGND.

# 9. Dynamic characteristics

#### Table 5.Dynamic characteristics

 $T_{amb} = 25 \circ C; R_L = 8 \Omega;$  unless otherwise specified<sup>[1]</sup>.

| Symbol                       | Parameter                               | Conditions                                                                                                                                    | Min | Тур  | Мах | Unit |
|------------------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| Po                           | output power                            | f = 1 kHz; THD+N = 10 %                                                                                                                       |     |      |     |      |
|                              |                                         | $R_L = 8 \ \Omega; \ V_{DD} = 5.0 \ V$                                                                                                        | -   | 1.7  | -   | W    |
|                              |                                         | $R_L = 8 \Omega; V_{DD} = 3.6 V$                                                                                                              | -   | 800  | -   | mW   |
|                              |                                         | $R_L$ = 4 $\Omega$ ; $V_DD$ = 5.0 V                                                                                                           | -   | 3.0  | -   | W    |
|                              |                                         | $R_L$ = 4 $\Omega$ ; $V_DD$ = 3.6 V                                                                                                           | -   | 1.6  | -   | W    |
|                              |                                         | f = 1 kHz; THD+N = 1 %                                                                                                                        |     |      |     |      |
|                              |                                         | $R_L = 8 \ \Omega; \ V_{DD} = 5.0 \ V$                                                                                                        | -   | 1.6  | -   | W    |
|                              |                                         | $R_L = 8 \ \Omega; \ V_{DD} = 3.6 \ V$                                                                                                        | -   | 0.75 | -   | W    |
|                              |                                         | $R_L$ = 4 $\Omega$ ; $V_{DD}$ = 5.0 V                                                                                                         | -   | 2.4  | -   | W    |
|                              |                                         | $R_L = 4 \ \Omega; \ V_{DD} = 3.6 \ V$                                                                                                        | -   | 1.2  | -   | W    |
|                              | total harmonic<br>distortion-plus-noise | $\label{eq:VDD} \begin{array}{l} V_{DD} = 5 \; V; \; G_{v} = 6 \; dB; \; R_{L} = 8 \; \Omega; \\ f = 1 \; kHz; \; P_{o} = 1 \; W \end{array}$ | -   | 0.08 | -   | %    |
|                              |                                         | $V_{DD}$ = 3 V; $R_L$ = 3 $\Omega$ ; $P_o$ = 1 W                                                                                              | -   | 3    | -   | %    |
| η <sub>po</sub> output power | output power efficiency                 | $P_{o(RMS)} = 2.0 \text{ W}; \text{ R}_{L} = 4 \Omega$                                                                                        | -   | 85   | -   | %    |
|                              |                                         | $P_{o(RMS)}$ = 1.3 W; $R_{L}$ = 8 $\Omega$                                                                                                    | -   | 90   | -   | %    |
| SVRR                         | supply voltage ripple rejection         | $G_v = 6 \text{ dB}; f = 217 \text{ Hz}$                                                                                                      |     |      |     |      |
|                              |                                         | $V_{DD} = 5.0 V$                                                                                                                              | -   | -77  | -   | dB   |
|                              |                                         | $V_{DD} = 3.6 V$                                                                                                                              | -   | -73  | -   | dB   |
| CMRR                         | common mode rejection ratio             | $V_{DD}$ = 5 V; $G_v$ = 6 dB; f = 217 Hz                                                                                                      | -   | -69  | -   | dB   |
| t <sub>d(sd-startup)</sub>   | delay time from shutdown to start-up    | V <sub>DD</sub> = 3.6 V                                                                                                                       | -   | 7.0  | -   | ms   |
| V <sub>n(o)</sub>            | output noise voltage                    | $V_{DD}$ = 3.6 V; f = 20 Hz to 20 kHz;<br>inputs are AC grounded                                                                              |     |      |     |      |
|                              |                                         | no weighting                                                                                                                                  | -   | 35   | -   | μV   |
|                              |                                         | A weighting                                                                                                                                   | -   | 27   | -   | μV   |

[1]  $V_{DD}$  is the supply voltage on pins PVDD and pin AVDD.

# SA58672

3.0 W mono class-D audio amplifier



# **10. Typical characterization curves**

Fig 6. Power dissipation as a function of output power

# SA58672

#### 3.0 W mono class-D audio amplifier



of shutdown voltage

# 3.0 W mono class-D audio amplifier

SA58672



SA58672 4

# SA58672

#### 3.0 W mono class-D audio amplifier



# SA58672

#### 3.0 W mono class-D audio amplifier



# SA58672

#### 3.0 W mono class-D audio amplifier



## **11. Application information**

#### 11.1 Power supply decoupling considerations

The SA58672 is a mono class-D audio amplifier that requires proper power supply decoupling to ensure the rated performance for THD+N and power efficiency. To decouple high frequency transients, power supply spikes and digital noise on the power bus line, a low Equivalent Series Resistance (ESR) capacitor, of typically 1  $\mu$ F is placed as close as possible to the PVDD terminals of the device. It is important to place the decoupling capacitor at the power pins of the device because any resistance or inductance in the PCB trace between the device and the capacitor can cause a loss in efficiency. Additional decoupling using a larger capacitor, 4.7  $\mu$ F or greater may be done on the power supply connection on the PCB to filter low frequency signals. Usually this is not required due to high PSRR of the device.

#### 11.2 Voltage gain

The SA58672 is comprised of an analog amplifier stage and a comparator stage. The output of the analog amplifier stage is compared with the periodic ramp signal from the sawtooth ramp generator. The resulting output of the comparator is a Pulse Width Modulated (PWM) signal. The final stage is a power NMOS and PMOS H-bridge that converts the PWM into a high power output signal capable of driving low-impedance loads.

The input resistor,  $R_i$  sets the gain of the amplifier according to Equation 1:

$$Gain = \frac{2(150 \ k\Omega)}{R_i}$$

(1)

#### 11.3 Input capacitor selection

The SA58672 does not require input coupling capacitors when used with a differential audio source that is biased from 0.5 V to  $V_{DD}$  – 0.8 V. In other words, the input signal must be biased within the common-mode input voltage range. If high-pass filtering is required or if it is driven using a single-ended source, input coupling capacitors are required.

The 3 dB cut-off frequency created by the input coupling capacitor and the input resistors is calculated by Equation 2:

$$f_{-3dB} = \frac{1}{2\pi \times R_i \times C_i}$$
(2)

Using an input resistor of 150 k $\Omega$ , the gain is set to 2 V/V. At this gain setting, for input capacitor values from 220 nF to 2.2  $\mu$ F, the 3 dB cut-off frequency may be set between 22 Hz and 220 Hz. Since the values of the input coupling capacitor and the input resistor affects the low frequency performance of the audio amplifier, it is important to consider in the system design. Small speakers in wireless and cellular phones usually do not respond well to low frequency signals. Their low frequency response may be only 600 Hz; typically 1 kHz. Thus, the 3 dB cut-off frequency should be increased to block the low frequency signals to the speakers.

For a required 3 dB cut-off frequency, Equation 3 is used to determine Ci:

$$C_i = \frac{1}{2\pi \times R_i \times f_{-3dB}} \tag{3}$$

The input signal may be DC-coupled, but not using input coupling capacitors may increase the output offset voltage.

#### **11.4 PCB layout considerations**

The component location is very important for performance of the SA58672. Place all external components very close to the device. Placing decoupling capacitors directly at the power supply pins increases efficiency because the resistance and inductance in the trace between the device power supply pins and the decoupling capacitor causes a loss in power efficiency.

The trace width and routing are also very important for power output and noise considerations.

For high current terminals (PVDD, PGND and audio output), the trace widths should be maximized to ensure proper performance and output power. Use at least 500  $\mu m$  wide traces.

For the input pins (INP, INM), the traces must be symmetrical and run side-by-side to maximize common-mode cancellation.

#### 11.5 Evaluation demo board

The SA58672 evaluation demo board schematic is shown in Figure 14. An evaluation demo board is available and it may be used for either differential or single-ended (SE) input configuration. A component position on the PCB is provided to AC ground one of the inputs using a 0  $\Omega$  chip resistor. When driving SE, the undriven input must be at the same DC level as driven input. If the input is driven from an iPOD or MP3 player, the undriven input is AC grounded; however, if driven from a CODEC, the undriven input is AC decoupled to the same level as the CODEC output. Usually, a V<sub>ref</sub> is provided on the CODEC.

# SA58672

#### 3.0 W mono class-D audio amplifier



R3 and R4 are not populated for differential input drive. For single-ended input drive, either R3 or R4 are shorted to ground using a 0  $\Omega$  resistor (i.e., one input is AC grounded and the other is driven with the input signal).

#### Fig 14. SA58672 evaluation demo board schematic

#### **11.6** Filter-free operation and ferrite bead filters

A ferrite bead low-pass filter can be used to reduce radio frequency emissions in applications that have circuits sensitive to greater than 1 MHz. A ferrite bead low-pass filter functions well for amplifiers that must pass FCC unintentional radiation requirements at greater than 30 MHz. Choose a bead with high-impedance at high frequencies and very low-impedance at low frequencies. In order to prevent distortion of the output signal, select a ferrite bead with adequate current rating.

Ferrite bead sources are:

- TDK MPZ1608S221A: 220 Ω at 100 MHz; 3 A peak max current; 0.04 Ω DC resistance.
- KOA CZP2AFTTD221P: 220 Ω at 100 MHz; 2 A peak max current; 0.05 Ω DC resistance.
- Murata BLM21PG221SN1: 220 Ω at 100 MHz; 2 A peak max current; 0.05 Ω DC resistance.

The DC resistance should be as low as possible and the maximum current must exceed at least 1 A. Impedance of 220  $\Omega$  at 100 MHz is common spec, but 600  $\Omega$  and 1 k $\Omega$  ferrite beads may be used. Generally, the current rating decreases with increasing impedance at 100 MHz. However, larger impedance at 100 MHz allows for a smaller, shunt capacitor that will reduce the quiescent load current; this is important for battery operated applications.

For applications in which there are circuits that are EMI sensitive to low frequency (< 1 MHz) and there are long leads from amplifier to speaker, it may be necessary to use an LC output filter.

#### **11.7 Efficiency and thermal considerations**

The maximum ambient operating temperature depends on the heat transferring ability of the heat spreader on the PCB layout. In <u>Table 3 "Limiting values</u>", power dissipation, the power derating factor is given as 10 mW/K. The device thermal resistance,  $R_{th(j-a)}$  is the reciprocal of the power derating factor. Convert the power derating factor to  $R_{th(j-a)}$  by Equation 4:

$$R_{th(j-a)} = \frac{1}{derating \ factor} = \frac{1}{0.01} = 100 \ K/W$$
(4)

For a maximum allowable junction temperature,  $T_j = 150 \text{ °C}$  and  $R_{th(j-a)} = 100 \text{ K/W}$  and a maximum device dissipation of 0.84 W (420 mW per channel) and for 1.7 W per channel output power, 4  $\Omega$  load, 5 V supply, the maximum ambient temperature is calculated using Equation 5:

$$T_{amb(max)} = T_{j(max)} - (R_{th(j-a)} \times P_{max}) = 150 - (100 \times 0.84) = 66 \ ^{\circ}C$$
(5)

The maximum ambient temperature is 66 °C at maximum power dissipation for 5 V supply and 4  $\Omega$  load. If the junction temperature of the SA58672 rises above 150 °C, the thermal protection circuitry turns the device off; this prevents damage to the IC. Using speakers greater than 4  $\Omega$  further enhances thermal performance and battery lifetime by reducing the output load current and increasing amplifier efficiency.

#### **11.8 Additional thermal information**

The SA58672 9 bump WLCSP package ground bumps are soldered directly to the PCB heat spreader. By the use of thermal vias, the bumps may be soldered directly to a ground plane or special heat sinking layer designed into the PCB. The thickness and area of the heat spreader may be maximized to optimize heat transfer and achieve lower package thermal resistance.

The SA58672 HVSON10 package has an exposed Die Attach Paddle (DAP), which is soldered directly to the PCB heat spreader to provide enhanced heat transfer and achieve lowest package thermal resistance.

### **12. Test information**

#### 12.1 Test setup for typical characterization curves

The SA58672 demo board shown in Figure 14 and the APA (Audio Precision Analyzer) are used to provide the characterization curves. The test setup diagram in Figure 15 shows the setup details. The output load configuration is comprised of  $2 \times 15 \,\mu$ H power inductors and precision power load resistor. This passive load emulates a small, low power speaker; it facilitates efficiency measurements. A speaker may be substituted for the passive load to yield similar results.



3.0 W mono class-D audio amplifier

### 13. Package outline



#### HVSON10: plastic thermal enhanced very thin small outline package; no leads; 10 terminals; body 3 x 3 x 0.85 mm

#### Fig 16. Package outline SOT650-1 (HVSON10) SA58672 4



# Fig 17. Package outline WLCSP9

SA58672\_4 Product data sheet

### 14. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

#### 14.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

#### 14.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- Board specifications, including the board finish, solder masks and vias
- · Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus SnPb soldering

#### 14.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- · Solder bath specifications, including temperature and impurities

#### 14.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 18</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 6 and 7

#### Table 6. SnPb eutectic process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |       |  |  |  |
|------------------------|---------------------------------|-------|--|--|--|
|                        | Volume (mm <sup>3</sup> )       |       |  |  |  |
|                        | < 350                           | ≥ 350 |  |  |  |
| < 2.5                  | 235                             | 220   |  |  |  |
| ≥ 2.5                  | 220                             | 220   |  |  |  |

#### Table 7. Lead-free process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |             |        |  |  |
|------------------------|---------------------------------|-------------|--------|--|--|
|                        | Volume (mm <sup>3</sup> )       |             |        |  |  |
|                        | < 350                           | 350 to 2000 | > 2000 |  |  |
| < 1.6                  | 260                             | 260         | 260    |  |  |
| 1.6 to 2.5             | 260                             | 250         | 245    |  |  |
| > 2.5                  | 250                             | 245         | 245    |  |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 18.

SA58672 4

SA58672

3.0 W mono class-D audio amplifier



For further information on temperature profiles, refer to Application Note AN10365 "Surface mount reflow soldering description".

# **15. Soldering of WLCSP packages**

#### 15.1 Introduction to soldering WLCSP packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering WLCSP (Wafer Level Chip-Size Packages) can be found in application note *AN10439 "Wafer Level Chip Scale Package"* and in application note *AN10365 "Surface mount reflow soldering description"*.

Wave soldering is not suitable for this package.

All NXP WLCSP packages are lead-free.

#### 15.2 Board mounting

Board mounting of a WLCSP requires several steps:

- 1. Solder paste printing on the PCB
- 2. Component placement with a pick and place machine
- 3. The reflow soldering itself

#### 15.3 Reflow soldering

Key characteristics in reflow soldering are:

 Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 19</u>) than a PbSn process, thus reducing the process window

- Solder paste printing issues, such as smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature), and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic) while being low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 8.

| Package thickness (mm) | Package refl | ow temperature (°C) |        |
|------------------------|--------------|---------------------|--------|
|                        | Volume (mm   | <sup>3</sup> )      |        |
|                        | < 350        | 350 to 2000         | > 2000 |
| < 1.6                  | 260          | 260                 | 260    |
| 1.6 to 2.5             | 260          | 250                 | 245    |
| > 2.5                  | 250          | 245                 | 245    |

#### Table 8.Lead-free process (from J-STD-020C)

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 19.



For further information on temperature profiles, refer to application note AN10365 "Surface mount reflow soldering description".

#### 15.3.1 Stand off

The stand off between the substrate and the chip is determined by:

- The amount of printed solder on the substrate
- The size of the solder land on the substrate

• The bump height on the chip

The higher the stand off, the better the stresses are released due to TEC (Thermal Expansion Coefficient) differences between substrate and chip.

#### 15.3.2 Quality of solder joint

A flip-chip joint is considered to be a good joint when the entire solder land has been wetted by the solder from the bump. The surface of the joint should be smooth and the shape symmetrical. The soldered joints on a chip should be uniform. Voids in the bumps after reflow can occur during the reflow process in bumps with high ratio of bump diameter to bump height, i.e. low bumps with large diameter. No failures have been found to be related to these voids. Solder joint inspection after reflow can be done with X-ray to monitor defects such as bridging, open circuits and voids.

#### 15.3.3 Rework

In general, rework is not recommended. By rework we mean the process of removing the chip from the substrate and replacing it with a new chip. If a chip is removed from the substrate, most solder balls of the chip will be damaged. In that case it is recommended not to re-use the chip again.

Device removal can be done when the substrate is heated until it is certain that all solder joints are molten. The chip can then be carefully removed from the substrate without damaging the tracks and solder lands on the substrate. Removing the device must be done using plastic tweezers, because metal tweezers can damage the silicon. The surface of the substrate should be carefully cleaned and all solder and flux residues and/or underfill removed. When a new chip is placed on the substrate, use the flux process instead of solder on the solder lands. Apply flux on the bumps at the chip side as well as on the solder pads on the substrate. Place and align the new chip while viewing with a microscope. To reflow the solder, use the solder profile shown in application note *AN10365 "Surface mount reflow soldering description"*.

#### 15.3.4 Cleaning

Cleaning can be done after reflow soldering.

### 16. Abbreviations

| Table 9. | Abbreviations                     |
|----------|-----------------------------------|
| Acronym  | Description                       |
| APA      | Audio Precision Analyzer          |
| CODEC    | compressor-decompressor           |
| DAP      | Die Attach Paddle                 |
| DUT      | Device Under Test                 |
| DVD      | Digital Video Disc                |
| EMI      | ElectroMagnetic Interference      |
| ESR      | Equivalent Series Resistance      |
| FCC      | Federal Communications Commission |
| FFT      | Fast Fourier Transform            |
| IC       | Integrated Circuit                |

# SA58672

#### 3.0 W mono class-D audio amplifier

| Table 9. | Abbreviations continued       |
|----------|-------------------------------|
| Acronym  | Description                   |
| LC       | inductor-capacitor filter     |
| LSB      | Least Significant Bit         |
| MP3      | MPEG-1 audio layer 3          |
| MSB      | Most Significant Bit          |
| PC       | Personal Computer             |
| PCB      | Printed-Circuit Board         |
| PDA      | Personal Digital Assistant    |
| PSRR     | Power Supply Rejection Ratio  |
| PWM      | Pulse Width Modulator         |
| RF       | Radio Frequency               |
| USB      | Universal Serial Bus          |
| WLCSP    | Wafer Level Chip-Size Package |

# 17. Revision history

|                |                                         | <b>B</b> ( <b>1</b> ) ) ) )                 | <b>A 1</b>                 | <u> </u>     |  |
|----------------|-----------------------------------------|---------------------------------------------|----------------------------|--------------|--|
| Document ID    | Release date                            | Data sheet status                           | Change notice              | Supersedes   |  |
| SA58672_4      | 20090608                                | Product data sheet                          | -                          | SA58672_3    |  |
| Modifications: | • Table 3 "Lim                          | iting values":                              |                            |              |  |
|                | – Symbol                                | changed from " $V_{esd}$ " to " $V_{ESD}$ " |                            |              |  |
|                | <ul> <li>V<sub>ESD</sub> Mir</li> </ul> | n value for human body model                | changed from "±2000 V"     | to "±2500 V" |  |
|                | <ul> <li>V<sub>ESD</sub> Mir</li> </ul> | n value for machine model cha               | anged from "±200 V" to "±1 | 100 V"       |  |
|                | <ul> <li>Added V</li> </ul>             | ESD charged-device model sp                 | ecification                |              |  |
| SA58672_3      | 20090421                                | Product data sheet                          | -                          | SA58672_2    |  |
| SA58672_2      | 20090223                                | Product data sheet                          | -                          | SA58672_1    |  |
| SA58672 1      | 20080710                                | Product data sheet                          | _                          |              |  |

# **18. Legal information**

#### 18.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### **18.2 Definitions**

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

#### **18.3 Disclaimers**

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental

# damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

#### 18.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

# **19. Contact information**

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

# SA58672

3.0 W mono class-D audio amplifier

### 20. Contents

founded by

**PHILIPS** 

| 1                  | General description 1                              |
|--------------------|----------------------------------------------------|
| 2                  | Features 1                                         |
| 3                  | Applications 2                                     |
| 4                  | Ordering information 2                             |
| 5                  | Block diagram 2                                    |
| 6                  | Pinning information                                |
| 6.1                | Pinning                                            |
| 6.2                | Pin description 4                                  |
| 7                  | Limiting values 4                                  |
| 8                  | Static characteristics                             |
| 9                  | Dynamic characteristics                            |
| 10                 | Typical characterization curves                    |
| 11                 | Application information                            |
| 11.1               | Power supply decoupling considerations 13          |
| 11.2               | Voltage gain                                       |
| 11.3               | Input capacitor selection                          |
| 11.4               | PCB layout considerations 14                       |
| 11.5               | Evaluation demo board                              |
| 11.6               | Filter-free operation and ferrite bead filters 15  |
| 11.7               | Efficiency and thermal considerations 16           |
| 11.8               | Additional thermal information                     |
| 12                 | Test information 17                                |
| 12.1               | Test setup for typical characterization curves. 17 |
| 13                 | Package outline 18                                 |
| 14                 | Soldering of SMD packages 20                       |
| 14.1               | Introduction to soldering 20                       |
| 14.2               | Wave and reflow soldering 20                       |
| 14.3               | Wave soldering                                     |
| 14.4               | Reflow soldering 21                                |
| 15                 | Soldering of WLCSP packages 22                     |
| 15.1               | Introduction to soldering WLCSP packages 22        |
| 15.2               | Board mounting 22                                  |
| 15.3               | Reflow soldering                                   |
| 15.3.1             | Stand off                                          |
| 15.3.2<br>15.3.3   | Quality of solder joint24Rework24                  |
| 15.3.4             | Cleaning                                           |
| 16.0. <del>4</del> | Abbreviations                                      |
| 17                 | Revision history                                   |
| 18                 | Legal information                                  |
| 18.1               | -                                                  |
| 18.1               | Data sheet status                                  |
| 18.3               | Disclaimers                                        |
| 18.4               | Trademarks                                         |
| - · ·              |                                                    |

| 19 | Contact information | 26 |
|----|---------------------|----|
| 20 | Contents            | 27 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP B.V. 2009.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 8 June 2009 Document identifier: SA58672\_4