### High-Performance Fractional-N DI DT. Frequency Synthesizer

# **ICS8430002**

### **DATA SHEET**

### **General Description**



The ICS8430002 is a general purpose, highperformance, fractional-n LVPECL frequency synthesizer which can generate frequencies for a wide variety of applications with output frequency step sizes of <10ppm. The ICS8430002 has a 2:1 input

Multiplexer from which either a crystal input or a differential input can be selected. The differential input can be wired to accept single-ended signals (see the applications section of this datasheet).

Each of the differential LVPECL outputs has an output divider which can be independently set so that two different frequencies can be generated. Additionally, each LVPECL output pair has a dedicated power supply pin so the outputs can run at 3.3V or 2.5V. The ICS8430002 also supplies a buffered copy of the reference clock or crystal frequency on the single-ended REF\_OUT pin which can be enabled or disabled (disabled by default). The output frequency can be programmed using either a serial or parallel programming interface.

The device features a fractional feedback divider with a 6-bit integer and 12-bit fractional value. The minimum step value of the feedback divider is 1/4096.

### **Features**

- **ï** 6-Bit Integer and 12-Bit Fractional Feedback Divider
- **ï** Dual differential 3.3V LVPECL outputs which can be set independently for either 3.3V or 2.5V
- **ï** 2:1 Input Mux: One differential input One crystal oscillator interface
- **ï** PCLK, nPCLK pair can accept the following differential input levels: LVPECL, CML, SSTL
- **ï** Output frequency range: 30.625MHz to 640MHz
- **ï** Crystal input frequency range: 12MHz to 40MHz
- **ï** VCO range: 490MHz to 650MHz
- Parallel or serial interface for programming feedback divider and output dividers
- Supply voltage modes: Core/Outputs: 3.3V/3.3V 3.3V/2.5V
- **ï** 0°C to 70°C ambient operating temperature
- **ï** Available in lead-free (RoHS 6) package

### **Pin Assignment**



# **Block Diagram**



### **Functional Description**

NOTE: The functional description that follows describes the operation using a 25MHz crystal or clock input. Valid PLL loop divider values for different crystal or clock input frequencies are defined in the Input Frequency Characteristics, Table 5, NOTE 1 and NOTE 2. When a crystal is being used, there is no pre-divider therefore set P  $= 1$  when referencing all following equations on this page.

The ICS8430002 features a fully integrated PLL and therefore requires no external components for setting the loop bandwidth. It has a 2:1 multiplexer from which either a crystal input or a differential input can be selected.

An external fundamental-mode quartz crystal can be used as the input to the on-chip crystal oscillator. The range of allowable crystal frequencies is 12MHz to 40MHz. When selected, the crystal frequency is the reference frequency input to the phase detector. The relationship between the VCO frequency, the crystal input frequency and the M divider (M) is as follows:

$$
F_{VCO} = XTAL \times M
$$

A differential input clock can also be used. (See the Application Information section for Wiring the Differential Input to Accept Single-Ended Levels.) The differential input is followed by a pre-divider that divides down the clock input frequency. This allows an equal or lower reference frequency for the phase detector. See Table 3C for available pre-divider values. The pre-divider value is set through the P[2:0] pins or by using the serial programming interface. The output frequency of the pre-divider is the reference frequency input to the phase detector. The input frequency range of the phase detector is 9MHz to 50MHz. The relationship between the VCO frequency, the clock input frequency, the pre-divider (P) and the M divider (M) is as follows:

$$
\mathrm{F}_{\mathrm{VCO}}\,=\,\frac{\mathrm{F_{IN}}}{\mathrm{P}}\times\mathrm{M}
$$



The phase detector and the M divider force the VCO output frequency to be M times the reference frequency by adjusting the VCO control voltage. The VCO of the PLL operates over a range of 490MHz to 650MHz. Note that for some values of M (either too high or too low), the PLL will not achieve lock.

Using a 25MHz input, the M value integer-only range is shown in Table 3B, Programmable VCO Frequency Table,  $P = \div 1$ . Valid M values for which the PLL will achieve lock for a 25MHz reference are defined as  $19.6 \le M \le 25.6$ . For different reference frequencies, the range of valid M values may be calculated as follows:

$$
\frac{490\,MHz}{F_{IN}/P} \leq M \leq \frac{650\,MHz}{F_{IN}/P}
$$

The output of the VCO is scaled by output dividers prior to being sent to each of the LVPECL output buffers. The output divider settings and output frequency ranges are shown in table 3D.

Combining all the values of input frequency, pre-divider setting, integer and fractional feedback divider settings, and output divider setting, the output frequency may be calculated. The frequency out is defined as follows:

$$
\mathrm{F_{OUT}} = \frac{\mathrm{F_{VCO}}}{\mathrm{N}} = \frac{\mathrm{F_{IN}}}{\mathrm{P}} \times \frac{\mathrm{M}}{\mathrm{N}}
$$

The fractional-n M divider is composed of a 6-bit integer portion and a 12-bit fractional portion. The decimal value obtained from these settings can be determined as follows:

$$
M = M_{INT} + \frac{M_{FRAC}}{4096}
$$

Where: $M_{INT}$  is the 6-bit integer portion

 $M<sub>FRAC</sub>$  is the 12-bit fractional portion

For a given required M divider, the value to program into the  $M<sub>FRAC</sub>$ register is calculated by taking the fractional portion and multiplying by 4096. For example, assuming a 25MHz crystal is being used, and the desired VCO frequency is 515.625 (to support ethernet with 64B/66B encoding) the feedback setting required would be 20.625. The integer portion of this number (20) is programed into the  $M<sub>INT</sub>$ register. The fractional portion (0.625) is multiplied by 4096. The result (2560) is programmed into the  $M_{FRAC}$  register. The full M divider setting is then:

$$
20 + \frac{2560}{4096} = 20.625
$$

The frequency step size in ppm can be calculated using the following:

$$
stepsize = \left| \frac{F_0 - F_1}{F_0} \right| \times 10^6 \text{ppm}
$$

Substituting the combined equation  $\frac{F_{IN}}{P} \times \frac{M}{N}$  for the F terms in the step size equation, the equation can be reduced to just the change in M values.  $\frac{F_{IN}}{P} \times \frac{M}{N}$  $\times \frac{M}{N}$ 

stepsize = 
$$
\left| \frac{M_0 - M_1}{M_0} \right| \times 1 \times 10^6
$$
ppm

Assuming a 25MHz reference frequency and a VCO frequency of 637.5MHz (which, with an output divider of 6 would give an output frequency of 106.25MHz, a common Fibre channel reference frequency), requires an M setting of 25.5 (the integer portion being 25 and the fractional portion being 2048/4096). If you decrease the fractional portion of the M divider by one bit (from 2048 to 2047), the frequency change in ppm is calculated by:

stepsize = 
$$
\frac{(25.5 - 25.499755859375)}{25.5} \times 1 \times 10^6 \text{ppm}
$$

Which, for these conditions, is a step size of 9.6 ppm.

The ICS8430002 supports either serial or parallel programming modes to program the P pre-divider, M feedback divider and N output divider, however the parallel interface can only program the integer portion of the feedback divider. The fractional portion of the feedback divider must be programmed serially. Figure 1 shows the timing diagram for each mode. In parallel mode, the nP\_LOAD input is

initially LOW. The data on the M, NA, and NB inputs are passed directly to the M divider and both N output dividers. On the LOW-to-HIGH transition of the nP\_LOAD input, the data is latched and the M and N dividers remain loaded until the next LOW transition on nP LOAD or until a serial event occurs. As a result, the M and Nx bits can be hardwired to set the M divider and Nx output divider to a specific default state that will automatically occur during power-up. The TEST output is LOW when operating in the parallel input mode.

Serial operation occurs when nP\_LOAD is HIGH and S\_LOAD is LOW. The shift register is loaded by sampling the S\_DATA bits with the rising edge of S\_CLOCK. The contents of the shift register are loaded into the P pre-divider, M divider and Nx output divider when S LOAD transitions from LOW-to-HIGH. The P pre-divider, M divider and Nx output divider values are latched on the HIGH-to-LOW transition of S\_LOAD. The serial mode can be used to program the P, M and Nx bits and test bits T1 and T0. The data bits are clocked in the following order as in the table below.



**Figure 1. Parallel & Serial Load Operations**

The internal registers T0 and T1 determine the state of the TEST output as follows:



# **Table 1. Pin Descriptions**

The function of the DS1, and DS0 bits is as follows:







NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

## **Table 2. Pin Characteristics**



## **Function Tables**

#### **Table 3A. Parallel and Serial Mode Function Table**



NOTE:  $L = LOW$ 

 $H = HIGH$ 

 $X = Don't care$ 

 $\uparrow$  = Rising edge transition

 $\downarrow$  = Falling edge transition

#### **Table 3B. Programmable VCO Frequency Function Table, P = ÷1**



NOTE 1: These M divide values and the resulting frequencies correspond to a crystal frequency of 25MHz.



1 1 0 5 1 1 1 25

#### **Table 3C. Programmable Pre Divider Function Table**

#### **Table 3D. Programmable Output Divider Function Table**



NOTE: "x" denotes Bank A or Bank B.

# **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the DC Characteristics or AC Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.



# **DC Electrical Characteristics**

**Table 4A. Power Supply DC Characteristics,**  $V_{CC} = 3.3V \pm 5\%$ ,  $V_{CCO_A} = V_{CCO_B} = V_{CCO_REF} = 3.3V \pm 5\%$  or 2.5V $\pm 5\%$ ,  $V_{EE}$  =0V,  $T_A$  = 0°C to 70°C

![](_page_8_Picture_210.jpeg)

![](_page_9_Picture_351.jpeg)

![](_page_9_Picture_352.jpeg)

NOTE 1: Output terminated with 50Ω to V<sub>CCO\_REF</sub>/2. See Parameter Measurement Information section. *Load Test Circuit diagrams.* NOTE 2: Output terminated with 50Ω to V<sub>CC</sub>/2. See Parameter Measurement Information section. *Load Test Circuit diagrams.* 

**Table 4C. LVPECL DC Characteristics,**  $V_{CC} = 3.3V \pm 5\%$ ,  $V_{CCO\_A} = V_{CCO\_B} = 3.3V \pm 5\%$  or 2.5V $\pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = 0$ °C to 70°C

![](_page_9_Picture_353.jpeg)

NOTE 1:  $V_{IL}$  should not be less than -0.3V.

NOTE 2: Common mode input voltage is defined as  $\mathsf{V}_{\mathsf{IH}}.$ 

NOTE 3: Outputs terminated with 50 $\Omega$  to V<sub>CCO\_A, \_B</sub> - 2V.

![](_page_10_Picture_231.jpeg)

![](_page_10_Picture_232.jpeg)

 $M = M_{INT} + M_{CALC}$ . The M value must be set for the VCO range to operate within the 490MHz - 650MHz range. When  $M_{\text{FRAC}} = 0$ , set bits DS1=0 and DS0 = 0

NOTE 1: Using the minimum crystal input frequency of 12MHz, valid values of M are 40.8333 ≤ M ≤ 54.1667. This means that M<sub>INT</sub> has a range of 40 ≤ M<sub>INT</sub> ≤ 54 assuming the M<sub>FRAC</sub> is used to meet the requirement 40.8333 ≤ M ≤ 54.1667. When used, adjust M<sub>FRAC</sub> to adjust the value of M according to the instructions on page 3. Using the maximum crystal input frequency of 40MHz, valid values of M are 12.25  $\leq$  M  $\leq$ 16.25. This means that M<sub>INT</sub> has a range of 12 ≤ M<sub>INT</sub> ≤ 16.25 assuming the M<sub>FRAC</sub> is used to meet the requirement 12.25 ≤ M ≤16.25. When used, adjust  $M<sub>FRAC</sub>$  to adjust the value of M according to the instructions on page 3.

NOTE 2: Using the PCLK/nPCLK input frequency of 9MHz, when the pre-divider = 1, valid values of M are 54.4444  $\leq M_{\text{INT}} \leq 58$ . This means that M<sub>INT</sub> has a range of 54 ≤ M<sub>INT</sub> ≤ 58 assuming the M<sub>FRAC</sub> is used to meet the requirement 54.4444 ≤ M ≤ 58. M<sub>INT</sub> must not be set higher than 58. Using the PCLK/nPCLK input frequency of 50MHz, when the pre-divider = 1, valid values of M are 10  $\leq M \leq 13$ . This means that  $M_{INT}$ has a range of 10 ≤ M<sub>INT</sub> ≤ 13 assuming the M<sub>FRAC</sub> is used to meet the requirement 10 ≤ M ≤ 13. M<sub>INT</sub> must not be set lower than 10.

#### **Table 6. Crystal Characteristics**

![](_page_10_Picture_233.jpeg)

# **AC Electrical Characteristics**

**Table 7. AC Characteristics,**  $V_{CC} = V_{CCO_A} = V_{CCO_B} = V_{CCO_CREF} = 3.3V \pm 5%$  or 2.5V $\pm 5%$ ,  $V_{EE} = 0V$ ,  $T_A = 0°C$  to 70°C

![](_page_11_Picture_290.jpeg)

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. Device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE: See Parameter Measurement Information section.

NOTE 1:This parameter is defined in accordance with JEDEC Standard 65.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the differential cross points.

### **Parameter Measurement Information**

![](_page_12_Figure_3.jpeg)

**3.3/3.3V LVPECL Output Load AC Test Circuit**

![](_page_12_Figure_5.jpeg)

**3.3/3.3V LVCMOS Output Load AC Test Circuit**

![](_page_12_Figure_7.jpeg)

**Differential Input Level**

![](_page_12_Figure_9.jpeg)

**3.3V/2.5V LVPECL Output Load AC Test Circuit**

![](_page_12_Figure_11.jpeg)

**3.3/2.5V LVCMOS Output Load AC Test Circuit**

![](_page_12_Figure_13.jpeg)

**Period Jitter**

# **Parameter Measurement Information, continued**

![](_page_13_Figure_3.jpeg)

**Cycle-to-Cycle Jitter**

![](_page_13_Figure_5.jpeg)

**LVPECL Output Duty Cycle/Pulse Width/Period**

![](_page_13_Figure_7.jpeg)

**LVPECL Output Skew**

![](_page_13_Figure_9.jpeg)

**LVPECL Output Rise/Fall Time**

# **Application Information**

# **Power Supply Filtering Technique**

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The ICS8430002 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{CC}$ ,  $V_{CCA}$  and  $V_{CCO}$  x should be individually connected to the power supply plane through vias, and 0.01µF bypass capacitors should be used for each pin. Figure 2 illustrates this for a generic  $V_{CC}$  pin and also shows that  $V_{CCA}$ requires that an additional 10Ω resistor along with a 10 $\mu$ F bypass capacitor be connected to the  $V_{CCA}$  pin.

![](_page_14_Figure_5.jpeg)

**Figure 2. Power Supply Filtering**

### **Wiring the Differential Input to Accept Single-Ended Levels**

Figure 3 shows how the differential input can be wired to accept single ended levels. The reference voltage  $V_{\text{R}}$ EF =  $V_{\text{CC}}/2$  is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and  $V_{CC}$  = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609.

![](_page_14_Figure_9.jpeg)

**Figure 3. Single-Ended Signal Driving Differential Input**

### **Crystal Input Interface**

The ICS8430002 has been characterized with 18pF parallel resonant crystals. The capacitor values, C1 and C2, shown in Figure 4 below were determined using an 18pF parallel resonant crystal and were chosen to minimize the ppm error. These same capacitor values will

![](_page_15_Figure_4.jpeg)

**Figure 4. Crystal Input Interface**

**LVCMOS to XTAL Interface**

The XTAL\_IN input can accept a single-ended LVCMOS signal through an AC coupling capacitor. A general interface diagram is shown in Figure 5. The XTAL\_OUT pin can be left floating. The input edge rate can be as slow as 10ns. For LVCMOS inputs, it is recommended that the amplitude be reduced from full swing to half swing in order to prevent signal interference with the power rail and to reduce noise. This configuration requires that the output impedance of the driver (Ro) plus the series resistance (Rs) equals

the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most 50Ω applications, R1 and R2 can be 100Ω. This can also be accomplished by removing R1 and making R2 50Ω. By overdriving the crystal oscillator, the device will be functional, but note, the device performance is guaranteed by using a quartz crystal.

![](_page_15_Figure_9.jpeg)

**Figure 5. General Diagram for LVCMOS Driver to XTAL Input Interface**

tune any 18pF parallel resonant crystal over the frequency range and other parameters specified in this data sheet. The optimum C1 and C2 values can be slightly adjusted for different board layouts.

### **LVPECL Clock Input Interface**

The PCLK /nPCLK accepts LVPECL, CML, SSTL and other differential signals. Both  $V_{SWING}$  and  $V_{OH}$  must meet the  $V_{PP}$  and  $V_{CMB}$  input requirements. Figures 6A to 6E show interface examples for the PCLK/nPCLK input driven by the most common driver types.

![](_page_16_Figure_4.jpeg)

**Figure 6A. PCLK/nPCLK Input Driven by an Open Collector CML Driver**

![](_page_16_Figure_6.jpeg)

**Figure 6C. PCLK/nPCLK Input Driven by a 3.3V LVPECL Driver**

![](_page_16_Figure_8.jpeg)

**Figure 6E. PCLK/nPCLK Input Driven by an SSTL Driver**

The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements.

![](_page_16_Figure_11.jpeg)

**Figure 6B. PCLK/nPCLK Input Driven by a Built-In Pullup CML Driver**

![](_page_16_Figure_13.jpeg)

**Figure 6D. PCLK/nPCLK Input Driven by a 3.3V LVPECL Driver with AC Couple**

# **Recommendations for Unused Input and Output Pins**

#### **Inputs:**

#### **Crystal Inputs**

For applications not requiring the use of the crystal oscillator input, both XTAL\_IN and XTAL\_OUT can be left floating. Though not required, but for additional protection, a 1kΩ resistor can be tied from XTAL\_IN to ground.

#### **PCLK/nPCLK Inputs**

For applications not requiring the use of the differential input, both PCLK and nPCLK can be left floating. Though not required, but for additional protection, a 1kΩ resistor can be tied from PCLK to ground.

#### **LVCMOS Control Pins**

All control pins have internal pullups or pulldowns; additional resistance is not required but can be added for additional protection. A 1kΩ resistor can be used.

### **Outputs:**

#### **TEST Output**

The unused TEST output can be left floating. There should be no trace attached.

#### **LVCMOS Output**

All unused LVCMOS output can be left floating. There should be no trace attached.

#### **LVPECL Outputs**

All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.

### **Termination for 3.3V LVPECL Outputs**

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

The differential outputs are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive 50Ω

![](_page_17_Figure_20.jpeg)

**Figure 7A. 3.3V LVPECL Output Termination Figure 7B. 3.3V LVPECL Output Termination**

transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. Figures 7A and 7B show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.

![](_page_17_Figure_23.jpeg)

## **Termination for 2.5V LVPECL Outputs**

Figure 8A and Figure 8B show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating 50 $\Omega$ to  $V_{CC}$  – 2V. For  $V_{CCO}$  = 2.5V, the  $V_{CCO}$  – 2V is very close to ground

![](_page_18_Figure_4.jpeg)

**Figure 8A. 2.5V LVPECL Driver Termination Example**

![](_page_18_Figure_6.jpeg)

**Figure 8C. 2.5V LVPECL Driver Termination Example**

level. The R3 in Figure 8B can be eliminated and the termination is shown in Figure 8C.

![](_page_18_Figure_9.jpeg)

**Figure 8B. 2.5V LVPECL Driver Termination Example**

### **Schematic Example**

Figure 9 shows an example of ICS8430002 application schematic. In this example, the device is operated at  $V_{cc}$  =  $V_{\text{CCO}}$  = 3.3V. The device are be driven by a crystal, LVCMOS or LVPECL input sources. The 18pF parallel resonant 25MHz crystal is used. The  $C1 = 27pF$  and  $C2 = 27pF$  are recommended for frequency accuracy. For different board

layout, the C1 and C2 may be slightly adjusted for optimizing frequency accuracy. For the LVPECL output drivers, only two termination examples are shown in this schematic. Additional termination approaches are shown in the LVPECL Termination Application Note.

![](_page_19_Figure_5.jpeg)

**Figure 9. ICS8430002 Schematic Example**

### **Power Considerations**

This section provides information on power dissipation and junction temperature for the ICS8430002. Equations and example calculations are also provided.

#### **1. Power Dissipation.**

The total power dissipation for the ICS8430002 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{CC} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> =  $V_{CC}$ <sub>MAX</sub>  $*$  I<sub>EE</sub><sub>MAX</sub> = 3.465V  $*$  182mA = **630.63mW**
- Power (LVPECL outputs)<sub>MAX</sub> = 30mW/Loaded Output pair
- Power (LVPECL output) = 2 \* 30mW = **60mW**

#### **LVCMOS Output Power Dissipation**

- Output Impedance  $R_{\text{OUT}}$  Power Dissipation due to Loading 50 $\Omega$  to V<sub>DDO</sub>/2 Output Current  $I_{\text{OUT}} = V_{\text{DDO MAX}} / [2 * (50Ω + R_{\text{OUT}})] = 3.465V / [2 * (50Ω + 7Ω)] = 30.4mA$
- Power Dissipation on the  $R_{\text{OUT}}$  per LVCMOS output Power  $(R_{\text{OUT}}) = R_{\text{OUT}} * (I_{\text{OUT}})^2 = 7\Omega * (30.4 \text{mA})^2 = 6.47 \text{mW per output}$

#### **Total Power Dissipation**

- **Total Power**
	- = Power (core) + Power (LVPECL output) + Power ( $R_{OUT}$ ) = 630.63mW + 60mW + 6.47mW **= 697.1mW**

#### **2. Junction Temperature.**

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS devices is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

 $Ti =$  Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_A$  = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 65.7°C/W per Table 8 below.

Therefore, Tj for an ambient temperature of 70°C with all outputs switching is:

 $70^{\circ}$ C + 0.697W  $*$  65.7°C/W = 115.8°C. This is below the limit of 125°C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board.

#### **Table 8. Thermal Resistance** θJA **for 48 Lead TQFP, Forced Convection**

![](_page_20_Picture_271.jpeg)

#### **3. Calculations and Equations.**

The purpose of this section is to calculate the power dissipation for the LVPECL output pair.

LVPECL output driver circuit and termination are shown in Figure 10.

![](_page_21_Figure_5.jpeg)

**Figure 10. LVPECL Driver Circuit and Termination**

To calculate worst case power dissipation into the load, use the following equations which assume a 50Ω load, and a termination voltage of  $V_{CCO} - 2V$ .

- For logic high,  $V_{OUT} = V_{OH\_MAX} = V_{CCO\_MAX} 0.9V$  $(V_{\text{CCO\_MAX}} - V_{\text{OH\_MAX}}) = 0.9V$
- $\bullet$  For logic low,  $\mathsf{V}_{\mathsf{OUT}} = \mathsf{V}_{\mathsf{OL\_MAX}} = \mathsf{V}_{\mathsf{CCO\_MAX}} 1.7\mathsf{V}$ (VCCO\_MAX – VOL\_MAX) = **1.7V**

Pd\_H is power dissipation when the output drives high.

Pd\_L is the power dissipation when the output drives low.

Pd\_H = [(V<sub>OH\_MAX</sub> – (V<sub>CCO\_MAX</sub> – 2V))/R<sub>L</sub>] \* (V<sub>CCO\_MAX</sub> – V<sub>OH\_MAX</sub>) = [(2V – (V<sub>CCO\_MAX</sub> – V<sub>OH\_MAX</sub>))/R<sub>L</sub>] \* (V<sub>CCO\_MAX</sub> – V<sub>OH\_MAX</sub>) = [(2V – 0.9V)/50Ω] \* 0.9V = **19.8mW**

Pd\_L = [(V<sub>OL\_MAX</sub> – (V<sub>CCO\_MAX</sub> – 2V))/R<sub>L</sub>] \* (V<sub>CCO\_MAX</sub> – V<sub>OL\_MAX</sub>) = [(2V – (V<sub>CCO\_MAX</sub> – V<sub>OL\_MAX</sub>))/R<sub>L]</sub> \* (V<sub>CCO\_MAX</sub> – V<sub>OL\_MAX</sub>) = [(2V – 1.7V)/50Ω] \* 1.7V = **10.2mW**

Total Power Dissipation per output pair = Pd\_H + Pd\_L = **30mW**

# **Reliability Information**

#### **Table 9.** θJA **vs. Air Flow Table for a 48 Lead LQFP**

![](_page_22_Picture_46.jpeg)

### **Transistor Count**

The transistor count for ICS8430002 is: 7495

# **Package Outline and Package Dimensions**

### **Package Outline - Y Suffix for 48 Lead LQFP**

![](_page_23_Figure_4.jpeg)

#### **Table 10. Package Dimensions for 48 Lead LQFP**

![](_page_23_Picture_142.jpeg)

Reference Document: JEDEC Publication 95, MS-026

## **Ordering Information**

#### **Table 11. Ordering Information**

![](_page_24_Picture_63.jpeg)

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications, such as those requiring extended temperature ranges, high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

# **Revision History Sheet**

![](_page_25_Picture_78.jpeg)

![](_page_26_Picture_2.jpeg)

6024 Silver Creek Valley Road San Jose, California 95138

#### **Sales**

800-345-7015 (inside USA) +408-284-8200 (outside USA) Fax: 408-284-2775 www.IDT.com/go/contactIDT

#### **Technical Support**

netcom@idt.com +480-763-2056

DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT's sole discretion. All information in this doc including descriptions of product features and performance, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not c

IDT's products are not intended for use in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone product in such a manner does so at their own risk, absent an express, written agreement by IDT.

Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective party owners.