



# **Le79555** *Subscriber Line Interface Circuit* **VE580 Series**

# <span id="page-0-0"></span>**APPLICATIONS**

**Ideal for high-density, low-power linecard applications**

#### <span id="page-0-1"></span>**FEATURES**

- Control states: Active, Reverse Polarity, Tip Open, **Ringing, Standby, and Open Circuit**
- **Low Standby power**
- $-40$  to  $-58$  V battery operation
- **On-hook transmission**
- Two-wire impedance set by single external impedance
- **Programmable constant-current feed**
- Low Off-Hook Active Overhead Voltage
- **Programmable loop-detect threshold**
- Ground-start detector
- **Programmable ring-trip detect threshold**
- **No -5 V supply required**
- **Three on-chip relay drivers and relay snubbers, one ringing and two general purpose**
- Tip Open state for ground-start lines
- On-chip switching regulator for Low power dissipation
- **Supports 30 mA for Active, Normal, and Reverse Polarity operation**

# <span id="page-0-5"></span>**ORDERING INFORMATION**



- *1. The green package meets RoHS Directive 2002/95/EC of the European Council to minimize the environmental impact of electrical equipment.*
- *2. For delivery using a tape and reel packing system, add a "T" suffix to the OPN (Ordering Part Number) when placing an order.*

#### <span id="page-0-2"></span>**DESCRIPTION**

The Le79555 device, part of the Zarlink VoiceEdge™ family VE580 series of devices, was designed for high-density POTS applications requiring a power saving, small footprint SLIC device. The new SLIC device fulfills today's requirements for POTS linecard markets requiring a balance of highperformance cost-effective silicon components. The Le79555 device delivers economical linecard solutions by offering power and space savings to linecard designers. The on-chip switching regulator allows for power dissipation to be minimized for the entire system. Another benefit is that the device is offered in a reduced footprint package type, a 44-pin TQFP. This small footprint saves designers board space, thus increasing the density or number of lines on the board.

Zarlink offers a range of compatible  $SLAC^M$  devices providing a complete line circuit that can be optimized for varying requirements. The SLIC device is designed to operate with a range of SLAC devices from low cost, nonprogrammable to more advanced, highly programmable options viable for a range of applications.

# <span id="page-0-3"></span>**RELATED LITERATURE**

- 080125 SLIC Switcher Circuit Application Note
- 080725 Le79555 Switching Regulator Applications
- **080753 Le58QL02/021/031 QLSLAC™ Data Sheet**
- 080754 Le58QL061/063 QLSLAC<sup>™</sup> Data Sheet

#### <span id="page-0-4"></span>**BLOCK DIAGRAM**





# **TABLE OF CONTENTS**



# <span id="page-2-0"></span>**PRODUCT DESCRIPTION**

The Le79555 device is designed for short loop and long loop high-density POTS applications requiring a power saving, small footprint SLIC. The Le79555 device boasts increased power savings over Zarlink's other POTS solutions by using an internal switching regulator for each channel to enhance system power management. The switching regulator eliminates the need for a second voltage supply, commonly required for SLIC devices in POTS applications. Such elimination passes on board space and cost savings to the designers. Thus, the smaller footprint and added features of the Le79555 device allows customers to amortize the cost of common hardware across more channels and increase the line density per board. Additionally, the Le79555 device gives line card designers a simple control interface that supports six control states: Active, Ringing, Standby, Disconnect, Reverse Polarity, and Tip Open. The Le79555 device is a low cost, high performance device providing key features required for POTS markets worldwide, including: low power dissipation and ground key detection, as well as all of the features offered currently by Zarlink's Transformer SLIC family, Le7920/22.

## <span id="page-2-1"></span>**BLOCK DESCRIPTIONS**

#### <span id="page-2-2"></span>**Two-Wire Interface**

The two-wire interface provides DC current and sends voice signals to a telephone apparatus connected to the line card with a two-wire line. The two-wire interface also receives the returning voice signals from the telephone.

#### <span id="page-2-3"></span>**Ground Detector**

The ground detector block performs ground start and ground key detection, as well as automatically detects a ring-ground fault. Therefore, when the longitudinal current is greater than the ground key detector threshold, IGK, in either Active, Standby, or Tip Open, the  $\overline{DET}$  will go low. Note that when the device is in Active or Standby,  $\overline{DET}$  may be an indication of off-hook, ground fault, or both.

#### <span id="page-2-4"></span>**Signal Transmission**

The RSN input current controls the receive current sent to the two-wire interface. The AC line voltage is sensed by differential amplifiers between the A and HPA leads, and between HPB and B leads. The outputs of these amplifiers are equal to the AC metallic components of the line voltages. The transmission circuit also contains a longitudinal feedback circuit to shunt longitudinal signals to a DC bias voltage. The longitudinal feedback does not affect metallic signals.

#### <span id="page-2-5"></span>**Power Feed Controller**

The power feed controller has three sections: (1) the battery feed circuit, (2) the reverse polarity circuit, and (3) the bias circuit. The battery feed circuit regulates the amount of DC current and voltage supplied to the telephone over a wide range of loop resistance. The reverse polarity circuit provides the capability to reverse the loop current for pay telephone key pad disable and other applications. The bias circuit provides a reference voltage, which is offset from the subscriber line voltage. The reference voltage controls the switched mode regulator, which minimizes SLIC power consumption by providing the minimum supply voltage needed by the line drivers for proper operation.

#### <span id="page-2-6"></span>**Switching Regulator**

A switching regulator function is implemented on the chip with a few external components. The power feed controller generates a reference voltage which is the minimum voltage required to feed the output line amplifiers. The efficiency of the switching regulator (>80%) minimizes both the on-chip power dissipation and the system power dissipation. This is particularly important for short loops operating at high currents which otherwise cause high power dissipation.

#### <span id="page-2-7"></span>**Input Decoder and Control**

The input decoder and control block provides a means for a microprocessor or SLAC IC to control such system functions as line activate, on-hook transmission, ringing, and reverse polarity. The input decoder and control block has TTL-compatible inputs, which set the operating states of the SLIC. It also provides the supervision signal sent back to the controller.

### <span id="page-2-8"></span>**Off-Hook Detector**

The most important loop monitoring function is off-hook detection. The two-wire interface produces a current equal in magnitude to the loop current divided by a constant, and sends it out on the RD pin. An external resistor and capacitor (RD and CD) connect the RD pin to ground. The value of the voltage across resistor  $R_D$  is proportional to the current leaving the RD pin times the value of  $R_D$ . The  $\overline{DET}$  pin will show a logic Low when this voltage rises above a threshold.

# <span id="page-3-0"></span>**Ring-Trip Detector**

During the Ringing state, the DA pin is more positive than the DB pin, and the DET pin will show high to indicate the on hook. When an off hook condition occurs, the DB pin becomes more positive than the DA pin, and the  $\overline{\text{DET}}$  pin will go low to indicate an off-hook.

## <span id="page-3-1"></span>**Ring Relay Driver**

The ring relay driver is active only in the Ringing state.

#### <span id="page-3-2"></span>**Relay Driver**

A relay driver is activated by logic Low at either input pin, D1, or D2. D1 controls relay driver RYOUT1; D2 controls relay driver RYOUT2.

## <span id="page-4-0"></span>**CONNECTION DIAGRAMS**



#### *Note:*

- *1. Pin 1 is marked for orientation.*
- *2. N/C = No Connect*
- *3. RSVD = Reserved*
- *4. QFN package only there is VBAT potential on the exposed pad. Do not connect to GND pin.*

# <span id="page-5-0"></span>**PIN DESCRIPTIONS**



# <span id="page-6-0"></span>**ELECTRICAL CHARACTERISTICS**

### <span id="page-6-1"></span>**Absolute Maximum Ratings**

Stresses greater than those listed under *Absolute Maximum Ratings* can cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods can effect device reliability.



#### *Notes:*

*Thermal limiting circuitry on-chip will shut down the circuit at a junction temperature of about 165*° *C. Operation above 145*° *C junction temperature may degrade device reliability.*

*The thermal performance of a thermally enhanced package is assured through optimized printed circuit board layout. Specified performance requires that the exposed thermal pad be soldered to an equally sized exposed copper surface, which, in turn, conducts heat through multiple vias to a large internal copper plane.*

#### **Package Assembly**

Green package devices are assembled with enhanced, environmental compatible lead-free, halogen-free, and antimony-free materials. The leads possess a matte-tin plating which is compatible with conventional board assembly processes or newer leadfree board assembly processes. The peak soldering temperature should not exceed 245°C during printed circuit board assembly.

Refer to IPC/JEDEC J-Std-020B Table 5-2 for the recommended solder reflow temperature profile.

#### <span id="page-6-2"></span>**Operating Ranges**

Zarlink guarantees the performance of this device over commercial (0 to 70º C) and industrial (-40 to 85ºC) temperature ranges by conducting electrical characterization over each range and by conducting a production test with single insertion coupled to periodic sampling. These characterization and test procedures comply with section 4.6.2 of Bellcore GR-357-CORE Component Reliability Assurance Requirements for Telecommunications Equipment.



# <span id="page-7-0"></span>**SPECIFICATIONS**

Refer to **Figure 9, on page 16** for the Le79555 test circuit specifications.

# <span id="page-7-1"></span>**Transmission Performance**



# <span id="page-7-2"></span>**Longitudinal Capability**

## (See Figure 6.)



# <span id="page-7-3"></span>**Idle Channel Noise**



# <span id="page-8-0"></span>**Insertion Loss and Balance Return Signal**

## (See Figure 4 and Figure 5.)



# <span id="page-8-1"></span>**Line Characteristics**



# <span id="page-8-2"></span>**Power Supply Rejection Ratio**



# <span id="page-9-0"></span>**Power Dissipation**



# <span id="page-9-1"></span>**Supply Currents**



# <span id="page-9-2"></span>**RFI Rejection**



# <span id="page-9-3"></span>**Receive Summing Node (RSN)**



# <span id="page-9-4"></span>**Logic Inputs**

(C3-C1, D2-D1, and CHCLK)



# <span id="page-9-5"></span>**Logic Output DET**



# <span id="page-9-6"></span>**Ring-Trip Detector Input**

(DA, DB)



#### <span id="page-10-0"></span>**Loop Detector**



### <span id="page-10-1"></span>**Relay Driver Output**

#### (RINGOUT, RYOUT1, RYOUT2)



#### **Figure 1. Relay Driver Schematic**



- *1. Unless otherwise noted, RL = 600* Ω. *Also, refer to the Le79555 device test circuit in* Figure 9, on page 16*.*
- *2.*
	- *a) Overload level is defined as THD = 1%.*
	- *b) Overload level is defined as THD = 1.5%.*
- *3. Balance return signal is the signal generated at VTX by VRX. This specification assumes that the two-wire, AC-load impedance matches the programmed impedance.*
- *4. Not tested in production. This parameter is guaranteed by characterization or correlation to other tests.*
- *5. This parameter is tested at 1 kHz in production. Performance at other frequencies is guaranteed by characterization.*
- *6. Tested with 0* Ω *source impedance. 2 M*Ω *is specified for system design only.*
- *7. Group delay can be greatly reduced by using a Z<sup>T</sup> network such as that shown in* Figure 7*. The network reduces the group delay to less than 2 µs and increases 2WRL. The effect of group delay on line card performance also may be compensated for by synthesizing complex impedance with the QLSLAC™ device.*
- *8. Minimum current level guaranteed not to cause a false loop detect.*





*Note:*

*Ring ground detection in Tip Open is automatic. If longitudinal current is greater than IGK in Active, Standby, or Tip Open, the DET will go low. Therefore, if in Active or Standby, DET may be an indication of off hook, ground fault, or both.*

**Table 2. User-Programmable Components** 

| $Z_T = 250(Z_{2WIN} - 2R_F)$                                                                                                                                     | $Z_T$ is connected between the VTX and RSN pins. The fuse resistors are<br>$R_F$ , and $Z_{2WIN}$ is the desired 2-wire AC input impedance. When<br>computing $Z_T$ , the internal current amplifier pole and any external stray<br>capacitance between VTX and RSN must be taken into account. |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $Z_{\text{RX}} = \frac{Z_{\text{L}}}{G_{42\text{L}}}$ . $\frac{500Z_{\text{T}}}{Z_{\text{T}} + 250(Z_{\text{I}} + 2R_{\text{F}})}$                               | $Z_{RX}$ is connected from VRX to RSN. $Z_T$ is defined above, and $G_{421}$ is the<br>desired receive gain. $Z_1$ = Load Impedance, AD to BD.                                                                                                                                                  |
| $R_{DC1} + R_{DC2} = \frac{625}{I_{LOOP}}$<br>$C_{DC}$ = 1.5 ms $\cdot \frac{R_{DC1} + R_{DC2}}{R_{DC1} \cdot R_{DC2}}$                                          | $R_{DC1}$ , $R_{DC2}$ , and $C_{DC}$ form the network connected to the $R_{DC}$ pin. $R_{DC1}$<br>and $R_{DC2}$ are approximately equal. $I_{LOOP}$ is the desired loop current in<br>the constant-current region.                                                                              |
| $I_{T_{OFF}} = \frac{414}{R_D}$ , $I_{T_{ON}} = \frac{368}{R_D}$ , $C_D = \frac{0.5 \text{ ms}}{R_D}$<br>(IThreshold on to off hook) (IThreshold off to on hook) | $R_D$ and $C_D$ form the network connected from $R_D$ to AGND/DGND and $I_T$<br>is the threshold current between on-hook and<br>off-hook.                                                                                                                                                       |
| $C_{\text{CAS}} = \frac{1}{170 \text{ k}\Omega \cdot 2\pi \cdot f_c}$                                                                                            | $C_{\text{CAS}}$ is the regulator filter capacitor and $f_c$ is the desired filter cut-off<br>frequency.                                                                                                                                                                                        |
| $I_{\text{STANDBY}} = \frac{ V_{\text{BAT}}  - 3 \text{ V}}{400 \Omega + R_1}$                                                                                   | Standby loop current (resistive region).                                                                                                                                                                                                                                                        |

# Le79555 Data Sheet

# <span id="page-12-0"></span>**DC FEED CHARACTERISTICS**



#### **Figure 2. Load Line (Typical)**

#### *Regions:*

*1. Constant current region:* 

$$
V_{AB} = I_L R_L' = \frac{625}{R_{DC}} R_L'
$$
, where  $R_L' = R_L + 2R_F$ 

$$
R_{DC} = R_{DC1} + R_{DC2}
$$

*2. Battery tracking anti-sat:* 

$$
V_{AB} = |BAT| - V_{Diode} - 7.2 V - I_L(R_{DC}/210)
$$

#### **Figure 3. Feed Programming**



## <span id="page-13-0"></span>**TEST CIRCUIT SCENARIOS**









**Figure 6. Longitudinal Balance**



**Figure 7. Two-Wire Return Loss**



**Figure 8. RFI**



**Figure 9. Le79555 Engineering Test Circuit** 



#### <span id="page-16-0"></span>**APPLICATION CIRCUITS**



#### *Note:*

- *1. Please consult Zarlink representatives for details about the secondary protector.*
- *2. For CHCLK operation between 190 kHz and 290 kHz, L1 is recommended to be 2 mH. For CHCLK operation between 290 kHz and 600 kHz, L1 is recommended to be 1 mH.*



# <span id="page-18-0"></span>**LINE CARD PARTS LIST**

The following list defines the parts and part values required to meet target specification limits for one channel.



#### <span id="page-19-0"></span>**PHYSICAL DIMENSIONS**

#### <span id="page-19-1"></span>**44-Pin TQFP**



**44-Pin TQFP**

#### *Notes:*

*Packages may have mold tooling markings on the surface. These markings have no impact on the form, fit or function of the device. Markings will vary with the mold tool used in manufacturing.*

*BSC is an ANSI standard for basic centering. Dimensions are measured in millimeters.*

### <span id="page-20-0"></span>**32-Pin QFN (8x8)**





#### NOTES:

- 1. Dimensioning and tolerancing conform to ASME Y14.5M-1994.
- 2. All dimensions are in millimeters.  $\oplus$  is in degrees.
- 3. N is the total number of terminals.
- $\mathbb{A}$ . The Terminal #1 identifier and terminal numbering convention shall conform to JEP 95-1 and SSP-012. Details of the Terminal #1 identifier are optional, but must be located within the zone indicated. The Terminal #1 identifier may be either a mold or marked feature.
- $\sqrt{6}$ . Coplanarity applies to the exposed pad as well as the terminals.
- 6. Reference Document: JEDEC MO-220.
- $\Lambda$  Lead width deviates from the JEDEC MO-220 standard.

# **32-Pin QFN**

#### *Note:*

*Packages may have mold tooling markings on the surface. These markings have no impact on the form, fit or function of the device. Markings will vary with the mold tool used in manufacturing.*

# <span id="page-21-0"></span>**REVISION HISTORY**

# <span id="page-21-1"></span>**Revision A to B**

- Updated document format.
- In the "Features" section, the following changes were made:
	- Removed "(45 mW)" from Low standby power (since it's already in the specification).
	- − Changed battery voltage range from −16 V to −58 V to −40 V to −58 V.
	- Removed "(6.5 V)" from Low Off-Hook Active Overhead Voltage.
- In "Related Literature", added the "Introduction to the SLIC Family" application note.
- Added the 32-pin PLCC information to the Ordering Information and Absolute Maximum Ratings sections and added the connection diagram.
- Updated the Connection Diagram.
- Updated the Pin Description table to correct inconsistencies; added range for CHCLK.
- In the Electrical Characteristics table:
	- Updated the information in the Line Characteristics section on the Long Loops row and the VDC Accuracy row.
	- Deleted the Disconnect state information in the Power Dissipation and Supply Currents sections.
- In "Specifications", the following changes were made:
	- ñ Added a column for performance grade in the Longitudinal Capability and Insertion Loss and Balance Return Signal tables.
	- Changed test circuit reference in the Longitudinal Capability table
	- Updated the Insertion Loss and Balance Return Signal table.
	- $-$  In the Line Characteristics table, I<sub>L</sub> Standby state test conditions, changed the equation to R<sub>L</sub> = 2.5 k.
	- In the Line Characteristics table, added spec for Overhead Voltage.
	- $-$  Made changes to test conditions for I<sub>L</sub>, Long Loops, Active State; KDC (V<sub>DC</sub> Accuracy); VAB, Open Circuit voltage in the Line Characteristics table.
	- Added value for CHCLK in Note 1.
- In the "DC Feed Characteristics" section, revised equations in notes and updated DC Feed Characteristics graphic.
- Changed the equation for  $Z_{RX}$  in the User-Programmable table
- Updated Engineering Test Circuit and Application Circuit graphics; added graphic for U4/Am79Q063
- Added Linecard Parts List page
- The physical dimension (PQT044) was added to the Physical Dimension section.

# <span id="page-21-2"></span>**Revision B to C**

- Removed current gain feature from the "Features" section
- Updated "Related Literature" section to include the QLSLAC data sheets
- In the "Ordering Information" table, added dashes before performance grades
- Removed package graphic from "Ordering Information" section
- Added OPNs for the QFN package in "Ordering Information"; added note regarding markings on QFN packages
- Edited "Block Descriptions" section
- In "Connection Diagrams," added pinout diagram for 32-pin QFN package; added notes regarding exposed pad and RSVD pin
- In the "Pin Descriptions" table, the following edits were made:
	- Updated the Pin Description table to correct inconsistencies
	- Edited the description of the RSN pin
	- Added range for CHCLK
	- Made minor edits to RSVD description
	- Added a sentence to the description for VDC
	- Added a row to describe the exposed pad
- In "Electrical Characteristics", "Absolute Maximum Ratings" table, the following was added:
	- Max power dissipation of 3.0 W for 32-pin QFN package
	- Thermal data for 32-pin QFN package
- Added a note regarding maximum power dissipation values under the Absolute Maximum Ratings table
- In the "Operating Ranges" table, changed the ambient temperature range to -40° to 85° C
- In "Specifications," the following changes were made:
	- "Transmission Performance" table, Overload level, edited test conditions; changed Min to 1.1; changed units to Vpk.
	- "Transmission Performance" table, THD, On-hook, edited test conditions; changed units to dB
	- "Longitudinal Capability" table, Longitudinal current per pin (A or B), added Note 4 to Note column
	- "Insertion Loss and Balance Return Signal" table, Gain Accuracy, 2-to-4 and 4-to-4 wire, changed Max from -5.82 to -5.87
	- "Insertion Loss and Balance Return Signal" table, deleted the Group delay row
	- "Line Characteristics" table, changed  $K_{DC}$  (V<sub>DC</sub> Accuracy) to  $K_{DC}$  (V<sub>DC</sub> Scaling)
	- "Line Characteristics" table, I<sub>L</sub>, Long Loops, Active state, edited the test conditions
	- "Line Characteristics" table,  $K_{DC}$  (V<sub>DC</sub> Scaling), edited the test conditions
	- ñ "Power Dissipation" table, changed the description "On-hook, Active, Polarity Reversal state" to "On-Hook Active state"
	- ñ "Power Dissipation" table, Changed Max value of Off-hook Active State from 380 mW to 400 mW
	- ñ "Supply Currents" table, added RL = Open to Open Circuit and Ringing test conditions; deleted references to Note 4
	- "Power Dissipation" table, On-hook Standby and On-hook Active, added RL = Open to test conditions
	- Changed "Power Supply Rejection Ratio" to "Power Supply Rejection Ratio at the Two-Wire Interface"
	- ñ "Power Dissipation" table, On-hook, Standby state, changed Max from 60 to 70
	- "Logic Inputs" table, added CHCLK as an input
	- "Logic Inputs" table, edited description of  $V_{\text{IH}}$ , Input High Voltage
	- "Logic Inputs" table, deleted row for  $V_{\text{IH}}$ , C3, CHCLK
	- "Logic Inputs" table, edited description of  $V_{II}$
	- "Logic Output DET" table, edited test conditions
	- "Loop Detector" table, changed "On threshold" to "Off-hook threshold"
	- "Loop Detector" table, changed "Off threshold" to "On-hook threshold"
	- Extensively edited Note 1; removed Figure 2, "AC Input Impedance Programming Network"
- Made minor formatting edits to SLIC Device Decoding table
- In "User-Programmable Components", the following changes were made:
	- $-$  Edited equations for  $I_{TON}$  and  $I_{TOFF}$
	- $-$  Edited equation for  $Z_{RX}$  and  $C_{CAS}$ .
- In "DC Feed Characteristics", edited Note 2
- In "Test Circuit Scenarios", the following changes were made:
	- $-$  Edited title of graphic "Four-to-Four-Wire Insertion Loss and Balance Return Signal"
	- Modified Longitudinal Balance graphic
	- Modified Two-Wire Return Loss graphic (changed CT1 from 120 pF to 180 pF)
	- Modified RFI graphic
	- Modified Le79555 test circuit graphic
- Modified Application Circuit graphic
- Added Note 2 to "Application Circuit" section
- Updated Linecard Parts List to reflect the updated application circuit

### <span id="page-22-0"></span>**Revision C1 to C2**

Formatting updates made

### <span id="page-22-1"></span>**Revision C2 to D1**

- ï Added green package OPNs to *[Ordering Information,](#page-0-5)* on page 1
- Added **Package Assembly**, on page 7

### <span id="page-22-2"></span>**Revision D1 to E1**

- ï Added "Packing" column and Note 2 to *[Ordering Information,](#page-0-5)* on page 1
- ï Updated 32QFN drawing in *[Physical Dimensions,](#page-19-0)* on page 20

### <span id="page-22-3"></span>**Revision E1 to F1**

Removed non-green OPNs, as well as all 1 and 3 dash grade options and 555-4QC and 555-4FQC

# <span id="page-23-0"></span>**Revision F1 to G1**

- **·** Modified *[Application Circuits,](#page-16-0) on page 17*
- **·** Modified *Line card Parts List*, on page 19

## <span id="page-23-1"></span>**Revision G2 to G3**

- ï Enhanced format of package drawings in *[Physical Dimensions,](#page-19-0)* on page 20
- Added new headers/footers due to Zarlink purchase of Legerity on August 3, 2007



## **For more information about all Zarlink products visit our Web Site at**

#### **www.zarlink.com**

Information relating to products and services furnished herein by Zarlink Semiconductor Inc. or its subsidiaries (collectively "Zarlink") is believed to be reliable.<br>However, Zarlink assumes no liability for errors that ma

This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part<br>of any order or contract nor to be regarded as a represe suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does<br>not necessarily include testing of all functions or paramete

Purchase of Zarlink's I2C components conveys a license under the Philips I2C Patent rights to use these components in an I2C System, provided that the system<br>conforms to the I2C Standard Specification as defined by Philips

Zarlink, ZL, the Zarlink Semiconductor logo and the Legerity logo and combinations thereof, VoiceEdge, VoicePort, SLAC, ISLIC, ISLAC and VoicePath are trademarks of Zarlink Semiconductor Inc.

TECHNICAL DOCUMENTATION - NOT FOR RESALE