









TPSM63610

# TPSM63610 High-Density, 3-V to 36-V Input, 1-V to 20-V Output, 8-A (10-A Peak) Synchronous Buck DC/DC Power Module With Enhanced HotRod™ QFN Package

#### 1 Features

- · Functional Safety-Capable
  - Documentation available to aid functional safety system design
- Versatile 36-V<sub>IN</sub>, 8-A<sub>OUT</sub> synchronous buck module
  - Integrated MOSFETs, inductor, and controller
  - Adjustable output voltage from 1 V to 20 V
  - 6.5-mm × 7.5-mm × 4-mm overmolded package
  - –40°C to 125°C junction temperature range
  - Frequency adjustable from 200 kHz to 2.2 MHz
  - Negative output voltage capability
- Ultra-high efficiency across the full load range
  - 95%+ peak efficiency
  - External bias option for improved efficiency
  - Exposed Pad for low thermal impedance. EVM
     θ JA = 18.2 °C/W.
  - Shutdown quiescent current of 0.6 μA (typical)
- Ultra-low conducted and radiated EMI signatures
  - Low-noise package with dual input paths and integrated capacitors reduces switch ringing
  - Resistor-adjustable switch-node slew rate
  - Meets CISPR 11 and 32 Class B emissions
- Suitable for scalable power supplies
  - Pin compatible with the TPSM63608 (36 V, 6 A)
- Inherent protection features for robust design
  - Precision enable input and open-drain PGOOD indicator for sequencing, control, and V<sub>IN</sub> UVLO
  - Overcurrent and thermal shutdown protections
- Create a custom design using the TPSM63610 with the WEBENCH® Power Designer

### 2 Applications

- Test and measurement, aerospace and defense
- · Factory automation and control
- Buck and inverting buck-boost power supplies



Typical Schematic

### 3 Description

Deriving from a family of synchronous buck modules, the TPSM63610 is a highly integrated 36-V, 8-A DC/DC solution that combines power MOSFETs, a shielded inductor, and passives in an Enhanced HotRod™ QFN package. The module has VIN and VOUT pins located at the corners of the package for optimized input and output capacitor placement. Four larger thermal pads beneath the module enable a simple layout and easy handling in manufacturing.

With an output voltage from 1 V to 20 V, the TPSM63610 is designed to quickly and easily implement a low-EMI design in a small PCB footprint. The total solution requires as few as four external components and eliminates the magnetics and compensation part selection from the design process.

Although designed for small size and simplicity in space-constrained applications, the TPSM63610 module offers many features for robust performance: precision enable with hysteresis for adjustable input-voltage UVLO, resistor-programmable switch node slew rate and spread spectrum and spread spectrum option for improved EMI. Along with integrated VCC, bootstrap and input capacitors for increased reliability and higher density. The module can be configured for constant switching frequency over the full load current range (FPWM), or variable frequency (PFM) for higher light load efficiency. Including a PGOOD indicator for sequencing, fault protection, and output voltage monitoring.

#### **Package Information**

| PART NUMBER   | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)          |
|---------------|------------------------|--------------------------|
| TPSM63610     | DDE (B3OEN 22)         | 6.50 mm × 7.50 mm        |
| TPSM63608 (2) | (D3QFN, 22)            | 0.50 11111 ^ 7.50 111111 |

- For all available packages, see the orderable addendum at the end of the data sheet.
- (2) Product preview.



Typical Efficiency,  $V_{OUT} = 5 \text{ V}$ ,  $F_{SW} = 1 \text{ MHz}$ 



# **Table of Contents**

| 1 Features                                                       | 13                        |
|------------------------------------------------------------------|---------------------------|
| 2 Applications 8.4 Device Functional Modes                       |                           |
| 3 Description                                                    | 22                        |
| 4 Revision History                                               |                           |
| <b>5 Device Comparison Table</b>                                 |                           |
| <b>6 Pin Configuration and Functions</b>                         |                           |
| 7 Specifications 9.4 Layout                                      | 30                        |
| 7.1 Absolute Maximum Ratings                                     |                           |
| 7.2 ESD Ratings                                                  | 33                        |
| 7.3 Recommended Operating Conditions5 10.2 Documentation Support |                           |
| 7.4 Thermal Information                                          | า Updates <mark>34</mark> |
| 7.5 Electrical Characteristics                                   | 34                        |
| 7.6 System Characteristics                                       | 34                        |
| 7.7 Typical Characteristics                                      | 34                        |
| 8 Detailed Description                                           | 34                        |
| 8.1 Overview                                                     |                           |
| 8.2 Functional Block Diagram                                     | 34                        |

# **4 Revision History**

| DATE          | REVISION | NOTES           |  |
|---------------|----------|-----------------|--|
| November 2022 | *        | Initial release |  |



# **5 Device Comparison Table**

| DEVICE                   | ORDERABLE PART<br>NUMBER | RATED OUTPUT<br>CURRENT | PEAK OUTPUT<br>CURRENT<br>(TRANSIENT<br>CONDITIONS) | JUNCTION TEMPERATURE RANGE |
|--------------------------|--------------------------|-------------------------|-----------------------------------------------------|----------------------------|
| TPSM63610                | TPSM63610RDFR            | 8 A                     | 10 A                                                | –40°C to 125°C             |
| TPSM63610E (1)           | TPSM63610EXTRDFR         | 8 A                     | 10 A                                                | –55°C to 125°C             |
| TPSM63608 <sup>(1)</sup> | TPSM63608RDFR            | 6 A                     | 8 A                                                 | –40°C to 125°C             |

<sup>(1)</sup> Product preview.

# **6 Pin Configuration and Functions**



Figure 6-1. 22-Pin B3QFN RDF Package (Top View)

**Table 6-1. Pin Functions** 

|       | PIN        | TYPE(1) | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------|------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO.   | NAME       | 1166    | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 1, 18 | VIN1, VIN2 | Р       | Input supply voltage. Connect the input supply to these pins. Connect input capacitors between these pins and PGND in close proximity to the device.                                                                                                                                                                                                                                                                                                                                                                                                             |
| 2     | RBOOT      | I       | External bootstrap resistor connection. RBOOT is brought out to use in conjunction with CBOOT to effectively lower the value of the internal series bootstrap resistance to adjust the switch-node slew rate, if necessary. A resistance from 0 to $500-\Omega$ can be connected between RBOOT and CBOOT. A resistance of $0-\Omega$ has the fastest slew rate and highest efficiency. A value of $100~\Omega$ creates a nice balance between efficiency and EMI. Leaving open sets the slew rate to 20 ns and is not recommended due to increased self heating. |
| 3     | СВООТ      | 0       | Bootstrap pin for the internal high-side gate driver. A 100-nF bootstrap capacitor is internally connected from this pin to SW within the module to provide the bootstrap voltage. CBOOT is brought out to use in conjunction with RBOOT to effectively lower the value of the internal series bootstrap resistance to adjust the switch-node slew rate, if necessary.                                                                                                                                                                                           |
| 4     | SW         | 0       | Switch node. Do not place any external component on this pin or connect to any signal. The amount of copper placed on this pin must be kept to a minimum to prevent issues with noise and EMI.                                                                                                                                                                                                                                                                                                                                                                   |
| 5     | VLDOIN     | Р       | Input bias voltage. Input to the internal LDO that supplies the internal control circuits. Connect to an output voltage point to improve efficiency. Connect an optional high-quality 0.1-µF to 1-µF capacitor from this pin to ground for improved noise immunity. If the output voltage is above 12 V, connect this pin to ground.                                                                                                                                                                                                                             |
| 6     | VCC        | Р       | Internal LDO output. Used as a supply to the internal control circuits. Do not connect to any external loads. A 1-µF capacitor internally connects from VCC to AGND.                                                                                                                                                                                                                                                                                                                                                                                             |



### **Table 6-1. Pin Functions (continued)**

|                  | PIN             | TYPE(1) | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------------|-----------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO.              | NAME            | ITPE    | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 7, 11, 21,<br>22 | AGND            | G       | Analog ground. Zero-voltage reference for internal references and logic. All electrical parameters are measured with respect to this pin. <i>These pins must be connected to PGND</i> . See <i>Layout Example</i> for a recommended layout.                                                                                                                                                                                                                                                                                                                                                                             |
| 8                | FB              | ı       | Feedback input. Connect the midpoint of the feedback resistor divider to this pin. Connect the upper resistor ( $R_{FBT}$ ) of the feedback divider to $V_{OUT}$ at the desired point of regulation. Connect the lower resistor ( $R_{FBB}$ ) of the feedback divider to AGND. Do not leave open or connect to ground.                                                                                                                                                                                                                                                                                                  |
| 9, 10            | VOUT1,<br>VOUT2 | Р       | Output voltage. These pins are connected to the internal buck inductor. Connect these pins to the output load and connect external output capacitors between these pins and PGND.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 12               | RT              | I       | Frequency setting pin used to set the switching frequency between 200 kHz and 2.2 MHz by placing an external resistor from RT to AGND. Connect to VCC for 400 kHz. Connect to ground for 2.2 MHz. Do not leave open.                                                                                                                                                                                                                                                                                                                                                                                                    |
| 13               | PG              | 0       | Open-drain power-good monitor output that asserts low if the FB voltage is not within the specified window thresholds. A $10$ -k $\Omega$ to $100$ -k $\Omega$ pullup resistor to a suitable voltage is required . If not used, PG can be left open or connected to GND.                                                                                                                                                                                                                                                                                                                                                |
| 14               | SPSP            | ı       | Connect to VCC or through a resistor to ground to enable spread spectrum. Connect to GND to disable spread spectrum. If using spread spectrum, a VCC connection turns off the spread spectrum tone correction while a resistor to ground (10-30 k $\Omega$ ) adjusts the tone correction to lower the output voltage ripple. Do not float this pin.                                                                                                                                                                                                                                                                     |
| 15               | SYNC/<br>MODE   | I       | This pin controls the mode of operation of the device. Modes include Auto mode (automatic PFM/PWM operation), forced pulse width modulation (FPWM), and synchronized to an external clock. The clock triggers on the rising edge of an applied external clock. Pull low to enable PFM operation, pull high to enable FPWM, or connect to a clock to synchronize to an external frequency in FPWM mode. Do not float this pin. When synchronized to an external clock, use the RT pin to set the internal frequency close to the synchronized frequency to avoid disturbances if the external clock is turned on and off |
| 16               | NC              | _       | No connection. Tie to GND or leave open.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 17               | EN              | I       | Precision enable input to regulator. High = on, low = off. Can be connected to VIN. Precision enable allows the pin to be used as an adjustable UVLO. Do not float                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 19, 20           | PGND            | G       | Power ground. This is the return current path for the power stage of the device. Connect these pads to the input supply return, the load return, and the capacitors associated with the VIN and VOUT pins. See <i>Layout Example</i> for a recommended layout.                                                                                                                                                                                                                                                                                                                                                          |

<sup>(1)</sup> P = Power, G = Ground, I = Input, O = Output



### 7 Specifications

### 7.1 Absolute Maximum Ratings

Over the recommended operating junction temperature range<sup>(1)</sup>

|                  | PARAMETER                                               | MIN  | MAX                   | UNIT |
|------------------|---------------------------------------------------------|------|-----------------------|------|
| Voltages         | Transient VIN to AGND, PGND <sup>(2)</sup>              | -0.3 | 42                    | V    |
| Voltages         | Continuous VIN to AGND, PGND <sup>(2)</sup>             | -0.3 | 36                    | V    |
| Voltages         | SW to AGND, PGND                                        | -0.3 | V <sub>IN</sub> + 0.3 | V    |
| Voltages         | RBOOT, CBOOT to SW                                      | -0.3 | 5.5                   | V    |
| Voltages         | Transient EN or SYNC/MODE to AGND, PGND <sup>(2)</sup>  | -0.3 | 42                    | V    |
| Voltages         | Continuous EN or SYNC/MODE to AGND, PGND <sup>(2)</sup> | -0.3 | 36                    | V    |
| Voltages         | BIAS to AGND, PGND                                      | -0.3 | 16                    | V    |
| Voltages         | FB to AGND, PGND: Adjustable Versions                   | -0.3 | 5.5                   | V    |
| Voltages         | RESET to AGND, PGND                                     | 0    | 20                    | V    |
| Current          | RESET sink current <sup>(4)</sup>                       | 0    | 10                    | mA   |
| Voltages         | RT to AGND, PGND                                        | -0.3 | 5.5                   | V    |
| Voltages         | VCC to AGND, PGND                                       | -0.3 | 5.5                   | V    |
| Voltages         | PGND to AGND <sup>(3)</sup>                             | -1   | 2                     | V    |
| T <sub>stg</sub> | Storage temperature                                     | -65  | 150                   | °C   |

- (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.
- (2) A maximum of 42V can be sustained at this pin for duration of ≤100ms at a duty cycle of ≤0.01%. 36 V can be sustained for the life of this device.
- (3) This specification applies to voltage durations of 100 ns or less. The maximum D.C. voltage should not exceed +/- 0.3V.
- (4) Do not exceed pin 's voltage rating.

### 7.2 ESD Ratings

|                    |                         |                                                                           | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001 <sup>(1)</sup>     | ±2000 | ٧    |
| V <sub>(ESD)</sub> | Liectiostatic discharge | Charged-device model (CDM), per ANSI/ESDA/<br>JEDEC JS-002 <sup>(2)</sup> | ±750  | V    |

- 1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

Over the recommended operating junction temperature range of -40°C to 125°C (unless otherwise noted) (1)

| 1 0, 1                                                     |                                                                                                                                                                                                                               |                                                                                                                                                                                                                                        |                                              |
|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|
|                                                            | MIN                                                                                                                                                                                                                           | MAX                                                                                                                                                                                                                                    | UNIT                                         |
| Input Voltage Range <sup>(1)</sup>                         | 3                                                                                                                                                                                                                             | 36                                                                                                                                                                                                                                     | V                                            |
| Output Adjustment Range for adjustable output versions (2) | 1                                                                                                                                                                                                                             | 20                                                                                                                                                                                                                                     | V                                            |
| Frequency adjustment range                                 | 200                                                                                                                                                                                                                           | 2200                                                                                                                                                                                                                                   | kHz                                          |
| Synchronization frequency range                            | 200                                                                                                                                                                                                                           | 2200                                                                                                                                                                                                                                   | kHz                                          |
| I <sub>OUT</sub> , TPSM63608                               | 0                                                                                                                                                                                                                             | 6                                                                                                                                                                                                                                      | Α                                            |
| I <sub>OUT</sub> , TPSM63610                               | 0                                                                                                                                                                                                                             | 8                                                                                                                                                                                                                                      | Α                                            |
| Operating junction temperature, T <sub>J</sub>             | -40                                                                                                                                                                                                                           | 125                                                                                                                                                                                                                                    | °C                                           |
|                                                            | Input Voltage Range <sup>(1)</sup> Output Adjustment Range for adjustable output versions <sup>(2)</sup> Frequency adjustment range Synchronization frequency range I <sub>OUT</sub> , TPSM63608 I <sub>OUT</sub> , TPSM63610 | Input Voltage Range <sup>(1)</sup> Output Adjustment Range for adjustable output versions <sup>(2)</sup> Frequency adjustment range  Synchronization frequency range  I <sub>OUT</sub> , TPSM63608  0  I <sub>OUT</sub> , TPSM63610  0 | MIN MAX   Input Voltage Range <sup>(1)</sup> |

<sup>(1) 3.7</sup> V is required at VIN for start up, an extended input voltage range down to 3.0 V is possible after start up; See Minimum input voltage for startup conditions.



(2) Under no conditions should the output voltage be allowed to fall below zero volts.

#### 7.4 Thermal Information

|                       |                                                           | TPSM636XX |      |
|-----------------------|-----------------------------------------------------------|-----------|------|
|                       | THERMAL METRIC (1)                                        | RDF       | UNIT |
|                       |                                                           | 22 PINS   |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance (TPSM63610EVM) (3) | 18        | °C/W |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance (JESD 51-7) (2)    | 25        | °C/W |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance                 | 12.8      | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance                      | 7.4       | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter                | 0.7       | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter              | 7.2       | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance              | 3.6       | °C/W |

- For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.
- (2) The value of R<sub>OJA</sub> given in this table is only valid for comparison with other packages and can not be used for design purposes. These values were calculated in accordance with JESD 51-7, and simulated on a 4-layer JEDEC board. They do not represent the performance obtained in an actual application. For example, the EVM R<sub>OJA</sub> = 21.6 °C/W. For design information please see the *Thermal Design and Layout* section.
- (3) Refer to the EVM User's Guide for board layout and additional information. For thermal design information please see the *Thermal Design and Layout* section.

#### 7.5 Electrical Characteristics

Submit Document Feedback

Limits apply over the recommended operating junction temperature range of -40°C to +125°C, unless otherwise noted. Minimum and Maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25$ °C, and are provided for reference purposes only. Unless otherwise stated the following conditions apply:  $V_{IN} = 12$ . VIN1 shorted to VIN2 =  $V_{IN}$ .  $V_{OUT}$  is output set point.

|                           | PARAMETER                                                                        | TEST CONDITIONS                                                      | MIN | TYP   | MAX      | UNIT |
|---------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------|-----|-------|----------|------|
| SUPPLY VOLTA              | AGE (VIN PIN)                                                                    |                                                                      |     |       | <u> </u> |      |
| V                         | Minimum aparating input valtage                                                  | Needed to start up                                                   |     |       | 3.7      | V    |
| $V_{IN}$                  | Minimum operating input voltage                                                  | Once Operating                                                       |     | -     | 3        | V    |
| V <sub>IN_OP_H</sub>      | Minimum voltage hysteresis                                                       |                                                                      |     | 1     |          | V    |
| IQ                        | Non-switching input current; measured at VIN pin <sup>(3)</sup>                  | V <sub>FB</sub> = +5%, V <sub>BIAS</sub> = 5 V                       |     | 0.5   | 10       | μΑ   |
| I <sub>SD</sub>           | Shutdown quiescent current; measured at VIN pin                                  | V <sub>EN</sub> = 0 V, V <sub>IN</sub> = 12 V                        |     | 0.57  | 7.5      | μΑ   |
| I <sub>B</sub>            | Current into BIAS pin (not switching)                                            | V <sub>FB</sub> = +5%, V <sub>BIAS</sub> = 5 V, Auto Mode<br>Enabled |     | 18.5  | 26       | μΑ   |
| ENABLE (EN P              | PIN)                                                                             |                                                                      |     | -     |          |      |
| V <sub>EN</sub>           | Enable input-threshold voltage - rising                                          | V <sub>EN</sub> rising                                               | 1.0 | 1.263 | 1.365    | V    |
| V <sub>EN_HYST</sub>      | Enable threshold hysteresis                                                      |                                                                      | 0.1 | 0.35  | 0.5      | V    |
| V <sub>EN_WAKE</sub>      | Enable Wake-up threshold                                                         |                                                                      | 0.4 |       |          | V    |
| I <sub>EN</sub>           | Enable pin input current                                                         | V <sub>IN</sub> = V <sub>EN</sub> = 12 V                             |     | 1.5   | 50       | nA   |
| INTERNAL LD               | O (VCC PIN)                                                                      |                                                                      |     | -     |          |      |
| .,                        | latawal VOC waltawa                                                              | V <sub>BIAS</sub> = 0V                                               |     | 3.4   |          | V    |
| V <sub>CC</sub>           | Internal VCC voltage                                                             | V <sub>BIAS</sub> = 3.3 V, 20 mA                                     |     | 3.2   |          | V    |
| V <sub>CC_UVLO</sub>      | V <sub>IN</sub> voltage at which Internal VCC under voltage lock-out is released | I <sub>VCC</sub> = 0A                                                |     |       | 3.75     | V    |
| V <sub>CC_UVLO_HYST</sub> | Internal VCC under voltage lock-out hysteresis                                   | Hysteresis below V <sub>CC_UVLO</sub>                                |     | 1.2   |          | V    |
| VOLTAGE REF               | ERENCE (FB PIN)                                                                  |                                                                      |     |       |          |      |

Product Folder Links: TPSM63610



### 7.5 Electrical Characteristics (continued)

Limits apply over the recommended operating junction temperature range of -40°C to +125°C, unless otherwise noted. Minimum and Maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25$ °C, and are provided for reference purposes only. Unless otherwise stated the following conditions apply:  $V_{IN} = 12$ . VIN1 shorted to VIN2 =  $V_{IN}$ .  $V_{OUT}$  is output set point.

|                                     | PARAMETER                                                                                                                                                              | TEST CONDITIONS                                                                                | MIN   | TYP   | MAX   | UNIT |
|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-------|-------|-------|------|
| V <sub>FB</sub>                     | Initial reference voltage accuracy for adjustable (1 V FB) versions                                                                                                    | V <sub>IN</sub> = 3.0 V to 36 V, FPWM Mode                                                     | 0.985 | 1     | 1.015 | V    |
| I <sub>FB</sub>                     | Input current from FB to AGND                                                                                                                                          | Adjustable versions only, V <sub>FB</sub> = 1 V                                                |       |       | 50    | nA   |
| CURRENT LIM                         | ITS                                                                                                                                                                    |                                                                                                |       |       |       |      |
| I <sub>SC_6</sub>                   | Short circuit high-side current Limit                                                                                                                                  |                                                                                                | 8     | 10.35 | 12.8  | Α    |
| I <sub>LS-LIMIT_6</sub>             | Low-side current limit                                                                                                                                                 | C A Mariant Duty supla annual above 00/                                                        | 5.7   | 6.9   | 8.3   | Α    |
| I <sub>PEAK-MIN_6</sub>             | Minimum Peak Inductor Current                                                                                                                                          | 6 A Variant, Duty cycle approaches 0%                                                          |       | 1.3   |       | Α    |
| I <sub>L-NEG_6</sub>                | Negative current limit                                                                                                                                                 |                                                                                                | -4.9  | -3.4  | -2.3  | Α    |
| I <sub>SC_8</sub>                   | Short circuit high-side current Limit                                                                                                                                  |                                                                                                | 11.5  | 13.8  | 15.7  | Α    |
| I <sub>LS-LIMIT_8</sub>             | Low-side current limit                                                                                                                                                 | O A Mariant Duty supla annual above 00/                                                        | 8     | 9.2   | 10.5  | Α    |
| I <sub>PEAK-MIN_8</sub>             | Minimum Peak Inductor Current                                                                                                                                          | 8 A Variant, Duty cycle approaches 0%                                                          |       | 1.9   |       | Α    |
| I <sub>L-NEG_8</sub>                | Negative current limit                                                                                                                                                 |                                                                                                | -6.4  | -5.3  | -3.9  | Α    |
| I <sub>L-ZC</sub>                   | Zero-cross current limit. Positive current direction is out of SW pin.                                                                                                 | Auto Mode, static measurement                                                                  |       | 70    |       | mA   |
| V <sub>HICCUP</sub>                 | Hiccup threshold on FB pin                                                                                                                                             |                                                                                                | 0.36  | 0.4   | 0.44  | V    |
| POWER GOOD                          | (/RESET PIN)                                                                                                                                                           |                                                                                                |       |       |       |      |
| V RESET-OV                          | RESET upper threshold - Rising                                                                                                                                         | % of FB voltage                                                                                | 109.5 | 112   | 114.5 | %    |
| V RESET-UV                          | RESET lower threshold - Falling                                                                                                                                        | % of FB voltage                                                                                | 93    | 95    | 97.5  | %    |
| V RESET_GUARD                       | RESET UV threshold as percentage of steady state output voltage with output voltage and UV threshold, falling, read at the same T <sub>J</sub> , and V <sub>IN</sub> . | Falling                                                                                        |       |       | 97    | %    |
| V <sub>RESET-HYS</sub> -<br>FALLING | RESET fallling threshold hysteresis                                                                                                                                    | % of FB voltage                                                                                |       | 1.3   |       | %    |
| V RESET-HYS-<br>RISING              | RESET rising threshold hysteresis                                                                                                                                      | % of FB voltage                                                                                |       | 1.3   |       | %    |
| V RESET_VALID                       | Minimum input voltage for proper RESET function                                                                                                                        | Measured when V <sub>RESET</sub> < 0.4 V with 10 kOhm pullup to external 5 V                   |       |       | 1.2   | V    |
|                                     |                                                                                                                                                                        | 46.0 $\mu$ A pull up to $\overline{RESET}$ pin, $V_{IN}$ = 1.0 $V$ , $V_{EN}$ = 0 $V$          |       |       | 0.4   |      |
| V <sub>OL</sub>                     | RESET Low-level function output voltage                                                                                                                                | 1 mA pull up to $\overline{RESET}$ pin, $V_{IN}$ = 12 V, $V_{EN}$ = 0 V                        |       |       | 0.4   | V    |
|                                     |                                                                                                                                                                        | 2 mA pull up to $\overline{\text{RESET}}$ pin, $V_{\text{IN}}$ = 12 V, $V_{\text{EN}}$ = 3.3 V |       |       | 0.4   |      |
| R <sub>RESET</sub>                  | RESET ON resistance,                                                                                                                                                   | V <sub>EN</sub> = 5 V, 1mA pull up current                                                     |       | 44    | 125   | Ω    |
| R <sub>RESET</sub>                  | RESET ON resistance,                                                                                                                                                   | V <sub>EN</sub> = 0 V, 1mA pull up current                                                     |       | 18    | 40    | Ω    |
| t <sub>RESET_FILTER</sub>           | RESET edge deglitch delay                                                                                                                                              |                                                                                                | 10    | 26    | 45    | μs   |
| t <sub>RESET_ACT</sub>              | RESET active time                                                                                                                                                      | Time FB must be valid before RESET is released.                                                | 1.2   | 2.1   | 3.75  | ms   |
| OSCILLATOR (                        | (RT and SYNC PINS)                                                                                                                                                     |                                                                                                |       |       |       |      |
| f <sub>osc</sub>                    | Internal oscillator frequency                                                                                                                                          | RT = GND                                                                                       | 1.90  | 2.2   | 2.42  | MHz  |
| f <sub>osc</sub>                    | Internal oscillator frequency                                                                                                                                          | RT = VCC                                                                                       | 320   | 400   | 450   | kHz  |
| f <sub>FIXED_2.2MHz</sub>           | Oscillator frequency measured using maximum value of RT resistor to select 2.2 MHz                                                                                     | RT = 6.81 kΩ                                                                                   | 1.95  | 2.2   | 2.42  | MHz  |



### 7.5 Electrical Characteristics (continued)

Limits apply over the recommended operating junction temperature range of -40°C to +125°C, unless otherwise noted. Minimum and Maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25$ °C, and are provided for reference purposes only. Unless otherwise stated the following conditions apply:  $V_{IN} = 12$ . VIN1 shorted to VIN2 =  $V_{IN}$ .  $V_{OUT}$  is output set point.

|                           | PARAMETER                                                                               | TEST CONDITIONS                                                                                     | MIN   | TYP  | MAX | UNIT |
|---------------------------|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------|------|-----|------|
| f <sub>FIXED_0.4MHz</sub> | Oscillator frequency measured using minimum value of RT resistor to select 0.4 MHz      | RT = 40.2 kΩ                                                                                        | 352   | 400  | 448 | kHz  |
| f <sub>ADJ</sub>          | Center Trim oscillator frequency                                                        | RT = 22.6 kΩ                                                                                        | 630   | 700  | 770 | kHz  |
| V <sub>SYNCDL</sub>       | SYNC/MODE input voltage low                                                             |                                                                                                     | 0.4   |      |     | V    |
| V <sub>SYNCDH</sub>       | SYNC/MODE input voltage high                                                            |                                                                                                     |       |      | 1.7 | V    |
| V <sub>SYNCD_HYST</sub>   | SYNC/MODE input voltage hysteresis                                                      |                                                                                                     | 0.185 |      | 1   | V    |
| R <sub>SYNC</sub>         | Internal pulldown resistor to ensure SYNC/MODE doesn't float                            |                                                                                                     |       | 100  |     | kΩ   |
| tsync_edge                | High and Loww duration needed for synchronizing clock to be recognized on SYNC/MODE pin |                                                                                                     | 100   |      |     | ns   |
| t <sub>MSYNC</sub>        | Time at one level needed to indicate FPWM or Auto Mode                                  |                                                                                                     | 7     |      | 20  | μs   |
| t <sub>LOCK</sub>         | Time needed for clock to lock to a valid synchronization signal                         | RT = 39.2 kΩ                                                                                        |       | 4.3  |     | ms   |
| SPREAD SPE                | CTRUM                                                                                   |                                                                                                     |       |      |     |      |
| ΔFc+                      | Frequency increase of internal oscillator from spread spectrum                          |                                                                                                     | 1     | 4    | 7.5 | %    |
| ΔFc-                      | Frequency decrease of internal oscillator from spread spectrum                          |                                                                                                     | -8    | -4   | -1  | %    |
| HIGH SIDE DE              | RIVE (CBOOT PIN)                                                                        |                                                                                                     |       |      | '   |      |
| V <sub>CBOOT_UVLO</sub>   | Voltage on CBOOT pin compared to SW which will turnoff high-side switch                 |                                                                                                     |       | 1.9  |     | V    |
| MOSFETS                   |                                                                                         |                                                                                                     |       |      | ,   |      |
| R <sub>DS-ON-HS</sub>     | High-side MOSFET on-resistance                                                          | Load = 1 A, C <sub>BOOT-SW</sub> = 3.2 V                                                            |       | 21   | 39  | mΩ   |
| R <sub>DS-ON-LS</sub>     | Low-side MOSFET on-resistance                                                           | Load = 1 A, C <sub>BOOT-SW</sub> = 3.2 V                                                            |       | 13   | 25  | mΩ   |
| PWM LIMITS (              | SW PIN)                                                                                 |                                                                                                     |       |      |     |      |
| t <sub>ON-MIN</sub>       | Minimum HS switch on-time                                                               | $V_{IN}$ =18 V, $V_{SYNC/MODE}$ = 5 V, $I_{OUT}$ = 2A, $R_{BOOT}$ = 0 $\Omega$                      |       | 62   | 81  | ns   |
| t <sub>OFF-MIN</sub>      | Minimum HS switch off-time                                                              | V <sub>IN</sub> = 5 V                                                                               |       | 70   | 103 | ns   |
| t <sub>ON-MAX</sub>       | Maximum switch on-time                                                                  | HS timeout in dropout                                                                               | 6.9   | 8.9  | 11  | μs   |
| D                         | Maximum awitah dutu ayala                                                               | While in frequency fold-back                                                                        | 98    |      |     | %    |
| $D_{MAX}$                 | Maximum switch duty cycle                                                               | fsw =1.85 MHz                                                                                       |       | 87   |     | 70   |
| START UP                  |                                                                                         |                                                                                                     |       |      |     |      |
| t <sub>EN</sub>           | Turn-on delay                                                                           | $V_{IN}$ = 12 V, $C_{VCC}$ = 1 $\mu$ F, time from EN high to first SW pulse if output starts at 0 V |       | 0.82 | 1.2 | ms   |
| t <sub>SS</sub>           | Time from first SW pulse to V <sub>REF</sub> at 90%, of set point.                      |                                                                                                     | 1.6   | 2.2  | 2.7 | ms   |
| t <sub>W</sub>            | Short circuit wait time ("hiccup" time)                                                 |                                                                                                     |       | 40   |     | ms   |

Product Folder Links: TPSM63610



### 7.6 System Characteristics

The following specifications apply only to the typical applications circuit, with nominal component values. Specifications in the typical (TYP) column apply to  $T_J = 25^{\circ}$ C only. These specifications are not ensured by production testing.

|                    | PARAMETER                               | TEST CONDITIONS                                                                                                                                                       | MIN | TYP  | MAX | UNIT |
|--------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| SUPPLY             |                                         |                                                                                                                                                                       |     |      |     |      |
| I <sub>IN</sub>    | Input supply current when in regulation | $V_{\text{IN}} = V_{\text{EN/SYNC}}$ = 24 V, $V_{\text{OUT}}$ = $V_{\text{VLDOIN}}$ = 3.3 V, $V_{\text{MODE}}$ = 0 V, $F_{\text{SW}}$ = 1 MHz, $I_{\text{OUT}}$ = 0 A |     | 8    |     | μA   |
| OUTPUT             | VOLTAGE                                 |                                                                                                                                                                       |     |      |     |      |
| ΔV <sub>OUT1</sub> | Load regulation                         | 4                                                                                                                                                                     |     | mV   |     |      |
| ΔV <sub>OUT2</sub> | Line regulation                         | V <sub>OUT</sub> = 3.3 V, V <sub>IN</sub> = 4 V to 36 V, I <sub>OUT</sub> = 8 A                                                                                       |     | 1    |     | mV   |
| ΔV <sub>OUT3</sub> | Load transient                          | V <sub>OUT</sub> = 5 V, V <sub>IN</sub> = 24 V, I <sub>OUT</sub> = 0 A to 4 A at 1 A/μs, C <sub>OUT(derated)</sub> = 100 μF                                           |     | 150  |     | mV   |
| EFFICIEN           | ICY                                     |                                                                                                                                                                       |     |      | •   |      |
| η                  | Efficiency                              | V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = V <sub>VLDOIN</sub> = 3.3 V, I <sub>OUT</sub> = 4 A, F <sub>SW</sub> = 1 MHz                                               |     | 92.1 |     | %    |
| η                  | Efficiency                              | V <sub>IN</sub> = 24 V, V <sub>OUT</sub> = V <sub>VLDOIN</sub> = 3.3 V, I <sub>OUT</sub> = 4 A, F <sub>SW</sub> = 1 MHz                                               |     | 91   |     | %    |
| η                  | Efficiency                              | V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = V <sub>VLDOIN</sub> = 5 V, I <sub>OUT</sub> = 4 A, F <sub>SW</sub> = 1 MHz                                                 |     | 94.3 |     | %    |
| η                  | Efficiency                              | V <sub>IN</sub> = 24 V, V <sub>OUT</sub> = V <sub>VLDOIN</sub> = 5 V, I <sub>OUT</sub> = 4 A, F <sub>SW</sub> = 1 MHz                                                 |     | 93   |     | %    |



### 7.7 Typical Characteristics

V<sub>IN</sub> = 12 V, unless otherwise specified.





### 7.7 Typical Characteristics (continued)

V<sub>IN</sub> = 12 V, unless otherwise specified.





### 8 Detailed Description

### 8.1 Overview

The TPSM63610 is an easy-to-use, synchronous buck DC/DC power module designed for a wide variety of applications where reliability, small solution size, and low EMI signature are of paramount importance. With integrated power MOSFETs, a buck inductor, and PWM controller, the TPSM63610 operates over an input voltage range of 3 V to 36 V with transients as high as 42 V. The module delivers up to 8-A (10-A peak) DC load current with high conversion efficiency and ultra-low input quiescent current in a very small solution footprint. Control loop compensation is not required, reducing design time and external component count.

With a programmable switching frequency from 200 kHz to 2.2 MHz using its RT pin or an external clock signal, the TPSM63610 incorporates specific features to improve EMI performance in noise-sensitive applications:

- · An optimized package and pinout design enables a shielded switch-node layout that mitigates radiated EMI
- Parallel input and output paths with symmetrical capacitor layouts minimize parasitic inductance, switchvoltage ringing, and radiated field coupling
- · Dual-random spread spectrum (DRSS) modulation reduces peak emissions
- · Clock synchronization and FPWM mode enable constant switching frequency across the load current range
- · Integrated power MOSFETs with enhanced gate drive control enable low-noise PWM switching

Together, these features significantly reduce EMI filtering requirements, while helping to meet CISPR 11 and CISPR 32 Class B EMI limits for conducted and radiated emissions.

The TPSM63610 module also includes inherent protection features for robust system requirements:

- · An open-drain PGOOD indicator for power-rail sequencing and fault reporting
- Precision enable input with hysteresis, providing
  - Programmable line undervoltage lockout (UVLO)
  - Remote ON and OFF capability
- Internally fixed output-voltage soft start with monotonic start-up into prebiased loads
- · Hiccup-mode overcurrent protection with cycle-by-cycle peak and valley current limits
- · Thermal shutdown with automatic recovery.

Leveraging a pin arrangement designed for simple layout that requires only a few external components, the TPSM63610 is specified to maximum junction temperatures of 125°C. See typical performance curves to estimate suitability in a given ambient environment.

Submit Document Feedback



### 8.2 Functional Block Diagram



### **8.3 Feature Description**

### 8.3.1 Input Voltage Range (VIN1, VIN2)

With a steady-state input voltage range from 3 V to 36 V, the TPSM63610 module is intended for step-down conversions from typical 12-V, 24-V, and 28-V input supply rails. The schematic circuit in Figure 8-1 shows all the necessary components to implement a TPSM63610-based buck regulator using a single input supply.





Figure 8-1. TPSM63610 Schematic Diagram with Input Voltage Operating Range of 3 V to 36 V

The minimum input voltage required for start-up is 3.7 V. Take extra care to make sure that the voltage at the VIN pins of the module (VIN1 and VIN2) does not exceed the absolute maximum voltage rating of 42 V during line or load transient events. Voltage ringing at the VIN pins that exceeds the *Absolute Maximum Ratings* can damage the IC.

#### 8.3.2 Adjustable Output Voltage (FB)

The TPSM63610 has an adjustable output voltage range from 1 V up to a maximum of 20 V or slightly less than  $V_{IN}$ , whichever is lower. Setting the output voltage requires two feedback resistors, designated as  $R_{FBT}$  and  $R_{FBB}$  in Figure 8-1. The reference voltage at the FB pin is set at 1 V with a feedback system accuracy over the full junction temperature range of ±1%. The junction temperature range for the device is  $-40^{\circ}$ C to  $125^{\circ}$ C.

Calculate the value for  $R_{FBB}$  using Equation 1 below based on a recommended value for  $R_{FBT}$  of 100 k $\Omega$ .

$$R_{FBB}(k\Omega) = \frac{R_{FBT}(k\Omega)}{\frac{V_{OUT}}{1} - 1}$$
 (1)

Table 8-1 lists the standard resistor values for several output voltages and the recommended switching frequency range to maintain reasonable peak-to-peak inductor ripple current. This table also includes the minimum required output capacitance for each output voltage setting to maintain stability. The capacitances as listed represent *effective* values for ceramic capacitors derated for DC bias voltage and temperature. Furthermore, place a feedforward capacitor, C<sub>FF</sub>, in parallel with R<sub>FBT</sub> to increase the phase margin when the output capacitance is close to the minimum recommended value.

| V <sub>OUT</sub> (V) | R <sub>FBB</sub> (kΩ)    | SUGGESTED<br>F <sub>SW</sub> RANGE<br>(kHz) | C <sub>OUT(min)</sub> (μF)<br>(EFFECTIVE) | BOM <sup>(2)</sup>    | C <sub>FF</sub><br>(pF) | V <sub>OUT</sub> (V) | R <sub>FBB</sub> (kΩ) | SUGGESTED<br>F <sub>SW</sub> RANGE<br>(MHz) | C <sub>OUT(min)</sub> (μF)<br>(EFFECTIVE) | BOM <sup>(2)</sup>  | C <sub>FF</sub><br>(pF) |
|----------------------|--------------------------|---------------------------------------------|-------------------------------------------|-----------------------|-------------------------|----------------------|-----------------------|---------------------------------------------|-------------------------------------------|---------------------|-------------------------|
| 1                    | R <sub>FBT</sub><br>Open | 200 to 750                                  | 400                                       | 4 × 100<br>μF (6.3 V) |                         | 9                    | 12.5                  | 0.75 to 1.5                                 | 66                                        | 4 × 47 μF<br>(16 V) | _                       |
| 1.8                  | 125                      | 300 to 900                                  | 350                                       | 4 × 100<br>μF (6.3 V) | 100                     | 12                   | 9.09                  | 1 to 1.7                                    | 30                                        | 3 × 22 μF<br>(25 V) | _                       |
| 3.3                  | 43.4                     | 400 to 1100                                 | 100                                       | 4 × 47 μF<br>(10 V)   | 47                      | 15                   | 7.14                  | 1 to 1.9                                    | 20                                        | 3 × 22 μF<br>(25 V) |                         |
| 5                    | 25                       | 500 to 1400                                 | 75                                        | 3 × 47 μF<br>(10 V)   | 22                      | 20                   | 5.26                  | 1.2 to 2.2                                  | 15                                        | 3 × 22 µF<br>(25 V) |                         |

<sup>(1)</sup>  $R_{FBT} = 100 \text{ k}\Omega$ .

Note that higher feedback resistances consume less DC current. However, an upper  $R_{FBT}$  resistor value higher than 1 M $\Omega$  renders the feedback path more susceptible to noise. Higher feedback resistances generally require more careful layout of the feedback path. Make sure to locate the feedback resistors close to the FB and AGND pins, keeping the feedback trace as short as possible (and away from noisy areas of the PCB). See *Layout Example* guidelines for more detail.

#### 8.3.3 Input Capacitors

Input capacitors are necessary to limit the input ripple voltage to the module due to switching-frequency AC currents. TI recommends using ceramic capacitors to provide low impedance and high RMS current rating over a wide temperature range. Equation 2 gives the input capacitor RMS current. The highest input capacitor RMS current occurs at D = 0.5, at which point the RMS current rating of the capacitors must be greater than half the output current.

$$I_{\text{CIN, rms}} = \sqrt{D \times \left(I_{\text{OUT}}^2 \times (1 - D) + \frac{\Delta i_L^2}{12}\right)}$$
 (2)

where

• D =  $V_{OUT} / V_{IN}$  is the module duty cycle.

Ideally, the DC and AC components of input current to the buck stage are provided by the input voltage source and the input capacitors, respectively. Neglecting inductor ripple current, the input capacitors source current of amplitude ( $I_{OUT} - I_{IN}$ ) during the D interval and sink  $I_{IN}$  during the 1 – D interval. Thus, the input capacitors conduct a square-wave current of peak-to-peak amplitude equal to the output current. The resultant capacitive component of AC ripple voltage is a triangular waveform. Together with the ESR-related ripple component, Equation 3 gives the peak-to-peak ripple voltage amplitude:

$$\Delta V_{\text{IN}} = \left( \frac{I_{\text{OUT}} \times D \times (1 - D)}{F_{SW} \times C_{IN}} + I_{\text{OUT}} \times R_{\text{ESR}} \right)$$
(3)

Equation 4 gives the input capacitance required for a particular load current:

$$C_{IN} \ge \left(\frac{I_{OUT} \times D \times (1 - D)}{F_{SW} \times (\Delta V_{IN} - I_{OUT} \times R_{ESR})}\right)$$
(4)

where

ΔV<sub>IN</sub> is the input voltage ripple specification.

The TPSM63610 requires a minimum of two 10-µF ceramic input capacitors, preferably with X7R or X7S dielectric and in 1206 or 1210 footprint. Additional capacitance can be required for applications to meet conducted EMI specifications, such as CISPR 11 or CISPR 32.

<sup>(2)</sup> Refer to Table 8-3 for the output capacitor list.

Table 8-2 includes a preferred list of capacitors by vendor. To minimize the parasitic inductance in the switching loops, position the ceramic input capacitors in a symmetrical layout close to the VIN1 and VIN2 pins and connect the capacitor return terminals to the PGND pins using a copper ground plane under the module.

**Table 8-2. Recommended Ceramic Input Capacitors** 

| VENDOR <sup>(1)</sup> | DIELECTRIC | PART NUMBER         | CASE SIZE | CAPACITANCE (μF) <sup>(2)</sup> | RATED VOLTAGE (V) |
|-----------------------|------------|---------------------|-----------|---------------------------------|-------------------|
| TDK                   | X7R        | C3216X7R1H106K160AC | 1206      | 10                              | 50                |
| Murata                | X7S        | GCM32EC71H106KA03K  | 1210      | 10                              | 50                |
| AVX                   | X7R        | 12105C106MAT2A      | 1210      | 10                              | 50                |
| Murata                | X7R        | GRM32ER71H106KA12L  | 1210      | 10                              | 50                |

<sup>(1)</sup> Consult capacitor suppliers regarding availability, material composition, RoHS and lead-free status, and manufacturing process requirements for any capacitors identified in this table. See the *Third-Party Products Disclaimer*.

As discussed in *Power Supply Recommendations*, an electrolytic bulk capacitance (68  $\mu$ F to 100  $\mu$ F) provides low-frequency filtering and parallel damping to mitigate the effects of input parasitic inductance resonating with the low-ESR, high-Q ceramic input capacitors.

### 8.3.4 Output Capacitors

Table 8-1 lists the TPSM63610 minimum amount of required output capacitance. The effects of DC bias and temperature variation must be considered when using ceramic capacitance. For ceramic capacitors in particular, the package size, voltage rating, and dielectric material contribute to differences between the standard rated value and the actual effective value of the capacitance.

When including additional capacitance above  $C_{OUT(min)}$ , the capacitance can be ceramic type, low-ESR polymer type, or a combination of the two. See Table 8-3 for a preferred list of output capacitors by vendor.

**Table 8-3. Recommended Ceramic Output Capacitors** 

|                       | Table 6 6. Resolutionada Serantis Satpat Sapasitors |                     |           |                     |             |  |  |  |  |  |  |
|-----------------------|-----------------------------------------------------|---------------------|-----------|---------------------|-------------|--|--|--|--|--|--|
| VENDOR <sup>(1)</sup> | DIELECTRIC                                          | PART NUMBER         | CASE SIZE | CAPACITANCE (µF)(2) | VOLTAGE (V) |  |  |  |  |  |  |
| Murata                | X7R                                                 | GRM31CZ71C226ME15L  | 1206      | 22                  | 16          |  |  |  |  |  |  |
| TDK                   | X7R                                                 | C3225X7R1C226M250AC | 1210      | 22                  | 16          |  |  |  |  |  |  |
| Murata                | X7R                                                 | GRM32ER71C226KEA8K  | 1210      | 22                  | 16          |  |  |  |  |  |  |
| TDK                   | X6S                                                 | C3216X6S1E226M160AC | 1206      | 22                  | 25          |  |  |  |  |  |  |
| AVX                   | X7R                                                 | 12103C226KAT4A      | 1210      | 22                  | 25          |  |  |  |  |  |  |
| Murata                | X7R                                                 | GRM32ER71E226ME15L  | 1210      | 22                  | 25          |  |  |  |  |  |  |
| AVX                   | X7R                                                 | 1210ZC476MAT2A      | 1210      | 47                  | 10          |  |  |  |  |  |  |
| Murata                | X7R                                                 | GRM32ER71A476ME15L  | 1210      | 47                  | 10          |  |  |  |  |  |  |
| Murata                | X6S                                                 | GRM32EC81C476ME15L  | 1210      | 47                  | 16          |  |  |  |  |  |  |
| TDK                   | X6S                                                 | C3216X6S0G107M160AC | 1206      | 100                 | 4           |  |  |  |  |  |  |
| Murata                | X6T                                                 | GRM31CD80J107MEA8L  | 1206      | 100                 | 6.3         |  |  |  |  |  |  |
| Murata                | X7S                                                 | GRM32EC70J107ME15L  | 1210      | 100                 | 6.3         |  |  |  |  |  |  |

<sup>(1)</sup> Consult capacitor suppliers regarding availability, material composition, RoHS and lead-free status, and manufacturing process requirements for any capacitors identified in the table. See the *Third-Party Products Disclaimer*.

### 8.3.5 Switching Frequency (RT)

Connect a resistor, designated as  $R_{RT}$  in Figure 8-1, between RT and AGND to set the switching frequency within the range of 200 kHz to 2.2 MHz. Refer to Equation 5 to calculate  $R_{RT}$  for a desired frequency.

$$R_{RT}(k\Omega) = \frac{16.4}{F_{SW}[MHz]} - 0.633$$
 (5)

Refer to Table 8-1 or use the simplified expression in Equation 5 to find a switching frequency that sets an inductor ripple current of 25% to 40% of the 8-A module current rating at nominal input voltage: Refer to Frequency Synchronization (SYNC/MODE) if clock synchronization is required.

<sup>(2)</sup> Nameplate capacitance values (the effective values are lower based on the applied DC voltage and temperature).

<sup>(2)</sup> Nameplate capacitance values (the effective values are lower based on the applied DC voltage and temperature).

### 8.3.6 Precision Enable and Input Voltage UVLO (EN)

The EN pin provides precision ON and OFF control for the TPSM63610. After the EN/SYNC pin voltage exceeds the rising threshold and  $V_{\rm IN}$  is above its minimum turn-on threshold, the device starts operation. The simplest way to enable the TPSM63610 is to connect EN directly to VIN. This allows the TPSM63610 to start up when  $V_{\rm IN}$  is within its valid operating range. However, many applications benefit from the use of an enable divider network as shown in Figure 8-1, which establishes a precision input undervoltage lockout (UVLO). This can be used for sequencing, to prevent re-triggering the device when used with long input cables, or to reduce the occurrence of deep discharge of a battery power source. An external logic signal can also be used to drive the enable input to toggle the output on and off and for system sequencing or protection.

Calculate R<sub>ENB</sub> using Equation 6:

$$R_{ENB}[k\Omega] = R_{ENT}[k\Omega] \times \left(\frac{V_{EN\_RISE}[V]}{V_{IN(on)}[V] - V_{EN\_RISE}[V]}\right)$$
(6)

#### where

- A typical value for R<sub>ENT</sub> is 100 kΩ.
- V<sub>EN RISE</sub> is enable rising threshold voltage of 1.263 V (typical).
- $V_{IN(on)}$  is the desired start-up input voltage.

### 8.3.7 Frequency Synchronization (SYNC/MODE)

Synchronize the internal oscillator of the TPSM63610 with a positive clock edge to SYNC/MODE, as shown in Figure 8-1. The synchronization frequency range is 200 kHz to 2.2 MHz.

TI recommends to tie a resistor from SYNC/MODE to either VCC or ground to keep the pin from floating if the sync signal is lost or off at start-up. A value in the 100-k $\Omega$  range. After a valid synchronization signal is applied for 2048 cycles, the clock frequency changes to that of the applied signal.

Referring to Figure 8-2, the voltage edge at the SYNC/MODE pin must exceed the SYNC amplitude threshold,  $V_{SYNCDH}$ , of 1.8 V to trip the internal synchronization pulse detector. In addition, the minimum SYNC/MODE rising and falling pulse durations must be longer than the SYNC signal hold time,  $t_{SYNC\ EDGE}$ , of 100 ns.



Figure 8-2. Typical SYNC Waveform

#### 8.3.8 Spread Spectrum

Spread spectrum is configurable using the SPSP pin. Spread spectrum eliminates peak emissions at specific frequencies by spreading these peaks across a wider range of frequencies than a part with fixed-frequency operation. The TPSM63610 implements a modulation pattern designed to reduce low frequency-conducted emissions from the first few harmonics of the switching frequency. The pattern can also help reduce the higher harmonics that are more difficult to filter, which can fall in the FM band. These harmonics often couple to the environment through electric fields around the switch node and inductor. The TPSM63610 uses a ±4% (typical) spread of frequencies which can spread energy smoothly across the FM and TV bands. The device implements

Dual Random Spread Spectrum (DRSS). DRSS is a combination of a triangular frequency spreading pattern and pseudorandom frequency hopping. The combination allows the spread spectrum to be very effective at spreading the energy at the following:

- Fundamental switching harmonic with slow triangular pattern
- · High frequency harmonics with additional psuedorandom jumps at the switching frequency

The advantage of DRSS is its equivalent harmonic attenuation in the upper frequencies with a smaller fundamental frequency deviation. This reduces the amount of input current and output voltage ripple that is introduced at the modulating frequency. Additionally, the TPSM63610 also allows you to further reduce the output voltage ripple caused by the spread spectrum modulating pattern. With the SPSP pin grounded, the spread spectrum is disabled. With the SPSP pin tied to VCC, the spread spectrum is on. With the SPSP pin tied through a resistor to ground, the spread spectrum is on. Also, a modulating tone correction is applied to the switcher to reduce the output voltage ripple caused by the frequency modulation. The resistor is usually around  $20 \text{ k}\Omega$ , and can be more precisely calculated using Equation 7. Where  $I_{RATED} = 8 \text{ A for TPSM63610}$ ,  $I_{RATED} = 2.2 \mu I_{RATED}$ 



Figure 8-3. Output Ripple Without Ripple Cancellation Showing V<sub>SW</sub> (Top), F<sub>SW</sub> (Middle), V<sub>OUT</sub> (Bottom)



Figure 8-4. Output Ripple with Ripple Cancellation Showing V<sub>SW</sub> (Top), F<sub>SW</sub> (Middle), V<sub>OUT</sub> (Bottom)

The spread spectrum is only available while the clock of the TPSM63610 are free running at their natural frequency. Any of the following conditions overrides spread spectrum, turning it off:

www.ti.com SLVSGU1 - NOVEMBER 2022

- The clock is slowed due to operation at low input voltage. This is operation in dropout.
- The clock is slowed under light load in auto mode. This is normally not seen above 750-mA load. Note that if the device is operating in FPWM mode, spread spectrum is active, even if there is no load.
- The clock is slowed due to high input-to-output voltage ratio. This mode of operation is expected if on-time reaches minimum on time.

### 8.3.9 Power Good Monitor (PG)

The TPSM63610 provides a power-good status signal to indicate when the output voltage is within a regulation window of 94% to 112%. The PG voltage goes low when the feedback (FB) voltage is outside of the specified PGOOD thresholds (see Figure 7-7). This can occur during current limit and thermal shutdown, as well as when disabled and during start-up.

PG is an open-drain output, requiring an external pullup resistor to a DC supply, such as VCC or V<sub>OLIT</sub>. To limit current supplied by VCC, the recommended range of pullup resistance is 20 k $\Omega$  to 100 k $\Omega$ . A 26- $\mu$ s deglitch filter prevents false flag operation for short excursions of the output voltage, such as during line and load transients. When EN is pulled low, PG is forced low and remains remains valid as long as the input voltage is above 1 V (typical). Use the PG signal for start-up sequencing of downstream regulators, as shown in Figure 8-5, or for fault protection and output monitoring.



Figure 8-5. TPSM63610 Sequencing Implementation Using PG and EN

#### 8.3.10 Adjustable Switch-Node Slew Rate (RBOOT, CBOOT)

Adjust the switch-node slew rate of the TPSM63610 to slow the switch-node voltage rise time and improve EMI performance at high frequencies. However, slowing the rise time decreases efficiency. Care must be taken to balance the improved EMI versus the decreased efficiency.

Place a resistor from RBOOT and CBOOT to allow adjustment of the internal resistance to balance EMI and efficiency performance. If improved EMI is not required, connect RBOOT to CBOOT to short the internal resistor, thus resulting in highest efficiency. If lower EMI is required, connect a resistor from 100  $\Omega$  - 500  $\Omega$  to. Floating the R<sub>BOOT</sub> pin results in 20-ns rise time and is not recommended due to increased power loss for higher load currents.

### 8.3.11 Bias Supply Regulator (VCC, VLDOIN)

VCC is the output of the internal LDO subregulator used to supply the control circuits of the TPSM63610. The nominal VCC voltage is 3.3 V. The VLDOIN pin is the input to the internal LDO. Connect this input to V<sub>OUT</sub> to provide the lowest possible input supply current. If the VLDOIN voltage is less than 3.1 V, VIN1 and VIN2 directly power the internal LDO.

To prevent unsafe operation, VCC has UVLO protection that prevents switching if the internal voltage is too low. See V<sub>CC UVLO</sub> and V<sub>CC UVLO HYS</sub> in the *Electrical Characteristics*.



VCC must not be used to power external circuitry. Do not load VCC or short it to ground. VLDOIN is an optional input to the internal LDO. Connect an optional high quality  $0.1-\mu F$  to  $1-\mu F$  capacitor from VLDOIN to AGND for improved noise immunity.

The LDO provides the VCC voltage from one of two inputs:  $V_{IN}$  or VLDOIN. When VLDOIN is tied to ground or below 3.1 V, the LDO derives power from  $V_{IN}$ . The LDO input becomes VLDOIN when VLDOIN is tied to a voltage above 3.1 V. The VLDOIN voltage must not exceed both  $V_{IN}$  and 12 V.

Equation 8 specifies the LDO power loss reduction as:

$$P_{LDO-LOSS} = I_{LDO} \times (V_{IN-LDO} - V_{VCC})$$
(8)

The VLDOIN input provides an option to supply the LDO with a lower voltage than  $V_{IN}$ , thus minimizing the LDO input voltage relative to VCC and reducing power loss. For example, if the LDO current is 10 mA at 1 MHz with  $V_{IN}$  = 24 V and  $V_{OUT}$  = 5 V, the LDO power loss with VLDOIN tied to ground is 10 mA × (24 V – 3.3 V) = 207 mW, while the loss with VLDOIN tied to  $V_{OUT}$  is equal to 10 mA × (5 V – 3.3 V) = 17 mW – a reduction of 190 mW.

Figure 8-6 and Figure 8-7 show typical efficiency plots with and without VLDOIN connected to VOUT.



#### 8.3.12 Overcurrent Protection (OCP)

The TPSM63610 is protected from overcurrent conditions using cycle-by-cycle current limiting of the peak inductor current. The current is compared every switching cycle to the current limit threshold. During an overcurrent condition, the output voltage decreases.

The TPSM63610 employs hiccup overcurrent protection if there is an extreme overload. In hiccup mode, the TPSM63610 module is shut down and kept off for 40 ms (typical) before a restart is attempted. If an overcurrent or short-circuit fault condition still exists, hiccup repeats until the fault condition is removed. Hiccup mode reduces power dissipation under severe overcurrent conditions, thus preventing overheating and potential damage to the device. After the fault is removed, the module automatically recovers and returns to normal operation.

#### 8.3.13 Thermal Shutdown

Thermal shutdown is an integrated self-protection used to limit junction temperature and prevent damage related to overheating. Thermal shutdown turns off the device when the junction temperature exceeds 168°C (typical) to prevent further power dissipation and temperature rise. Junction temperature decreases after shutdown, and the TPSM63610 attempts to restart when the junction temperature falls to 159°C (typical).



#### 8.4 Device Functional Modes

#### 8.4.1 Shutdown Mode

The EN pin provides ON and OFF control for the TPSM63610. When  $V_{EN/SYNC}$  is below approximately 0.4 V, the device is in shutdown mode. Both the internal LDO and the switching regulator are off. The quiescent current in shutdown mode drops to 0.6  $\mu$ A (typical). The TPSM63610 also employs internal undervoltage protection. If the input voltage is below its UV threshold, the regulator remains off.

### 8.4.2 Standby Mode

The internal LDO for the VCC bias supply has a lower enable threshold than the regulator itself. When  $V_{EN}$  is above 1.1 V (maximum) and below the precision enable threshold of 1.263 V (typical), the internal LDO is on and regulating. The precision enable circuitry is turned on after the internal  $V_{CC}$  is above its UVLO threshold. The switching action and voltage regulation are not enabled until  $V_{EN}$  rises above the precision enable threshold.

#### 8.4.3 Active Mode

The TPSM63610 is in active mode when  $V_{VCC}$  and  $V_{EN/}$  are above their relevant thresholds and no fault conditions are present. The simplest way to enable operation is to connect EN to  $V_{IN}$ , which allows self start-up when the applied input voltage exceeds the minimum start-up voltage.

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback

### 9 Applications and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 9.1 Application Information

The TPSM63610 synchronous buck module requires only a few external components to convert from a wide range of supply voltages to a fixed output voltage at an output current up to 8 A. To expedite and streamline the process of designing of a TPSM63610-based regulator, a comprehensive TPSM63610 quickstart calculator tool is available by download to assist the system designer with component selection for a given application.

### 9.2 Typical Applications

For the circuit schematic, bill of materials, PCB layout files, and test results of a TPSM63610-powered implementation, see the TPSM63610EVM.

### 9.2.1 Design 1 - High-Efficiency 8-A (10-A peak) Synchronous Buck Regulator for Industrial Applications

shows the schematic diagram of a 5-V, 8-A buck regulator with a switching frequency of 1 MHz. In this example, the target half-load and full-load efficiencies are 93.4% and 91.5%, respectively, based on a nominal input voltage of 24 V that ranges from 9 V to 36 V. A resistor  $R_{RT}$  of 15.8 k $\Omega$  sets the free-running switching frequency at 1 MHz. An optional SYNC input signal allows adjustment of the switching frequency from 500 kHz to 1.4 MHz for this specific application.



Figure 9-1. Circuit Schematic

#### 9.2.1.1 Design Requirements

Table 9-1 shows the intended input, output, and performance parameters for this application example. Note that if the input voltage decreases below approximately 6 V, the regulator operates in dropout with the output voltage below its 5-V setpoint.



Table 9-1. Design Parameters

| DESIGN PARAMETER                | VALUE       |
|---------------------------------|-------------|
| Input voltage range             | 9 V to 36 V |
| Input voltage UVLO turn on, off | 6 V, 4.3 V  |
| Output voltage                  | 5 V         |
| Maximum output current          | 8 A         |
| Switching frequency             | 1 MHz       |
| Output voltage regulation       | ±1%         |
| Module shutdown current         | < 1 µA      |

Table 9-2 gives the selected buck module power-stage components with availability from multiple vendors. This design uses an all-ceramic output capacitor implementation.

Table 9-2. List of Materials for Application Circuit 1

| REFERENCE<br>DESIGNATOR                                     | QTY | SPECIFICATION                               | MANUFACTURER <sup>(1)</sup> | PART NUMBER        |   |   |   |                                 |        |
|-------------------------------------------------------------|-----|---------------------------------------------|-----------------------------|--------------------|---|---|---|---------------------------------|--------|
|                                                             |     | 10 uE 50 V Y7D 1210 coromic                 | Taiyo Yuden                 | UMJ325KB7106KMHT   |   |   |   |                                 |        |
|                                                             | 2   | 10 μF, 50 V, X7R, 1210, ceramic             | TDK                         | CNA6P1X7R1H106K    |   |   |   |                                 |        |
| C <sub>IN1</sub> , C <sub>IN2</sub>                         | 2   | 10 μF, 50 V, X7S, 1210, ceramic             | Murata                      | GCM32EC71H106KA03  |   |   |   |                                 |        |
|                                                             |     | 10 μr, 50 V, λ73, 1210, ceramic             | TDK                         | CGA6P3X7S1H106M    |   |   |   |                                 |        |
|                                                             |     | 47 μF, 6.3 V, X7R, 1210, ceramic            | Murata                      | GRM32ER70J476ME20K |   |   |   |                                 |        |
|                                                             | 3   | 47 μr, 0.3 V, Λ/ΙΧ, 1210, ceramic           | AVX                         | 12106C476MAT2A     |   |   |   |                                 |        |
| C <sub>OUT2</sub> ,<br>C <sub>OUT2</sub> ,C <sub>OUT3</sub> |     | 3                                           | 3                           | 3                  | 3 | 3 | 3 | 47 μF, 10 V, X7R, 1210, ceramic | Murata |
| 00012,00013                                                 |     | 47 μr, 10 V, λ/κ, 1210, ceramic             | AVX                         | 1210ZC476MAT2A     |   |   |   |                                 |        |
|                                                             |     | 100 μF, 6.3 V, X7S, 1210, ceramic           | Murata                      | GRM32EC70J107ME15L |   |   |   |                                 |        |
| U <sub>1</sub>                                              | 1   | TPSM63610 36-V, 8-A synchronous buck module | Texas Instruments           | TPSM63610RDLR      |   |   |   |                                 |        |

<sup>(1)</sup> See the Third-Party Products Disclaimer.

More generally, the TPSM63610 module is designed to operate with a wide range of external components and system parameters. However, the integrated loop compensation is optimized for a certain range of output capacitance.

#### 9.2.1.2 Detailed Design Procedure

#### 9.2.1.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the TPSM63610 module with WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance.
- Run thermal simulations to understand board thermal performance.
- · Export customized schematic and layout into popular CAD formats.
- Print PDF reports for the design, and share the design with colleagues.

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### 9.2.1.2.2 Output Voltage Setpoint

The output voltage of a TPSM63610 module is externally adjustable using a resistor divider. A recommended value for  $R_{FBT}$  of 100 k $\Omega$  for improved noise immunity compared to 1 M $\Omega$  and reduced current consumption compared to lower resistance values. Calculate  $R_{FBB}$  using the following equation :

$$R_{FBB} = \frac{R_{FBT} \times V_{REF}}{V_{OUT} - V_{REF}} \tag{9}$$

Choose the closest standard value of 24.9 k $\Omega$  for R<sub>FBB</sub>.

#### 9.2.1.2.3 Switching Frequency Selection

Connect a 15.8-k $\Omega$  resistor from RT to AGND to set a switching frequency of 1 MHz, which is ideal for an output of 5 V as it establishes an inductor peak-to-peak ripple current in the range of 20% to 40% of the 8-A rated output current at a nominal input voltage of 24 V.

#### 9.2.1.2.4 Input Capacitor Selection

The TPSM63610 requires a minimum input capacitance of  $2 \times 10$ - $\mu$ F ceramic, preferably with X7R dielectric. The voltage rating of input capacitors must be greater than the maximum input voltage. For this design, select two 10- $\mu$ F, X7R, 50-V, 1210 case size, ceramic capacitors connected from VIN1 and VIN2 to PGND as close as possible to the module. See Figure 9-18 for recommneded layout placement.

#### 9.2.1.2.5 Output Capacitor Selection

From Table 8-1, the TPSM63610 requires a minimum of 25 µF of effective output capacitance for proper operation at an output voltage of 5 V at 2.2 MHz. Use high-quality ceramic type capacitors with sufficient voltage and temperature rating. If needed, connect additional output capacitance to reduce ripple voltage or for applications with specific load transient requirements.

For this design example, use two 47- $\mu$ F, 6.3-V or 10-V, X7R, 1210, ceramic capacitors connected close to the module from the VOUT1 and VOUT2 pins to PGND. The total effective capacitance at 5 V is approximately 52  $\mu$ F and 38  $\mu$ F at 25°C and -40°C, respectively.

#### 9.2.1.2.6 Other Connections

Short RBOOT to CBOOT and connect VLDOIN to the 5-V output for best efficiency. To increase phase margin when using an output capacitance close to the minimum in Table 8-1, a feedforward capacitor, designated as  $C_{FF}$  can be placed across the upper feedback resistor. Place the zero created by  $C_{FF}$  and  $R_{FBT}$  higher than one fifth the switching so that it boosts phase but doesn't significantly increase the crossover frequency. Because this  $C_{FF}$  capacitor can conduct noise from the output of the circuit directly to the FB node of the IC, a 4.99-k $\Omega$  resistor,  $R_{FF}$ , must be placed in series with  $C_{FF}$ . If the ESR zero of the output capacitor is below 200 kHz, no CFF should be used.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated



### 9.2.1.3 Application Curves

Unless otherwise indicated,  $V_{IN} = 24 \text{ V}$ ,  $V_{OUT} = 5 \text{ V}$ ,  $I_{OUT} = 8 \text{ A}$ , and  $F_{SW} = 1 \text{ MHz}$ .









### 9.2.2 Design 2 - Inverting Buck-Boost Regulator with Negative Output Voltage

Figure 9-14 shows the schematic diagram of an inverting buck-boost (IBB) regulator with an output of –12 V and a switching frequency of 1 MHz with a nominal input voltage of 12 V that ranges from 9 V to 24 V.



Figure 9-14. Circuit Schematic

#### 9.2.2.1 Design Requirements

Table 9-3 shows the intended input, output, and performance parameters for this application example. With an IBB topology, the module sees a total current of  $I_{IN} + |-I_{OUT}|$ , which is highest at minimum input voltage.

| Tubic V C. Design r drameters |             |  |  |  |  |  |  |  |
|-------------------------------|-------------|--|--|--|--|--|--|--|
| DESIGN PARAMETER              | VALUE       |  |  |  |  |  |  |  |
| Input voltage range           | 9 V to 24 V |  |  |  |  |  |  |  |
| Input voltage UVLO turn on    | 8.9 V       |  |  |  |  |  |  |  |
| Output voltage                | –12 V       |  |  |  |  |  |  |  |
| Full-load current             | –5 A        |  |  |  |  |  |  |  |
| Switching frequency           | 1 MHz       |  |  |  |  |  |  |  |
| Output voltage regulation     | ±1%         |  |  |  |  |  |  |  |

**Table 9-3. Design Parameters** 

Table 9-4 gives the selected buck module power-stage components with availability from multiple vendors. This design uses an all-ceramic output capacitor implementation.

Table 9-4. List of Materials for Application Circuit 2

| REF DES                                 | QTY | SPECIFICATION                               | MANUFACTURER <sup>(1)</sup> | PART NUMBER        |
|-----------------------------------------|-----|---------------------------------------------|-----------------------------|--------------------|
| C C C                                   | 3   | 10 μF, 50 V, X7R, 1210, ceramic             | Kemet                       | C1210C106K5RACTU   |
| $C_{IN1}, C_{IN2}, C_{IN3}$             | 3   | 10 μr, 30 V, λ/K, 12 10, ceramic            | TDK                         | CNA6P1X7R1H106K    |
|                                         |     | 22 μF, 16 V, X7R, 1206, ceramic             | Murata                      | GRM31CZ71C226ME15L |
| C <sub>OUT1</sub> , C <sub>OUT2</sub> , | 3   | 22 μF, 25 V, X7R, 1210, ceramic             | Murata                      | GRM32ER71E226ME15L |
| C <sub>OUT3</sub>                       | 3   | 22 μr, 25 V, λ/K, 12 10, ceramic            | AVX                         | 12103C226KAT4A     |
|                                         |     | 47 μF, 16 V, X6S, 1210, ceramic             | Murata                      | GRM32EC81C476ME15L |
| U <sub>1</sub>                          | 1   | TPSM63610 36-V, 8-A synchronous buck module | Texas Instruments           | TPSM63610RDLR      |

<sup>(1)</sup> See the Third-Party Products Disclaimer.

Copyright © 2022 Texas Instruments Incorporated

### 9.2.2.2 Detailed Design Procedure

#### 9.2.2.2.1 Output Voltage Setpoint

For an output voltage of -12 V, choose upper and lower feedback resistance of 110 k $\Omega$  and 10 k $\Omega$ , respectively, using Adjustable Output Voltage Equation.

#### 9.2.2.2.2 IBB Maximum Output Current

The achievable output current with an *IBB topology* using the TPSM63610 is  $I_{OUT(max)} = I_{LDC(max)} \times (1 - D)$ , where  $I_{LDC(max)} = 8$  A is the rated current of the module and  $D = |V_{OUT}| / (V_{IN} + |V_{OUT}|)$  is the IBB duty cycle. Figure 9-15 provides the maximum output current capability as a function of input voltage for output voltage setpoints of -3.3 V, -5 V and -12 V.

#### 9.2.2.2.3 Switching Frequency Selection

Connect a 15.8-k $\Omega$  resistor from RT to AGND to set a switching frequency of 1 MHz, which is ideal for an output of –12 V.

#### 9.2.2.2.4 Input Capacitor Selection

Use two 10-µF, 50-V, X7R-dielectric ceramic capacitors in 1210 case size connected symmetrically from the VIN1 and VIN2 pins to PGND as close as possible to the module. More specifically, these capacitors appear from the drain of the internal high-side MOSFET to the source of the low-side MOSFET, effectively connecting from the positive input voltage to the negative output voltage terminals.

The sum of the input and output voltages,  $V_{IN}$  +  $|-V_{OUT}|$ , is the effective applied voltage across the capacitors. The total effective capacitance at 25°C and input voltages of 12 V and 24 V (corresponding to applied voltages of 24 V and 36 V) is approximately 12  $\mu$ F and 8  $\mu$ F, respectively. Check the capacitance versus voltage derating curve in the capacitor data sheet.

Use an additional 10- $\mu$ F, 50-V capacitor directly across the input. This capacitor is designated as C<sub>IN3</sub> and connects across the VIN+ and VIN- terminals as shown in Figure 9-14.

#### 9.2.2.5 Output Capacitor Selection

For this IBB design example, use three 22- $\mu$ F, 25-V, X7R-dielectric ceramic capacitors in 1210 case size connected symmetrically close to the module from the VOUT pins (Pin 9 and Pin 10) to PGND. The total effective capacitance is approximately 25  $\mu$ F with DC bias of 12 V.

#### 9.2.2.2.6 Other Considerations

Short RBOOT to CBOOT and connect VLDOIN to the power stage GND terminal, which corresponds to VOUT pins (Pin 9 and Pin 10) of the module, for best efficiency.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated



### 9.2.2.3 Application Curves

Unless otherwise indicated,  $V_{IN}$  = 12 V,  $V_{OUT}$  = -12 V, and  $F_{SW}$  = 1 MHz.





Figure 9-15. IBB Maximum Output Current Figure 9-16. Efficiency for V<sub>OUT</sub>= -12 V, FPWM Mode



### 9.3 Power Supply Recommendations

The TPSM63610 buck module is designed to operate over a wide input voltage range of 3 V to 36 V. The characteristics of the input supply must be compatible with the *Absolute Maximum Ratings* and *Recommended Operating Conditions* in this data sheet. In addition, the input supply must be capable of delivering the required input current to the loaded regulator circuit. Estimate the average input current with Equation 10.

$$I_{IN} = \left(\frac{V_{OUT} \times I_{OUT}}{V_{IN} \times \eta}\right) \tag{10}$$

where

• η is the efficiency.

If the module is connected to an input supply through long wires or PCB traces with a large impedance, take special care to achieve stable performance. The parasitic inductance and resistance of the input cables can have an adverse affect on module operation. More specifically, the parasitic inductance in combination with the low-ESR ceramic input capacitors form an underdamped resonant circuit, possibly resulting in instability or voltage transients each time the input supply is cycled ON and OFF. The parasitic resistance causes the input voltage to dip during a load transient. If the module is operating close to the minimum input voltage, this dip can cause false UVLO triggering and a system reset.

The best way to solve such issues is to reduce the distance from the input supply to the module and use an electrolytic input capacitor in parallel with the ceramics. The moderate ESR of the electrolytic capacitor helps damp the input resonant circuit and reduce any overshoot or undershoot at the input. A capacitance in the range of 47  $\mu$ F to 100  $\mu$ F is usually sufficient to provide input parallel damping and helps hold the input voltage steady during large load transients. A typical ESR of 0.1  $\Omega$  to 0.4  $\Omega$  provides enough damping for most input circuit configurations.

### 9.4 Layout

Proper PCB design and layout is important in high-current, fast-switching module circuits (with high internal voltage and current slew rates) to achieve reliable device operation and design robustness. Furthermore, the EMI performance of the module depends to a large extent on PCB layout.

### 9.4.1 Layout Guidelines

The following list summarizes the essential guidelines for PCB layout and component placement to optimze DC/DC module performance, including thermals and EMI signature. Figure 9-17 and Figure 9-18 show a recommended PCB layout for the TPSM63610 with optimized placement and routing of the power-stage and small-signal components.

- Place input capacitors as close as possible to the VIN pins. Note the dual and symmetrical arrangement
  of the input capacitors based on the VIN1 and VIN2 pins located on each side of the module package.
  The high-frequency currents are split in two and effectively flow in opposing directions such that the related
  magnetic fields contributions cancel each other, leading to improved EMI performance.
  - Use low-ESR 1206 or 1210 ceramic capacitors with X7R or X7S dielectric. The module has integrated dual 0402 input capacitors for high-frequency bypass.
  - Ground return paths for the input capacitors must consist of localized top-side planes that connect to the PGND pads under the module.
  - Even though the VIN pins are connected internally, use a wide polygon plane on a lower PCB layer to connect these pins together and to the input supply.
- Place output capacitors as close as possible to the VOUT pins. A similar dual and symmetrical arrangement of the output capacitors enables magnetic field cancellation and EMI mitigation.
  - Ground return paths for the output capacitors must consist of localized top-side planes that connect to the PGND pads under the module.
  - Even though the VOUT pins are connected internally, use a wide polygon plane on a lower PCB layer to connect these pins together and to the load, thus reducing conduction loss and thermal stress.

- Keep the FB trace as short as possible by placing the feedback resistors close to the FB pin. Reduce noise
  sensitivity of the output voltage feedback path by placing the resistor divider close to the FB pin, rather than
  close to the load. FB is the input to the voltage-loop error anplifier and represents a high-impedance node
  sensitive to noise. Route a trace from the upper feedback resistor to the required point of output voltage
  regulation.
- Use a solid ground plane on the PCB layer directly below the top layer with the module. This plane acts as a noise shield by minimizing the magnetic fields associated with the currents in the switching loops. Connect AGND pins 6 and 11 directly to PGND pin 19 under the module.
- Provide enough PCB area for proper heatsinking. Use sufficient copper area to acheive a low thermal impedance commensurate with the maximum load current and ambient temperature conditions. Provide adequate heatsinking for the TPSM63610 to keep the junction temperature below 150°C. For operation at full rated load, the top-side ground plane is an important heat-dissipating area. Use an array of heat-sinking vias to connect the exposed pads (PGND) of the package to the PCB ground plane. If the PCB has multiple copper layers, connect these thermal vias to inner-layer ground planes. Make the top and bottom PCB layers preferably with two-ounce copper thickness (and no less than one ounce).

#### 9.4.1.1 Thermal Design and Layout

For a DC/DC module to be useful over a particular temperature range, the package must allow for the efficient removal of the heat produced while keeping the junction temperature within rated limits. The TPSM63610 module is available in a small 6.5-mm × 7.55-mm 22-pin QFN (RDL) package to cover a range of application requirements. The *Thermal Information* table summarizes the thermal metrics of this package with related detail provided by the *Semiconductor and IC Package Thermal Metrics application report*.

The 22-pin QFN package offers a means of removing heat through the exposed thermal pads at the base of the package. This allows a significant improvement in heatsinking, and it becomes imperative that the PCB is designed with thermal lands, thermal vias, and one or more ground planes to complete the heat removal subsystem. The exposed pads of the TPSM63610 are soldered to the ground-connected copper lands on the PCB directly underneath the device package, reducing the thermal resistance to a very low value.

Preferably, use a four-layer board with 2-oz copper thickness for all layers to provide low impedance, proper shielding and lower thermal resistance. Numerous vias with a 0.3-mm diameter connected from the thermal lands to the internal and solder-side ground planes are vital to promote heat transfer. In a multi-layer PCB stack-up, a solid ground plane is typically placed on the PCB layer below the power-stage components. Not only does this provide a plane for the power-stage currents to flow, but it also represents a thermally conductive path away from the heat-generating device.

#### 9.4.2 Layout Example



Figure 9-17. Typical Layout





Figure 9-18. Typical Top Layer Design

# 10 Device and Documentation Support

### 10.1 Device Support

### 10.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

### 10.1.2 Development Support

With an input operating voltage from 3 V to 36 V and rated output current up to 10 A, the TPSM63610 family of synchronous buck power modules provides flexibility, scalability and optimized solution size for a range of applications. These modules enable DC/DC solutions with high density, low EMI and increased flexibility. Available EMI mitigation features include dual-random spread spectrum (DRSS), RBOOT-configured switch-node slew rate control, and integrated input bypass capacitors.

Table 10-1. Synchronous Buck DC/DC Power Module Family

| DC/DC MODULE | RATED I <sub>OUT</sub> | PACKAGE    | DIMENSIONS       | FEATURES                                                                    | EMI MITIGATION                 |
|--------------|------------------------|------------|------------------|-----------------------------------------------------------------------------|--------------------------------|
| TPSM63610    | 8 A                    |            |                  | RT adjustable                                                               | DRSS, RBOOT, integrated        |
| TPSM63608    | 6 A                    | B3QFN (22) | 6.5 × 7.5 × 4 mm | F <sub>SW</sub> , external<br>synchronization,MODE<br>adjustable (PFM/FPWM) | input, VCC and BOOT capacitors |

#### For development support see the following:

- For TI's reference design library, visit the TI Reference Design library.
- For TI's WEBENCH Design Environment, visit the WEBENCH® Design Center.
- To design a low-EMI power supply, review TI's comprehensive EMI Training Series.
- To design an inverting buck-boost (IBB) regulator, visit DC/DC inverting buck-boost modules.
- TI Reference Designs:
  - Multiple Output Power Solution For Kintex 7 Application
  - Arria V Power Reference Design
  - Altera Cyclone V SoC Power Supply Reference Design
  - Space-optimized DC/DC Inverting Power Module Reference Design With Minimal BOM Count
  - − 3- To 11.5-V<sub>IN</sub>, −5-V<sub>OUT</sub>, 1.5-A Inverting Power Module Reference Design For Small, Low-noise Systems
- · Technical Articles:
  - Powering Medical Imaging Applications With DC/DC Buck Converters
  - How To Create A Programmable Output Inverting Buck-boost Regulator
- To view a related device of this product, see the LM61495 36-V, 10-A synchronous buck converter.

### 10.1.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the TPSM63610 module with WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance.
- Run thermal simulations to understand board thermal performance.
- Export customized schematic and layout into popular CAD formats.
- Print PDF reports for the design, and share the design with colleagues.

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

### 10.2 Documentation Support

#### 10.2.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, Quick Reference Guide to TI Buck Switching DC/DC Application Notes Compilation of Application Notes
- Texas Instruments, Innovative DC/DC Power Modules selection guide
- Texas Instruments, Enabling Small, Cool and Quiet Power Modules with Enhanced HotRod™ QFN Package
  Technology white paper
- Texas Instruments, Benefits and Trade-offs of Various Power-Module Package Options white paper
- Texas Instruments, Simplify Low EMI Design with Power Modules white paper
- Texas Instruments, Power Modules for Lab Instrumentation white paper
- · Texas Instruments, An Engineer's Guide To EMI In DC/DC Regulators e-book
- Texas Instruments, Soldering Considerations for Power Modules application report
- Texas Instruments, Practical Thermal Design With DC/DC Power Modules application report
- Texas Instruments, Using New Thermal Metrics application report
- Texas Instruments, AN-2020 Thermal Design By Insight, Not Hindsight application report
- Texas Instruments, *Using the TPSM53602/3/4 for Negative Output Inverting Buck-Boost Applications* application report

### 10.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 10.4 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 10.5 Trademarks

HotRod<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments.

WEBENCH® is a registered trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 10.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 10.7 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

### 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this datasheet, refer to the left-hand navigation.

www.ti.com 18-Nov-2022

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                      |         |
| TPSM63610RDFR    | ACTIVE | B3QFN        | RDF                | 22   | 1000           | RoHS & Green | NIPDAU                        | Level-3-250C-168 HR | -40 to 125   | 63610                | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 13-Nov-2022

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPSM63610RDFR | B3QFN           | RDF                | 22 | 1000 | 330.0                    | 16.4                     | 6.9        | 7.9        | 4.3        | 12.0       | 16.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 13-Nov-2022



### \*All dimensions are nominal

|   | Device        | Package Type | pe Package Drawing |    | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|---------------|--------------|--------------------|----|------|-------------|------------|-------------|--|
| Ι | TPSM63610RDFR | B3QFN        | RDF                | 22 | 1000 | 336.0       | 336.0      | 48.0        |  |

PLASTIC QUAD FLAT PACK- NO LEAD



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



PLASTIC QUAD FLAT PACK- NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLAT PACK- NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated