## **Features**

- High Performance, Low Power AVR® 8-Bit Microcontroller
- Advanced RISC Architecture
  - 120 Powerful Instructions Most Single Clock Cycle Execution
  - 32 x 8 General Purpose Working Registers
  - Fully Static Operation
  - Up to 20 MIPS Throughput at 20 MHz
- Data and Non-volatile Program and Data Memories
  - 2/4K Bytes of In-System Self Programmable Flash
    - Endurance 10,000 Write/Erase Cycles
  - 128/256 Bytes In-System Programmable EEPROM
    - Endurance: 100,000 Write/Erase Cycles
  - 128/256 Bytes Internal SRAM
  - Programming Lock for Flash Program and EEPROM Data Security
- Peripheral Features
  - One 8-bit Timer/Counter with Separate Prescaler and Compare Mode
  - One 16-bit Timer/Counter with Separate Prescaler, Compare and Capture Modes
  - Four PWM Channels
  - On-chip Analog Comparator
  - Programmable Watchdog Timer with On-chip Oscillator
  - USI Universal Serial Interface
  - Full Duplex USART
- Special Microcontroller Features
  - debugWIRE On-chip Debugging
  - In-System Programmable via SPI Port
  - External and Internal Interrupt Sources
  - Low-power Idle, Power-down, and Standby Modes
  - Enhanced Power-on Reset Circuit
  - Programmable Brown-out Detection Circuit
  - Internal Calibrated Oscillator
- I/O and Packages
  - 18 Programmable I/O Lines
  - 20-pin PDIP, 20-pin SOIC, 20-pad MLF/VQFN
- Operating Voltage
  - 1.8 5.5V
- Speed Grades
  - 0 4 MHz @ 1.8 5.5V
  - 0 10 MHz @ 2.7 5.5V
  - 0 20 MHz @ 4.5 5.5V
- Industrial Temperature Range: -40°C to +85°C
- Low Power Consumption
  - Active Mode
    - 190 μA at 1.8V and 1MHz
  - Idle Mode
    - 24 µA at 1.8V and 1MHz
  - Power-down Mode
    - 0.1 µA at 1.8V and +25°C



8-bit AVR®
Microcontroller
with 2/4K Bytes
In-System
Programmable
Flash

ATtiny2313A ATtiny4313

Summary



Rev. 8246BS-AVR-09/11



# 1. Pin Configurations

Figure 1-1. Pinout ATtiny2313A/4313

## PDIP/SOIC



# MLF/VQFN



NOTE: Bottom pad should be soldered to ground.

## 1.1 Pin Descriptions

## 1.1.1 VCC

Digital supply voltage.

### 1.1.2 GND

Ground.

## 1.1.3 Port A (PA2..PA0)

Port A is a 3-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port A output buffers have symmetrical drive characteristics with both high sink and source capability, except PA2 which has the RESET capability. To use pin PA2 as I/O pin, instead of RESET pin, program ("0") RSTDISBL fuse. As inputs, Port A pins that are externally pulled low will source current if the pull-up resistors are activated. The Port A pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Port A also serves the functions of various special features of the ATtiny2313A/4313 as listed on page 61.

## 1.1.4 Port B (PB7..PB0)

Port B is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port B output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port B pins that are externally pulled low will source current if the pull-up resistors are activated. The Port B pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Port B also serves the functions of various special features of the ATtiny2313A/4313 as listed on page 62.

## 1.1.5 Port D (PD6..PD0)

Port D is a 7-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port D output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port D pins that are externally pulled low will source current if the pull-up resistors are activated. The Port D pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Port D also serves the functions of various special features of the ATtiny2313A/4313 as listed on page 66.

## 1.1.6 **RESET**

Reset input. A low level on this pin for longer than the minimum pulse length will generate a reset, even if the clock is not running and provided that the reset pin has not been disabled. The minimum pulse length is given in Table 22-3 on page 201. Shorter pulses are not guaranteed to generate a reset. The Reset Input is an alternate function for PA2 and dW.

The reset pin can also be used as a (weak) I/O pin.

### 1.1.7 XTAL1

Input to the inverting Oscillator amplifier and input to the internal clock operating circuit. XTAL1 is an alternate function for PA0.





#### 1.1.8 XTAL2

Output from the inverting Oscillator amplifier. XTAL2 is an alternate function for PA1.

# 2. Overview

The ATtiny2313A/4313 is a low-power CMOS 8-bit microcontroller based on the AVR enhanced RISC architecture. By executing powerful instructions in a single clock cycle, the ATtiny2313A/4313 achieves throughputs approaching 1 MIPS per MHz allowing the system designer to optimize power consumption versus processing speed.

# 2.1 Block Diagram

Figure 2-1. Block Diagram







The AVR core combines a rich instruction set with 32 general purpose working registers. All the 32 registers are directly connected to the Arithmetic Logic Unit (ALU), allowing two independent registers to be accessed in one single instruction executed in one clock cycle. The resulting architecture is more code efficient while achieving throughputs up to ten times faster than conventional CISC microcontrollers.

The ATtiny2313A/4313 provides the following features: 2/4K bytes of In-System Programmable Flash, 128/256 bytes EEPROM, 128/256 bytes SRAM, 18 general purpose I/O lines, 32 general purpose working registers, a single-wire Interface for On-chip Debugging, two flexible Timer/Counters with compare modes, internal and external interrupts, a serial programmable USART, Universal Serial Interface with Start Condition Detector, a programmable Watchdog Timer with internal Oscillator, and three software selectable power saving modes. The Idle mode stops the CPU while allowing the SRAM, Timer/Counters, and interrupt system to continue functioning. The Power-down mode saves the register contents but freezes the Oscillator, disabling all other chip functions until the next interrupt or hardware reset. In Standby mode, the crystal/resonator Oscillator is running while the rest of the device is sleeping. This allows very fast start-up combined with low-power consumption.

The device is manufactured using Atmel's high density non-volatile memory technology. The On-chip ISP Flash allows the program memory to be reprogrammed In-System through an SPI serial interface, or by a conventional non-volatile memory programmer. By combining an 8-bit RISC CPU with In-System Self-Programmable Flash on a monolithic chip, the Atmel ATtiny2313A/4313 is a powerful microcontroller that provides a highly flexible and cost effective solution to many embedded control applications.

The ATtiny2313A/4313 AVR is supported with a full suite of program and system development tools including: C Compilers, Macro Assemblers, Program Debugger/Simulators, In-Circuit Emulators, and Evaluation kits.

# 2.2 Comparison Between ATtiny2313A and ATtiny4313

The ATtiny2313A and ATtiny4313 differ only in memory sizes. Table 2-1 summarizes the different memory sizes for the two devices.

Table 2-1. Memory Size Summary

| Device      | Flash    | EEPROM    | RAM       |
|-------------|----------|-----------|-----------|
| ATtiny2313A | 2K Bytes | 128 Bytes | 128 Bytes |
| ATtiny4313  | 4K Bytes | 256 Bytes | 256 Bytes |

# 3. About

## 3.1 Resources

A comprehensive set of drivers, application notes, data sheets and descriptions on development tools are available for download at http://www.atmel.com/avr.

# 3.2 Code Examples

This documentation contains simple code examples that briefly show how to use various parts of the device. These code examples assume that the part specific header file is included before compilation. Be aware that not all C compiler vendors include bit definitions in the header files and interrupt handling in C is compiler dependent. Please confirm with the C compiler documentation for more details.

For I/O Registers located in the extended I/O map, "IN", "OUT", "SBIS", "SBIC", "CBI", and "SBI" instructions must be replaced with instructions that allow access to extended I/O. Typically, this means "LDS" and "STS" combined with "SBRS", "SBRC", "SBR", and "CBR". Note that not all AVR devices include an extended I/O map.

## 3.3 Data Retention

Reliability Qualification results show that the projected data retention failure rate is much less than 1 PPM over 20 years at 85°C or 100 years at 25°C.





# 4. Register Summary

| Address                    | Name             | Bit 7            | Bit 6             | Bit 5            | Bit 4            | Bit 3              | Bit 2            | Bit 1             | Bit 0         | Page       |
|----------------------------|------------------|------------------|-------------------|------------------|------------------|--------------------|------------------|-------------------|---------------|------------|
| 0x3F (0x5F)                | SREG             | ı                | Т                 | Н                | S                | V                  | N                | Z                 | С             | 9          |
| 0x3E (0x5E)                | Reserved         | _                | _                 | _                | -                | _                  | _                | _                 | _             |            |
| 0x3D (0x5D)                | SPL              | SP7              | SP6               | SP5              | SP4              | SP3                | SP2              | SP1               | SP0           | 12         |
| 0x3C (0x5C)                | OCR0B            |                  | _                 |                  | Timer/Counter0 – | Compare Registe    | er B             |                   |               | 85         |
| 0x3B (0x5B)                | GIMSK            | INT1             | INT0              | PCIE0            | PCIE2            | PCIE1              | -                | _                 | _             | 50         |
| 0x3A (0x5A)                | GIFR             | INTF1            | INTF0             | PCIF0            | PCIF2            | PCIF1              | -                | -                 | _             | 51         |
| 0x39 (0x59)                | TIMSK            | TOIE1            | OCIE1A            | OCIE1B           | -                | ICIE1              | OCIE0B           | TOIE0             | OCIE0A        | 86, 115    |
| 0x38 (0x58)                | TIFR             | TOV1             | OCF1A             | OCF1B            | -                | ICF1               | OCF0B            | TOV0              | OCF0A         | 86, 115    |
| 0x37 (0x57)                | SPMCSR           | -                | -                 | RSIG             | СТРВ             | RFLB               | PGWRT            | PGERS             | SPMEN         | 175        |
| 0x36 (0x56)                | OCR0A            |                  | T                 |                  | 1                | Compare Registe    | 1                | I                 |               | 85         |
| 0x35 (0x55)                | MCUCR            | PUD              | SM1               | SE               | SM0              | ISC11              | ISC10            | ISC01             | ISC00         | 36, 50, 68 |
| 0x34 (0x54)                | MCUSR            | -                | -                 | _                | _                | WDRF               | BORF             | EXTRF             | PORF          | 44         |
| 0x33 (0x53)                | TCCR0B           | FOC0A            | FOC0B             | _                |                  | WGM02              | CS02             | CS01              | CS00          | 84         |
| 0x32 (0x52)                | TCNT0            |                  | CALC              | CALE             |                  | unter0 (8-bit)     | CALO             | CALA              | CALO          | 85         |
| 0x31 (0x51)                | OSCCAL           | -                | CAL6<br>COM0A0    | CAL5<br>COM0B1   | CAL4<br>COM0B0   | CAL3               | CAL2             | CAL1<br>WGM01     | CAL0<br>WGM00 | 31<br>81   |
| 0x30 (0x50)<br>0x2F (0x4F) | TCCR0A<br>TCCR1A | COM0A1<br>COM1A1 | COMIDA0<br>COM1A0 | COMUB1<br>COM1B1 | COMUBU<br>COM1B0 | -                  | _                | WGM11             | WGM00         | 110        |
| 0x2F (0x4F)<br>0x2E (0x4E) | TCCR1B           | ICNC1            | ICES1             | -                | WGM13            | WGM12              | CS12             | CS11              | CS10          | 112        |
| 0x2D (0x4D)                | TCNT1H           | IONOT            | IOLOT             |                  |                  | unter Register Hig | 1                | 0011              | 0010          | 114        |
| 0x2D (0x4D)<br>0x2C (0x4C) | TCNT1L           |                  |                   |                  |                  | unter Register Lo  |                  |                   |               | 114        |
| 0x2B (0x4B)                | OCR1AH           |                  |                   |                  |                  | pare Register A F  |                  |                   |               | 114        |
| 0x2A (0x4A)                | OCR1AL           |                  |                   |                  |                  | pare Register A L  |                  |                   |               | 114        |
| 0x29 (0x49)                | OCR1BH           |                  |                   |                  |                  | pare Register B F  |                  |                   |               | 114        |
| 0x28 (0x48)                | OCR1BL           |                  |                   |                  |                  | pare Register B L  | <u> </u>         |                   |               | 114        |
| 0x27 (0x47)                | Reserved         | -                | -                 | _                | _                | i -                |                  | _                 | _             |            |
| 0x26 (0x46)                | CLKPR            | CLKPCE           | -                 | _                | _                | CLKPS3             | CLKPS2           | CLKPS1            | CLKPS0        | 31         |
| 0x25 (0x45)                | ICR1H            |                  |                   | Timer/           | Counter1 - Input | Capture Register   | High Byte        |                   |               | 114        |
| 0x24 (0x44)                | ICR1L            |                  |                   | Timer/           | Counter1 - Input | Capture Register   | Low Byte         |                   |               | 114        |
| 0x23 (0x43)                | GTCCR            | -                | -                 | _                | -                | -                  | _                | -                 | PSR10         | 118        |
| 0x22 (ox42)                | TCCR1C           | FOC1A            | FOC1B             | _                | _                | _                  | _                | _                 | _             | 113        |
| 0x21 (0x41)                | WDTCSR           | WDIF             | WDIE              | WDP3             | WDCE             | WDE                | WDP2             | WDP1              | WDP0          | 44         |
| 0x20 (0x40)                | PCMSK0           | PCINT7           | PCINT6            | PCINT5           | PCINT4           | PCINT3             | PCINT2           | PCINT1            | PCINT0        | 53         |
| 0x1F (0x3F)                | Reserved         | -                | -                 | _                | -                | _                  | -                | -                 | _             |            |
| 0x1E (0x3E)                | EEAR             | -                |                   |                  |                  | PROM Address R     | egister          |                   |               | 23         |
| 0x1D (0x3D)                | EEDR             |                  |                   |                  |                  | Data Register      |                  |                   |               | 23         |
| 0x1C (0x3C)                | EECR             | _                | _                 | EEPM1            | EEPM0            | EERIE              | EEMPE            | EEPE              | EERE          | 23         |
| 0x1B (0x3B)                | PORTA            | _                | -                 | _                | -                | -                  | PORTA2           | PORTA1            | PORTA0        | 68         |
| 0x1A (0x3A)<br>0x19 (0x39) | DDRA<br>PINA     | _                | _                 | <del>-</del>     | _                |                    | DDA2<br>PINA2    | DDA1<br>PINA1     | DDA0<br>PINA0 | 68<br>69   |
| 0x18 (0x38)                | PORTB            | PORTB7           | PORTB6            | PORTB5           | PORTB4           | PORTB3             | PORTB2           | PORTB1            | PORTB0        | 69         |
| 0x17 (0x37)                | DDRB             | DDB7             | DDB6              | DDB5             | DDB4             | DDB3               | DDB2             | DDB1              | DDB0          | 69         |
| 0x16 (0x36)                | PINB             | PINB7            | PINB6             | PINB5            | PINB4            | PINB3              | PINB2            | PINB1             | PINB0         | 69         |
| 0x15 (0x35)                | GPIOR2           |                  | 50                |                  |                  | ose I/O Register 2 |                  | 51                | ,             | 24         |
| 0x14 (0x34)                | GPIOR1           |                  |                   |                  |                  | ose I/O Register 1 |                  |                   |               | 24         |
| 0x13 (0x33)                | GPIOR0           |                  |                   |                  |                  | ose I/O Register 0 |                  |                   |               | 24         |
| 0x12 (0x32)                | PORTD            | =                | PORTD6            | PORTD5           | PORTD4           | PORTD3             | PORTD2           | PORTD1            | PORTD0        | 69         |
| 0x11 (0x31)                | DDRD             | _                | DDD6              | DDD5             | DDD4             | DDD3               | DDD2             | DDD1              | DDD0          | 69         |
| 0x10 (0x30)                | PIND             | _                | PIND6             | PIND5            | PIND4            | PIND3              | PIND2            | PIND1             | PIND0         | 69         |
| 0x0F (0x2F)                | USIDR            |                  |                   |                  | USI Da           | ta Register        |                  |                   |               | 165        |
| 0x0E (0x2E)                | USISR            | USISIF           | USIOIF            | USIPF            | USIDC            | USICNT3            | USICNT2          | USICNT1           | USICNT0       | 164        |
| 0x0D (0x2D)                | USICR            | USISIE           | USIOIE            | USIWM1           | USIWM0           | USICS1             | USICS0           | USICLK            | USITC         | 162        |
| 0x0C (0x2C)                | UDR              |                  | 1                 | 1                | UART Data        | Register (8-bit)   | 1                | 1                 | •             | 136        |
| 0x0B (0x2B)                | UCSRA            | RXC              | TXC               | UDRE             | FE               | DOR                | UPE              | U2X               | MPCM          | 137        |
| 0x0A (0x2A)                | UCSRB            | RXCIE            | TXCIE             | UDRIE            | RXEN             | TXEN               | UCSZ2            | RXB8              | TXB8          | 138        |
| 0x09 (0x29)                | UBRRL            |                  | T                 | 1 .              | 1                | RH[7:0]            | T                | 1                 |               | 140        |
| 0x08 (0x28)                | ACSR             | ACD              | ACBG              | ACO              | ACI              | ACIE               | ACIC             | ACIS1             | ACIS0         | 167        |
| 0x07 (0x27)                | BODCR            | -                | -                 | -                | -                | -<br>DDT#44        | -                | BODS              | BODSE         | 37         |
| 0x06 (0x26)                | PRR              | =                | -                 | - POILT10        | - POINTIE        | PRTIM1             | PRTIM0           | PRUSI             | PRUSART       | 36         |
| 0x05 (0x25)                | PCMSK2           | -                | PCINT17           | PCINT16          | PCINT15          | PCINT14            | PCINT13          | PCINT12           | PCINT11       | 52         |
| 0x04 (0x24)                | PCMSK1           | IIMOEL4          | LIMOELO           | LIDMA            | LIDMO            | USBS               | PCINT10<br>UCSZ1 | PCINT9            | PCINT8        | 52         |
| 0x03 (0x23)                | UCSRC            | UMSEL1           | UMSEL0            | UPM1             | UPM0             | OSBS               |                  | UCSZ0<br>RH[11:8] | UCPOL         | 139        |
| 0x02 (0x22)<br>0x01 (0x21) | UBRRH<br>DIDR    | _                | _                 | _                | _                |                    | UBRI             | AIN1D             | AIN0D         | 140<br>168 |
| 0x01 (0x21)<br>0x00 (0x20) | USIBR            | _                | _                 | _                | LISI Buf         | fer Register       | _                | AINID             | AINUD         | 166        |
| UXUU (UXZU)                | USIBR            | l                |                   |                  | USI BUI          | ioi ivedialei      |                  |                   |               | 100        |

# ATtiny2313A/4313

Notes:

- 1. For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses should never be written.
- 2. I/O Registers within the address range 0x00 0x1F are directly bit-accessible using the SBI and CBI instructions. In these registers, the value of single bits can be checked by using the SBIS and SBIC instructions.
- 3. Some of the status flags are cleared by writing a logical one to them. Note that, unlike most other AVRs, the CBI and SBI instructions will only operate on the specified bit, and can therefore be used on registers containing such status flags. The CBI and SBI instructions work with registers 0x00 to 0x1F only.
- 4. When using the I/O specific commands IN and OUT, the I/O addresses 0x00 0x3F must be used. When addressing I/O Registers as data space using LD and ST instructions, 0x20 must be added to these addresses.





# 5. Instruction Set Summary

| ASC   R.S.   Add with Carry too Registers   Ref.   Ref.   Ref.   C. C.N.V.S.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Mnemonics        | Operands          | Description                            | Operation                                      | Flags      | #Clocks |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------|----------------------------------------|------------------------------------------------|------------|---------|
| ADD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ARITHMETIC AND L | OGIC INSTRUCTIONS | 8                                      |                                                | •          | •       |
| April                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ADD              | Rd, Rr            | Add two Registers                      | Rd ← Rd + Rr                                   | Z,C,N,V,H  | 1       |
| SUBUR   Ris K   Subtract Consists from Register   Ris K   Subtract Consists from Register   Ris K   Subtract Consists from Register   Ris K   Ris K   Subtract Consists from Register   Ris K   Ris K   Subtract with Carry for Registers   Ris K   Ris K   Ris K   Subtract with Carry for Registers   Ris K   Ris K   Ris K   Subtract with Carry for Ris K   Ris K   Ris K   Ris K   Subtract with Carry for Ris K   Ris K   Ris K   Subtract with Carry for Ris K   Ris K   Ris K   Subtract with Carry for Ris K   Subt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ADC              | Rd, Rr            | Add with Carry two Registers           | $Rd \leftarrow Rd + Rr + C$                    | Z,C,N,V,H  | 1       |
| Staff   Ref.   Subment Concent from Register   Ref. Ref.   C.C. N.V.H   1.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ADIW             | Rdl,K             | Add Immediate to Word                  | Rdh:Rdl ← Rdh:Rdl + K                          | Z,C,N,V,S  | 2       |
| SEC.   M.S.   Subtract with Carry roor Registers   Ro. + Ro. + C.   Z.C.N.V.H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | SUB              | Rd, Rr            | Subtract two Registers                 | Rd ← Rd - Rr                                   | Z,C,N,V,H  | 1       |
| SBOT   Rol K   Subtract immodifier for Word   Rol Fack K. C   ZCRNVH   ZCRNVH   Rol K   ZCRNV   ZCRNVH   Rol K   ZCRNV   ZCR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | SUBI             | Rd, K             | Subtract Constant from Register        | $Rd \leftarrow Rd - K$                         | Z,C,N,V,H  | 1       |
| SBIN   Roll K                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | SBC              | Rd, Rr            | Subtract with Carry two Registers      | $Rd \leftarrow Rd - Rr - C$                    | Z,C,N,V,H  | 1       |
| AND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | SBCI             | Rd, K             | Subtract with Carry Constant from Reg. | Rd ← Rd - K - C                                | Z,C,N,V,H  | 1       |
| RAND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | SBIW             | Rdl,K             | Subtract Immediate from Word           | Rdh:Rdl ← Rdh:Rdl - K                          | Z,C,N,V,S  | 2       |
| ORI         Rg /r         Logical OR Registers and Cordinate         Rg + Red v Rr         Z N N           EOR         Rg /r         Evaluate OR Registers         Rg + Rg 0 Rr         2 N N           EOR         Rg /r         Evaluate OR Registers         Rg + Rg 0 Rr         2 N N           NEG         Rg /r         Town Complement         Rg + Ox00 - Rg         2 CN N           NEG         Rg /r         Town Complement         Rg + Ox00 - Rg         2 CN N           SRR         Rg /r         Town Complement         Rg + Ox00 - Rg         2 CN N           SRR         Rg /r         Year Complement         Rg + Ox00 - Rg         2 CN N           SRR         Rg /r         Com Register         Rg + Rg + Rg + (DxFF + K)         2 N N           SRC         Rg /r         Com Register         Rg + Rg + Rg + 1         2 N N           TST         Rg /r         December         Rg + Rg + Rg + Rg + Rg         2 N N           SRR         Rg /r         Rg /r         Rg /r         Rg /r           SRR         Rg /r         Rg /r         Rg /r         Rg /r           SRR         Rg /r         Rg /r         Rg /r         Rg /r           SRR         Rg /r         Rg /r         Rg /r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | AND              | Rd, Rr            | Logical AND Registers                  | $Rd \leftarrow Rd \bullet Rr$                  | Z,N,V      | 1       |
| Self.   Ref.   Logical OR Register and Content   Rd + Rd v K   ZNV   Self.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ANDI             | Rd, K             | Logical AND Register and Constant      | $Rd \leftarrow Rd \bullet K$                   | Z,N,V      | 1       |
| ECRA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | OR               | Rd, Rr            | Logical OR Registers                   | $Rd \leftarrow Rd v Rr$                        | Z,N,V      | 1       |
| DOM   Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ORI              | Rd, K             | Logical OR Register and Constant       | $Rd \leftarrow Rd \vee K$                      | Z,N,V      | 1       |
| MEG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | EOR              | Rd, Rr            | Exclusive OR Registers                 | $Rd \leftarrow Rd \oplus Rr$                   | Z,N,V      | 1       |
| SBR   RdJK   Set Birls in Register   Rd - Rd V K   ZN Y   More                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | COM              | Rd                | One's Complement                       | $Rd \leftarrow 0xFF - Rd$                      | Z,C,N,V    | 1       |
| BR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | NEG              | Rd                | Two's Complement                       | Rd ← 0x00 – Rd                                 | Z,C,N,V,H  | 1       |
| DEC   Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | SBR              | Rd,K              | Set Bit(s) in Register                 | $Rd \leftarrow Rd \vee K$                      | Z,N,V      | 1       |
| DECC   Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | CBR              | Rd,K              | Clear Bit(s) in Register               | $Rd \leftarrow Rd \bullet (0xFF - K)$          | Z,N,V      | 1       |
| SET                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | INC              | Rd                | Increment                              | Rd ← Rd + 1                                    | Z,N,V      | 1       |
| SER   Rd   Clear Register   Rd + OxFF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | DEC              | Rd                | Decrement                              | Rd ← Rd – 1                                    | Z,N,V      | 1       |
| SER   Rd   Set Register   Rd ← OxFF   None   DRANCH INSTRUCTIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | TST              | Rd                | Test for Zero or Minus                 | $Rd \leftarrow Rd \bullet Rd$                  | Z,N,V      | 1       |
| RAMP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | CLR              | Rd                | Clear Register                         | $Rd \leftarrow Rd \oplus Rd$                   | Z,N,V      | 1       |
| EAUMP   K   Relative Jump   PC - PC + K + 1   None   1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                  |                   | Set Register                           | Rd ← 0xFF                                      | None       | 1       |
| MMP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | BRANCH INSTRUCT  | TIONS             |                                        |                                                |            |         |
| RCALL   K   Relative Subroutine Call   PC ← PC + K + 1   None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | RJMP             | k                 | Relative Jump                          | PC ← PC + k + 1                                | None       | 2       |
| CALL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | IJMP             |                   | Indirect Jump to (Z)                   | PC ← Z                                         | None       | 2       |
| RET                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | RCALL            | k                 | Relative Subroutine Call               | PC ← PC + k + 1                                | None       | 3       |
| RETI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ICALL            |                   | Indirect Call to (Z)                   | PC ← Z                                         | None       | 3       |
| CPSE         Rd.Rr         Compare, Skip if Equal         If (Rd = Rr) PC ← PC + 2 or 3         None         1/2           CP         Rd.Rr         Compare         Rd − Rr         Z, N.V.C.H         2           CPC         Rd.Rr         Compare with Carry         Rd − Rr − C         2, N.V.C.H         2           CPI         Rd.IX         Compare Register with Immediate         Rd − K         2, N.V.C.H         2           SBRC         Rr, b         Skip if Bit in Register Cleared         If (Rr(b)=0) PC ← PC + 2 or 3         None         1/2           SBRS         Rr, b         Skip if Bit in IV Or Register Cleared         If (P(b)=0) PC ← PC + 2 or 3         None         1/2           SBIC         P, b         Skip if Bit in IV Or Register IV Description of It (Rr(b)=1) PC ← PC + 2 or 3         None         1/2           SBIS         P, b         Skip if Bit in IV Or Register is Set         If (P(b)=0) PC ← PC + 2 or 3         None         1/2           BRSS         8, k         Branch if Status Flag Set         If (SREG(s) = 1) then PC ← PC + 2 or 3         None         1/2           BRBC         8, k         Branch if Status Flag Cleared         If (SREG(s) = 1) then PC ← PC + C + 4 + 1         None         1           BREC         k         Branch if Carry Set                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | RET              |                   | Subroutine Return                      | PC ← STACK                                     | None       | 4       |
| CP         Rd.Rr         Compare         Rd − Rr         Z, N,V,C,H           CPC         Rd.Rr         Compare With Carry         Rd − Rr − C         2, N,V,C,H           CPI         Rd.K         Compare Register with Immediate         Rd − K         Z, N,V,C,H         2           SBRC         Rr, b         Skip if Bit in Register Cleared         if (Rr(b)=0) PC − PC + 2 or 3         None         1/2           SBRS         Rr, b         Skip if Bit in IVO Register is Set         if (Rr(b)=1) PC − PC + 2 or 3         None         1/2           SBIC         P, b         Skip if Bit in IVO Register is Set         if (P(b)=0) PC ← PC + 2 or 3         None         1/2           SBIS         P, b         Skip if Bit in IVO Register is Set         if (P(b)=1) PC ← PC + 2 or 3         None         1/2           SBIS         P, b         Skip if Bit in IVO Register is Set         if (P(b)=1) PC ← PC + 2 or 3         None         1/2           SBIS         P, b         Skip if Bit in IVO Register is Set         if (P(b)=1) PC ← PC + 2 or 3         None         1/2           SBIS         P, b         Skip if Bit in IVO Register is Set         if (P(b)=1) PC ← PC + 2 or 3         None         1/2           BRBS         s, k         Branch if Status Flag Set         if (Resciption In Interval                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | RETI             |                   | Interrupt Return                       | PC ← STACK                                     | 1          | 4       |
| CPC         Rd.Rr         Compare with Carry         Rd − R − C         Z, N,V,C,H           CPI         Rd,K         Compare Register with Immediate         Rd − K         2, N,V,C,H           SBRC         Rr, b         Skip if Bit in Register Cleared         if (Rr(b)=0) PC ← PC + 2 or 3         None           SBRS         Rr, b         Skip if Bit in IN Register is Set         if (Rr(b)=1) PC ← PC + 2 or 3         None         1/2           SBIC         P, b         Skip if Bit in IN Register is Set         if (PD)=0) PC ← PC + 2 or 3         None         1/2           SBIS         P, b         Skip if Bit in IN Register is Set         if (PD)=1) PC ← PC + 2 or 3         None         1/2           BRS         S, k         Branch if Status Flag Set         if (RSEG(s)=1) then PC ← PC + 2 or 3         None         1/2           BRBS         S, k         Branch if Status Flag Set         if (SREG(s)=1) then PC ← PC + 2 or 3         None         1/2           BRBC         S, k         Branch if Status Flag Set         if (SREG(s)=1) then PC ← PC + k + 1         None         1           BREQ         K         Branch if Equal         if (Z=1) then PC ← PC + k + 1         None         1           BRC         K         Branch if Status Flag Set         if (R = 0) then PC ← PC + k + 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | CPSE             | Rd,Rr             | Compare, Skip if Equal                 | if (Rd = Rr) PC ← PC + 2 or 3                  | None       | 1/2/3   |
| CPI         Rd,K         Compare Register with Immediate         Rd − K         Z, N,V,C,H           SBRC         Rr, b         Skip if Bit in Register Cleared         if (Rt(b)=0) PC ← PC + 2 or 3         None         1/2           SBRS         Rr, b         Skip if Bit in Register is Set         if (Rt(b)=0) PC ← PC + 2 or 3         None         1/2           SBIS         P, b         Skip if Bit in I/O Register is Set         if (P(b)=0) PC ← PC + 2 or 3         None         1/2           SBIS         P, b         Skip if Bit in I/O Register is Set         if (P(b)=1) PC ← PC + 2 or 3         None         1/2           SBIS         P, b         Skip if Bit in I/O Register is Set         if (P(b)=1) PC ← PC + 2 or 3         None         1/2           SBIS         P, b         Skip if Bit in I/O Register is Set         if (P(b)=1) PC ← PC + 2 or 3         None         1/2           BRBS         s, k         Branch if Register Set         if (Register) PC + PC + 2 or 3         None         1/2           BRBS         s, k         Branch if Status Flag Set         if (SEG(s) = 0) then PC + PC + k + 1         None         1           BRBS         s, k         Branch if Equal         if (SEG(s) = 0) then PC ← PC + k + 1         None         1           BRC         k         Branch if C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | CP               | Rd,Rr             | Compare                                | Rd – Rr                                        | Z, N,V,C,H | 1       |
| SBRC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | CPC              | Rd,Rr             | Compare with Carry                     | Rd – Rr – C                                    | Z, N,V,C,H | 1       |
| SBRS         Rr, b         Skip if Bit in Register is Set         if (Rr(b)=1) PC ← PC + 2 or 3         None         177           SBIC         P, b         Skip if Bit in I/O Register Cleared         if (P(b)=1) PC ← PC + 2 or 3         None         172           SBIS         P, b         Skip if Bit in I/O Register is Set         if (P(b)=1) PC ← PC + 2 or 3         None         172           BRBS         s, k         Branch if Status Flag Set         if (SREG(s) = 1) then PC ← PC+k+1         None         172           BRBC         s, k         Branch if Status Flag Cleared         if (SREG(s) = 0) then PC ← PC+k+1         None         1.           BREQ         k         Branch if Status Flag Cleared         if (Z=0) then PC ← PC+k+1         None         1.           BREQ         k         Branch if Not Equal         if (Z=0) then PC ← PC+k+1         None         1.           BRNE         k         Branch if Carry Set         if (C=0) then PC ← PC+k+1         None         1.           BRSC         k         Branch if Carry Set         if (C=0) then PC ← PC+k+1         None         1.           BRSH         k         Branch if Carry Set         if (C=0) then PC ← PC+k+1         None         1.           BRSH         k         Branch if Lower         if (C=0) then                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | CPI              | Rd,K              | Compare Register with Immediate        | Rd – K                                         | Z, N,V,C,H | 1       |
| SBIC         P, b         Skip if Bit in I/O Register Cleared         if (P(b)=0) PC ← PC + 2 or 3         None         177           SBIS         P, b         Skip if Bit in I/O Register is Set         if (P(b)=1) PC ← PC + 2 or 3         None         177           SBIS         P, b         Skip if Bit in I/O Register is Set         if (P(b)=1) PC ← PC + 2 or 3         None         177           BRBS         s, k         Branch if Status Flag Set         if (SREG(s) = 0) then PC ← PC + k + 1         None         17           BRBC         s, k         Branch if Status Flag Set         if (SREG(s) = 0) then PC ← PC + k + 1         None         16           BRCQ         k         Branch if Equal         if (Z = 1) then PC ← PC + k + 1         None         17           BRCS         k         Branch if Not Equal         if (Z = 0) then PC ← PC + k + 1         None         1.           BRCS         k         Branch if Carry Set         if (C = 0) then PC ← PC + k + 1         None         1.           BRCS         k         Branch if Carry Set         if (C = 0) then PC ← PC + k + 1         None         1.           BRCC         k         Branch if Gare or Higher         if (C = 0) then PC ← PC + k + 1         None         1.           BRLD         k         Branch if Minus                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                  |                   | , ,                                    |                                                |            | 1/2/3   |
| SBIS         P, b         Skip if Bit in I/O Register is Set         if (P(b)=1) PC ← PC + 2 or 3         None         17/2           BRBS         s, k         Branch if Status Flag Set         if (SREG(s) = 1) then PC←-PC+k+1         None         1.           BRBC         s, k         Branch if Status Flag Cleared         if (SREG(s) = 0) then PC←-PC+k+1         None         1.           BREQ         k         Branch if Status Flag Cleared         if (Z = 1) then PC←-PC+k+1         None         1.           BRNE         k         Branch if Not Equal         if (Z = 0) then PC←-PC+k+1         None         1.           BRCS         k         Branch if Carry Set         if (C = 1) then PC←-PC+k+1         None         1.           BRCC         k         Branch if Carry Cleared         if (C = 0) then PC←-PC+k+1         None         1.           BRSH         k         Branch if Same or Higher         if (C = 0) then PC←-PC+k+1         None         1.           BRSH         k         Branch if Lower         if (C = 0) then PC←-PC+k+1         None         1.           BRLO         k         Branch if Minus         if (N = 1) then PC←-PC+k+1         None         1.           BRPL         k         Branch if Minus         if (N = 1) then PC←-PC+k+1         None <td>SBRS</td> <td>Rr, b</td> <td>Skip if Bit in Register is Set</td> <td>if (Rr(b)=1) PC ← PC + 2 or 3</td> <td>None</td> <td>1/2/3</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | SBRS             | Rr, b             | Skip if Bit in Register is Set         | if (Rr(b)=1) PC ← PC + 2 or 3                  | None       | 1/2/3   |
| BRBS   S, k   Branch if Status Flag Set   If (SREG(s) = 1) then PC←PC+k+1   None   1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                  |                   | ,                                      | , ,                                            |            | 1/2/3   |
| BRBC         s, k         Branch if Status Flag Cleared         if (SREG(s) = 0) then PC←PC+k+1         None         1           BREQ         k         Branch if Equal         if (Z = 1) then PC←PC + k+1         None         1           BRNE         k         Branch if Not Equal         if (Z = 0) then PC←PC + k+1         None         1           BRCS         k         Branch if Carry Set         if (C = 1) then PC←PC + k+1         None         1           BRCC         k         Branch if Carry Cleared         if (C = 0) then PC←PC + k+1         None         1           BRSH         k         Branch if Same or Higher         if (C = 0) then PC←PC + k+1         None         1           BRSH         k         Branch if Same or Higher         if (C = 0) then PC←PC + k+1         None         1           BRNI         k         Branch if Same or Higher         if (C = 0) then PC←PC + k+1         None         1           BRNI         k         Branch if Same or Higher         if (C = 0) then PC←PC + k+1         None         1           BRNI         k         Branch if Minus         if (N = 0) then PC←PC + k+1         None         1           BRNI         k         Branch if Minus         if (N = 0) then PC←PC + k+1         None         1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                  | P, b              |                                        |                                                |            | 1/2/3   |
| BREQ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                  |                   |                                        | ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` `        |            | 1/2     |
| BRNE         k         Branch if Not Equal         if (Z = 0) then PC ← PC + k + 1         None         1/2           BRCS         k         Branch if Carry Set         if (C = 1) then PC ← PC + k + 1         None         1/2           BRCC         k         Branch if Carry Cleared         if (C = 0) then PC ← PC + k + 1         None         1/2           BRSH         k         Branch if Same or Higher         if (C = 0) then PC ← PC + k + 1         None         1/2           BRLO         k         Branch if Lower         if (C = 0) then PC ← PC + k + 1         None         1/2           BRMI         k         Branch if Minus         if (N = 1) then PC ← PC + k + 1         None         1/2           BRPL         k         Branch if Minus         if (N = 0) then PC ← PC + k + 1         None         1/2           BRPL         k         Branch if Greater or Equal, Signed         if (N = 0) then PC ← PC + k + 1         None         1/2           BRGE         k         Branch if Jess Than Zero, Signed         if (N = 0) then PC ← PC + k + 1         None         1/2           BRHS         k         Branch if Half Carry Flag Set         if (H = 1) then PC ← PC + k + 1         None         1/2           BRHC         k         Branch if T Flag Set         if (T = 1) then PC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                  |                   | 0                                      |                                                |            | 1/2     |
| BRCS         k         Branch if Carry Set         if (C = 1) then PC ← PC + k + 1         None         1/2           BRCC         k         Branch if Carry Cleared         if (C = 0) then PC ← PC + k + 1         None         1/2           BRSH         k         Branch if Same or Higher         if (C = 0) then PC ← PC + k + 1         None         1/2           BRLO         k         Branch if Lower         if (C = 1) then PC ← PC + k + 1         None         1/2           BRMI         k         Branch if Minus         if (N = 1) then PC ← PC + k + 1         None         1/2           BRPL         k         Branch if Orester or Equal, Signed         if (N = 0) then PC ← PC + k + 1         None         1/2           BRGE         k         Branch if Less Than Zero, Signed         if (N ⊕ V = 0) then PC ← PC + k + 1         None         1/2           BRLT         k         Branch if Half Carry Flag Set         if (N ⊕ V = 1) then PC ← PC + k + 1         None         1/2           BRHC         k         Branch if Half Carry Flag Cleared         if (H = 0) then PC ← PC + k + 1         None         1/2           BRTS         k         Branch if T Flag Set         if (T = 1) then PC ← PC + k + 1         None         1/2           BRTC         k         Branch if T Flag Set                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                  |                   |                                        |                                                |            | 1/2     |
| BRCC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                  |                   |                                        | , ,                                            | 1          | 1/2     |
| BRSH         k         Branch if Same or Higher         if (C = 0) then PC ← PC + k + 1         None         It           BRLO         k         Branch if Lower         if (C = 1) then PC ← PC + k + 1         None         1/2           BRMI         k         Branch if Minus         if (N = 1) then PC ← PC + k + 1         None         1/2           BRPL         k         Branch if Greater or Equal, Signed         if (N = 0) then PC ← PC + k + 1         None         1/2           BRLT         k         Branch if Jess Than Zero, Signed         if (N ⊕ V = 0) then PC ← PC + k + 1         None         1/2           BRHS         k         Branch if Half Carry Flag Set         if (H = 1) then PC ← PC + k + 1         None         1/2           BRHC         k         Branch if T Flag Set         if (H = 0) then PC ← PC + k + 1         None         1/2           BRTS         k         Branch if T Flag Set         if (T = 1) then PC ← PC + k + 1         None         1/2           BRYS         k         Branch if T Flag Cleared         if (T = 0) then PC ← PC + k + 1         None         1/2           BRVC         k         Branch if Overflow Flag is Set         if (Y = 1) then PC ← PC + k + 1         None         1/2           BRID         k         Branch if Interrupt Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                  |                   |                                        | , ,                                            |            | 1/2     |
| BRLO         k         Branch if Lower         if (C = 1) then PC ← PC + k + 1         None         1/2           BRMI         k         Branch if Minus         if (N = 1) then PC ← PC + k + 1         None         1/2           BRPL         k         Branch if Plus         if (N = 0) then PC ← PC + k + 1         None         1/2           BRGE         k         Branch if Greater or Equal, Signed         if (N ⊕ V = 0) then PC ← PC + k + 1         None         1/2           BRLT         k         Branch if Less Than Zero, Signed         if (N ⊕ V = 1) then PC ← PC + k + 1         None         1/2           BRHS         k         Branch if Less Than Zero, Signed         if (N ⊕ V = 1) then PC ← PC + k + 1         None         1/2           BRHS         k         Branch if Half Carry Flag Set         if (H = 1) then PC ← PC + k + 1         None         1/2           BRHC         k         Branch if Half Carry Flag Cleared         if (T = 1) then PC ← PC + k + 1         None         1/2           BRTS         k         Branch if T Flag Set         if (T = 0) then PC ← PC + k + 1         None         1/2           BRVS         k         Branch if Overflow Flag is Set         if (V = 1) then PC ← PC + k + 1         None         1/2           BRVG         k         Branch if Inter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  |                   |                                        | ,                                              |            | 1/2     |
| BRMI k Branch if Minus if $(N = 1)$ then $PC \leftarrow PC + k + 1$ None 1/1. BRPL k Branch if Plus if $(N = 0)$ then $PC \leftarrow PC + k + 1$ None 1/1. BRGE k Branch if Greater or Equal, Signed if $(N \oplus V = 0)$ then $PC \leftarrow PC + k + 1$ None 1/1. BRLT k Branch if Less Than Zero, Signed if $(N \oplus V = 0)$ then $PC \leftarrow PC + k + 1$ None 1/1. BRHS k Branch if Half Carry Flag Set if $(N \oplus V = 1)$ then $PC \leftarrow PC + k + 1$ None 1/1. BRHC k Branch if Half Carry Flag Cleared if $(H = 0)$ then $PC \leftarrow PC + k + 1$ None 1/1. BRTS k Branch if T Flag Set if $(T = 1)$ then $PC \leftarrow PC + k + 1$ None 1/1. BRTC k Branch if T Flag Cleared if $(T = 0)$ then $PC \leftarrow PC + k + 1$ None 1/1. BRVS k Branch if Overflow Flag is Set if $(V = 1)$ then $PC \leftarrow PC + k + 1$ None 1/1. BRVC k Branch if Overflow Flag is Cleared if $(V = 0)$ then $PC \leftarrow PC + k + 1$ None 1/1. BRIE k Branch if Interrupt Enabled if $(V = 0)$ then $PC \leftarrow PC + k + 1$ None 1/1. BRIE k Branch if Interrupt Disabled if $(V = 0)$ then $PC \leftarrow PC + k + 1$ None 1/1. BRID k Branch if Interrupt Disabled if $(V = 0)$ then $PC \leftarrow PC + k + 1$ None 1/1. BRID R Branch if Interrupt Disabled if $(V = 0)$ then $V \leftarrow PC + V + V + 1$ None 1/1. BRID R Branch if Interrupt Disabled if $(V = 0)$ then $V \leftarrow PC + V + V + 1$ None 1/1. BRID R Branch if Interrupt Disabled if $(V = 0)$ then $V \leftarrow PC + V + V + 1$ None 1/1. BRID R Branch if Interrupt Disabled if $(V = 0)$ then $V \leftarrow PC + V + V + 1$ None 1/1. BRID R Branch if Interrupt Disabled R Branch Interrup                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                  |                   | ,                                      | ` '                                            |            | 1/2     |
| BRPL k Branch if Plus if $(N = 0)$ then $PC \leftarrow PC + k + 1$ None 1.0  BRGE k Branch if Greater or Equal, Signed if $(N \oplus V = 0)$ then $PC \leftarrow PC + k + 1$ None 1.0  BRLT k Branch if Less Than Zero, Signed if $(N \oplus V = 0)$ then $PC \leftarrow PC + k + 1$ None 1.0  BRHS k Branch if Less Than Zero, Signed if $(N \oplus V = 1)$ then $PC \leftarrow PC + k + 1$ None 1.0  BRHS k Branch if Half Carry Flag Set if $(H = 1)$ then $PC \leftarrow PC + k + 1$ None 1.0  BRHC k Branch if Half Carry Flag Cleared if $(H = 0)$ then $PC \leftarrow PC + k + 1$ None 1.0  BRTS k Branch if T Flag Set if $(T = 1)$ then $PC \leftarrow PC + k + 1$ None 1.0  BRTC k Branch if T Flag Cleared if $(T = 0)$ then $PC \leftarrow PC + k + 1$ None 1.0  BRVS k Branch if Overflow Flag is Set if $(V = 0)$ then $PC \leftarrow PC + k + 1$ None 1.0  BRVC k Branch if Overflow Flag is Cleared if $(V = 0)$ then $PC \leftarrow PC + k + 1$ None 1.0  BRID k Branch if Interrupt Enabled if $(V = 0)$ then $PC \leftarrow PC + k + 1$ None 1.0  BRID k Branch if Interrupt Disabled if $(I = 0)$ then $PC \leftarrow PC + k + 1$ None 1.0  BIT AND BIT-TEST INSTRUCTIONS  SBI P,b Set Bit in I/O Register I/O(P,b) $\leftarrow 0$ None 2.2  LSL Rd Logical Shift Left Rd( $n+1$ ) $\leftarrow Rd(n)$ , $Rd(0) \leftarrow 0$ Z,C,N,V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                  |                   |                                        |                                                |            | 1/2     |
| BRGE         k         Branch if Greater or Equal, Signed         if (N ⊕ V = 0) then PC ← PC + k + 1         None         1/2           BRLT         k         Branch if Less Than Zero, Signed         if (N ⊕ V = 1) then PC ← PC + k + 1         None         1/2           BRHS         k         Branch if Half Carry Flag Set         if (H = 1) then PC ← PC + k + 1         None         1/2           BRHC         k         Branch if T Flag Cleared         if (T = 0) then PC ← PC + k + 1         None         1/2           BRTS         k         Branch if T Flag Set         if (T = 0) then PC ← PC + k + 1         None         1/2           BRTC         k         Branch if T Flag Cleared         if (T = 0) then PC ← PC + k + 1         None         1/2           BRVS         k         Branch if Overflow Flag is Set         if (V = 1) then PC ← PC + k + 1         None         1/2           BRVC         k         Branch if Overflow Flag is Cleared         if (V = 0) then PC ← PC + k + 1         None         1/2           BRID         k         Branch if Interrupt Enabled         if (I = 1) then PC ← PC + k + 1         None         1/2           BRID         k         Branch if Interrupt Disabled         if (I = 0) then PC ← PC + k + 1         None         1/2           BRI AND BIT-TEST INSTRUCTIONS <td></td> <td></td> <td></td> <td>· · · · · · · · · · · · · · · · · · ·</td> <td></td> <td>1/2</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                  |                   |                                        | · · · · · · · · · · · · · · · · · · ·          |            | 1/2     |
| BRLT k Branch if Less Than Zero, Signed if $(N \oplus V = 1)$ then $PC \leftarrow PC + k + 1$ None 1/1.  BRHS k Branch if Half Carry Flag Set if $(H = 1)$ then $PC \leftarrow PC + k + 1$ None 1/1.  BRHC k Branch if Half Carry Flag Cleared if $(H = 0)$ then $PC \leftarrow PC + k + 1$ None 1/1.  BRTS k Branch if T Flag Set if $(T = 1)$ then $PC \leftarrow PC + k + 1$ None 1/1.  BRTC k Branch if T Flag Cleared if $(T = 0)$ then $PC \leftarrow PC + k + 1$ None 1/1.  BRVS k Branch if Overflow Flag is Set if $(V = 1)$ then $PC \leftarrow PC + k + 1$ None 1/1.  BRVC k Branch if Overflow Flag is Cleared if $(V = 0)$ then $PC \leftarrow PC + k + 1$ None 1/1.  BRIE k Branch if Interrupt Enabled if $(I = 1)$ then $PC \leftarrow PC + k + 1$ None 1/1.  BRID k Branch if Interrupt Disabled if $(I = 1)$ then $PC \leftarrow PC + k + 1$ None 1/1.  BIT AND BIT-TEST INSTRUCTIONS  SBI P,b Set Bit in I/O Register I/O(P,b) $\leftarrow 1$ None 2  LSL Rd Logical Shift Left $Rd(n)$ , $Rd(0) \leftarrow 0$ Z,C,N,V 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                  |                   |                                        |                                                |            | 1/2     |
| BRHS k Branch if Half Carry Flag Set if $(H = 1)$ then $PC \leftarrow PC + k + 1$ None 1.0  BRHC k Branch if Half Carry Flag Cleared if $(H = 0)$ then $PC \leftarrow PC + k + 1$ None 1.0  BRTS k Branch if T Flag Set if $(T = 1)$ then $PC \leftarrow PC + k + 1$ None 1.0  BRTC k Branch if T Flag Cleared if $(T = 0)$ then $PC \leftarrow PC + k + 1$ None 1.0  BRVS k Branch if Overflow Flag is Set if $(V = 1)$ then $PC \leftarrow PC + k + 1$ None 1.0  BRVC k Branch if Overflow Flag is Cleared if $(V = 1)$ then $PC \leftarrow PC + k + 1$ None 1.0  BRIE k Branch if Interrupt Enabled if $(V = 1)$ then $PC \leftarrow PC + k + 1$ None 1.0  BRID k Branch if Interrupt Disabled if $(I = 1)$ then $PC \leftarrow PC + k + 1$ None 1.0  BIT AND BIT-TEST INSTRUCTIONS  SBI P,b Set Bit in I/O Register I/O(P,b) $\leftarrow 1$ None 2.2  CBI P,b Clear Bit in I/O Register I/O(P,b) $\leftarrow 0$ None 2.2  LSL Rd Logical Shift Left $Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0$ Z,C,N,V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  |                   |                                        | ,                                              |            | 1/2     |
| BRHC k Branch if Half Carry Flag Cleared if $(H = 0)$ then $PC \leftarrow PC + k + 1$ None 1.0  BRTS k Branch if T Flag Set if $(T = 1)$ then $PC \leftarrow PC + k + 1$ None 1.0  BRTC k Branch if T Flag Cleared if $(T = 0)$ then $PC \leftarrow PC + k + 1$ None 1.0  BRVS k Branch if Overflow Flag is Set if $(V = 1)$ then $PC \leftarrow PC + k + 1$ None 1.0  BRVC k Branch if Overflow Flag is Cleared if $(V = 0)$ then $PC \leftarrow PC + k + 1$ None 1.0  BRIE k Branch if Interrupt Enabled if $(I = 1)$ then $PC \leftarrow PC + k + 1$ None 1.0  BRID k Branch if Interrupt Disabled if $(I = 1)$ then $PC \leftarrow PC + k + 1$ None 1.0  BIT AND BIT-TEST INSTRUCTIONS  SBI P,b Set Bit in I/O Register I/O(P,b) $\leftarrow 1$ None 2.2  CBI P,b Clear Bit in I/O Register I/O(P,b) $\leftarrow 0$ None 2.2  LSL Rd Logical Shift Left $Rd(n+1) \leftarrow Rd(n)$ , $Rd(0) \leftarrow 0$ Z,C,N,V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                  |                   |                                        | ,                                              |            | 1/2     |
| BRTS k Branch if T Flag Set if $(T = 1)$ then $PC \leftarrow PC + k + 1$ None 1/1.  BRTC k Branch if T Flag Cleared if $(T = 0)$ then $PC \leftarrow PC + k + 1$ None 1/2.  BRVS k Branch if Overflow Flag is Set if $(V = 1)$ then $PC \leftarrow PC + k + 1$ None 1/3.  BRVC k Branch if Overflow Flag is Cleared if $(V = 0)$ then $PC \leftarrow PC + k + 1$ None 1/4.  BRIE k Branch if Interrupt Enabled if $(I = 1)$ then $PC \leftarrow PC + k + 1$ None 1/4.  BRID k Branch if Interrupt Disabled if $(I = 1)$ then $PC \leftarrow PC + k + 1$ None 1/4.  BIT AND BIT-TEST INSTRUCTIONS  SBI P,b Set Bit in I/O Register I/O(P,b) $\leftarrow 1$ None 2.2.  CBI P,b Clear Bit in I/O Register I/O(P,b) $\leftarrow 0$ None 2.3.  LSL Rd Logical Shift Left $Rd(n+1) \leftarrow Rd(n)$ , $Rd(0) \leftarrow 0$ Z,C,N,V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                  |                   | , ,                                    |                                                |            | 1/2     |
| BRTC k Branch if T Flag Cleared if $(T = 0)$ then $PC \leftarrow PC + k + 1$ None 1.0  BRVS k Branch if Overflow Flag is Set if $(V = 1)$ then $PC \leftarrow PC + k + 1$ None 1.0  BRVC k Branch if Overflow Flag is Cleared if $(V = 0)$ then $PC \leftarrow PC + k + 1$ None 1.0  BRIE k Branch if Interrupt Enabled if $(I = 1)$ then $PC \leftarrow PC + k + 1$ None 1.0  BRID k Branch if Interrupt Disabled if $(I = 1)$ then $PC \leftarrow PC + k + 1$ None 1.0  BIT AND BIT-TEST INSTRUCTIONS  SBI P,b Set Bit in I/O Register I/O(P,b) $\leftarrow 1$ None 2.2  CBI P,b Clear Bit in I/O Register I/O(P,b) $\leftarrow 0$ None 2.2  LSL Rd Logical Shift Left $Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0$ Z,C,N,V 1.7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                  |                   | . ,                                    | , ,                                            |            | 1/2     |
| BRVS k Branch if Overflow Flag is Set if $(V = 1)$ then $PC \leftarrow PC + k + 1$ None 1.0  BRVC k Branch if Overflow Flag is Cleared if $(V = 0)$ then $PC \leftarrow PC + k + 1$ None 1.0  BRIE k Branch if Interrupt Enabled if $(I = 1)$ then $PC \leftarrow PC + k + 1$ None 1.0  BRID k Branch if Interrupt Disabled if $(I = 1)$ then $PC \leftarrow PC + k + 1$ None 1.0  BIT AND BIT-TEST INSTRUCTIONS  SBI P,b Set Bit in I/O Register I/O(P,b) $\leftarrow 1$ None 2.2  CBI P,b Clear Bit in I/O Register I/O(P,b) $\leftarrow 0$ None 2.2  LSL Rd Logical Shift Left $Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0$ Z,C,N,V 1.7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                  |                   | · ·                                    |                                                |            | 1/2     |
| BRVC k Branch if Overflow Flag is Cleared if $(V = 0)$ then $PC \leftarrow PC + k + 1$ None 1.0 BRIE k Branch if Interrupt Enabled if $(I = 1)$ then $PC \leftarrow PC + k + 1$ None 1.0 BRID k Branch if Interrupt Disabled if $(I = 0)$ then $PC \leftarrow PC + k + 1$ None 1.0 BIT AND BIT-TEST INSTRUCTIONS  SBI P,b Set Bit in I/O Register I/O(P,b) $\leftarrow 1$ None 2.2 CBI P,b Clear Bit in I/O Register I/O(P,b) $\leftarrow 0$ None 2.2 LSL Rd Logical Shift Left $Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0$ Z,C,N,V 1.0 And 1.0 Register I/O(P,b) $\leftarrow 0$ Rd(n+1) $\leftarrow Rd(n), Rd(0) \leftarrow 0$ Z,C,N,V 1.0 And 1.0 Register Rd(n+1) $\leftarrow Rd(n), Rd(0) \leftarrow 0$ Z,C,N,V 1.0 Register Rd(n+1) $\leftarrow Rd(n), Rd(0) \leftarrow 0$ Z,C,N,V 1.0 Register Rd(n+1) $\leftarrow Rd(n), Rd(0) \leftarrow 0$ Z,C,N,V 1.0 Register Rd(n+1) $\leftarrow Rd(n), Rd(0) \leftarrow 0$ Z,C,N,V 1.0 Register Rd(n+1) $\leftarrow Rd(n), Rd(0) \leftarrow 0$ Z,C,N,V 1.0 Register Rd(n+1) $\leftarrow Rd(n), Rd(0) \leftarrow 0$ Z,C,N,V 1.0 Rd(n+1) $\leftarrow Rd(n), Rd(n) \leftarrow 0$ Z,C,R,N,V 1.0 Rd(n) $\leftarrow Rd(n), Rd(n) \leftarrow 0$ Z,C,R,N,V 1.0 Rd(n) $\leftarrow Rd(n), Rd(n) \leftarrow 0$ Z,C,R,N,V 1.0 Rd( |                  |                   |                                        | ` '                                            |            | 1/2     |
| BRIE k Branch if Interrupt Enabled if (I = 1) then $PC \leftarrow PC + k + 1$ None 1.  BRID k Branch if Interrupt Disabled if (I = 0) then $PC \leftarrow PC + k + 1$ None 1.  BIT AND BIT-TEST INSTRUCTIONS  SBI P,b Set Bit in I/O Register I/O(P,b) $\leftarrow$ 1 None 2.  CBI P,b Clear Bit in I/O Register I/O(P,b) $\leftarrow$ 0 None 2.  LSL Rd Logical Shift Left $Rd(n+1) \leftarrow Rd(n)$ , $Rd(0) \leftarrow$ 0 Z,C,N,V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                  |                   |                                        | , ,                                            |            | 1/2     |
| BRIDkBranch if Interrupt Disabledif (I = 0) then PC $\leftarrow$ PC + k + 1None1.BIT AND BIT-TEST INSTRUCTIONSSBIP,bSet Bit in I/O Register $I/O(P,b) \leftarrow 1$ None2CBIP,bClear Bit in I/O Register $I/O(P,b) \leftarrow 0$ None2LSLRdLogical Shift Left $Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0$ Z,C,N,V3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                  |                   | <u> </u>                               | , ,                                            |            | 1/2     |
| BIT AND BIT-TEST INSTRUCTIONS           SBI         P,b         Set Bit in I/O Register         I/O(P,b) ← 1         None         2           CBI         P,b         Clear Bit in I/O Register         I/O(P,b) ← 0         None         2           LSL         Rd         Logical Shift Left         Rd(n+1) ← Rd(n), Rd(0) ← 0         Z,C,N,V         1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                  |                   |                                        |                                                | 1          | 1/2     |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                  |                   | Branch if Interrupt Disabled           | If (I = 0) then PC ← PC + k + 1                | None       | 1/2     |
| CBI P,b Clear Bit in I/O Register I/O(P,b) $\leftarrow$ 0 None 2. LSL Rd Logical Shift Left Rd(n+1) $\leftarrow$ Rd(n), Rd(0) $\leftarrow$ 0 Z,C,N,V 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                  |                   | Out Diving I/O Despirators             | LIO(DE)                                        | LName      | 1 0     |
| LSL Rd Logical Shift Left $Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0$ Z,C,N,V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                  |                   |                                        |                                                |            | 2       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                  |                   | · ·                                    | ` · · ·                                        |            | 2       |
| LISK LRO LLogical Shift Right LRd(n) $\leftarrow$ Rd(n) $\leftarrow$ Rd(n) $\leftarrow$ Rd(7) $\leftarrow$ 0 L 7 $\cap$ NLV L $\rightarrow$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                  |                   | ,                                      |                                                |            | 1       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                  |                   | Logical Shift Right                    | $Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0$ | Z,C,N,V    | 1       |

| Mnemonics       | Operands      | Description                                               | Operation                                                     | Flags    | #Clocks |
|-----------------|---------------|-----------------------------------------------------------|---------------------------------------------------------------|----------|---------|
| ROR             | Rd            | Rotate Right Through Carry                                | $Rd(7)\leftarrow C,Rd(n)\leftarrow Rd(n+1),C\leftarrow Rd(0)$ | Z,C,N,V  | 1       |
| ASR             | Rd            | Arithmetic Shift Right                                    | $Rd(n) \leftarrow Rd(n+1), n=06$                              | Z,C,N,V  | 1       |
| SWAP            | Rd            | Swap Nibbles                                              | Rd(30)←Rd(74),Rd(74)←Rd(30)                                   | None     | 1       |
| BSET            | s             | Flag Set                                                  | SREG(s) ← 1                                                   | SREG(s)  | 1       |
| BCLR            | s             | Flag Clear                                                | $SREG(s) \leftarrow 0$                                        | SREG(s)  | 1       |
| BST             | Rr, b         | Bit Store from Register to T                              | $T \leftarrow Rr(b)$                                          | T        | 1       |
| BLD             | Rd, b         | Bit load from T to Register                               | $Rd(b) \leftarrow T$                                          | None     | 1       |
| SEC             |               | Set Carry                                                 | C ← 1                                                         | С        | 1       |
| CLC             |               | Clear Carry                                               | C ← 0                                                         | С        | 1       |
| SEN             |               | Set Negative Flag                                         | N ← 1                                                         | N        | 1       |
| CLN             |               | Clear Negative Flag                                       | N ← 0                                                         | N        | 1       |
| SEZ             |               | Set Zero Flag                                             | Z ← 1                                                         | Z        | 1       |
| CLZ             |               | Clear Zero Flag                                           | Z ← 0                                                         | Z        | 1       |
| SEI             |               | Global Interrupt Enable                                   | 1←1                                                           | 1        | 1       |
| CLI             |               | Global Interrupt Disable                                  | 1←0                                                           | <u>'</u> | 1       |
| SES             |               | Set Signed Test Flag                                      | S ← 1                                                         | S        | 1       |
| CLS             |               | Clear Signed Test Flag                                    | S ← 0                                                         | S        | 1       |
| SEV             |               | Set Twos Complement Overflow.                             | V ← 1                                                         | V        | 1       |
| CLV             |               | Clear Twos Complement Overflow                            | V ← 1<br>V ← 0                                                | V        | 1       |
|                 |               | <del>'</del>                                              |                                                               | T        |         |
| SET             |               | Set T in SREG                                             | T ← 1                                                         | <u>'</u> | 1       |
| CLT             |               | Clear T in SREG                                           | T ← 0                                                         |          | 1       |
| SEH             |               | Set Half Carry Flag in SREG Clear Half Carry Flag in SREG | H ← 1<br>H ← 0                                                | H        | 1 1     |
|                 | NOTOLIOTIONIO | Clear Hall Carry Flag III SKEG                            | Π ← 0                                                         | П        |         |
| DATA TRANSFER I |               | Maria Batarana Baristana                                  | D. D.                                                         | None     | 1 4     |
| MOV             | Rd, Rr        | Move Between Registers                                    | Rd ← Rr                                                       | None     | 1       |
| MOVW            | Rd, Rr        | Copy Register Word                                        | Rd+1:Rd ← Rr+1:Rr                                             | None     | 1       |
| LDI             | Rd, K         | Load Immediate                                            | Rd ← K                                                        | None     | 1       |
| LD              | Rd, X         | Load Indirect                                             | Rd ← (X)                                                      | None     | 2       |
| LD              | Rd, X+        | Load Indirect and Post-Inc.                               | $Rd \leftarrow (X), X \leftarrow X + 1$                       | None     | 2       |
| LD              | Rd, - X       | Load Indirect and Pre-Dec.                                | $X \leftarrow X - 1$ , $Rd \leftarrow (X)$                    | None     | 2       |
| LD              | Rd, Y         | Load Indirect                                             | $Rd \leftarrow (Y)$                                           | None     | 2       |
| LD              | Rd, Y+        | Load Indirect and Post-Inc.                               | $Rd \leftarrow (Y), Y \leftarrow Y + 1$                       | None     | 2       |
| LD              | Rd, - Y       | Load Indirect and Pre-Dec.                                | $Y \leftarrow Y - 1$ , $Rd \leftarrow (Y)$                    | None     | 2       |
| LDD             | Rd,Y+q        | Load Indirect with Displacement                           | $Rd \leftarrow (Y + q)$                                       | None     | 2       |
| LD              | Rd, Z         | Load Indirect                                             | $Rd \leftarrow (Z)$                                           | None     | 2       |
| LD              | Rd, Z+        | Load Indirect and Post-Inc.                               | $Rd \leftarrow (Z), Z \leftarrow Z+1$                         | None     | 2       |
| LD              | Rd, -Z        | Load Indirect and Pre-Dec.                                | $Z \leftarrow Z - 1$ , $Rd \leftarrow (Z)$                    | None     | 2       |
| LDD             | Rd, Z+q       | Load Indirect with Displacement                           | $Rd \leftarrow (Z + q)$                                       | None     | 2       |
| LDS             | Rd, k         | Load Direct from SRAM                                     | $Rd \leftarrow (k)$                                           | None     | 2       |
| ST              | X, Rr         | Store Indirect                                            | $(X) \leftarrow Rr$                                           | None     | 2       |
| ST              | X+, Rr        | Store Indirect and Post-Inc.                              | $(X) \leftarrow Rr, X \leftarrow X + 1$                       | None     | 2       |
| ST              | - X, Rr       | Store Indirect and Pre-Dec.                               | $X \leftarrow X - 1$ , $(X) \leftarrow Rr$                    | None     | 2       |
| ST              | Y, Rr         | Store Indirect                                            | $(Y) \leftarrow Rr$                                           | None     | 2       |
| ST              | Y+, Rr        | Store Indirect and Post-Inc.                              | $(Y) \leftarrow Rr, Y \leftarrow Y + 1$                       | None     | 2       |
| ST              | - Y, Rr       | Store Indirect and Pre-Dec.                               | $Y \leftarrow Y - 1$ , $(Y) \leftarrow Rr$                    | None     | 2       |
| STD             | Y+q,Rr        | Store Indirect with Displacement                          | $(Y + q) \leftarrow Rr$                                       | None     | 2       |
| ST              | Z, Rr         | Store Indirect                                            | $(Z) \leftarrow Rr$                                           | None     | 2       |
| ST              | Z+, Rr        | Store Indirect and Post-Inc.                              | $(Z) \leftarrow Rr, Z \leftarrow Z + 1$                       | None     | 2       |
| ST              | -Z, Rr        | Store Indirect and Pre-Dec.                               | $Z \leftarrow Z - 1$ , $(Z) \leftarrow Rr$                    | None     | 2       |
| STD             | Z+q,Rr        | Store Indirect with Displacement                          | $(Z + q) \leftarrow Rr$                                       | None     | 2       |
| STS             | k, Rr         | Store Direct to SRAM                                      | (k) ← Rr                                                      | None     | 2       |
| LPM             |               | Load Program Memory                                       | R0 ← (Z)                                                      | None     | 3       |
| LPM             | Rd, Z         | Load Program Memory                                       | $Rd \leftarrow (Z)$                                           | None     | 3       |
| LPM             | Rd, Z+        | Load Program Memory and Post-Inc                          | $Rd \leftarrow (Z), Z \leftarrow Z+1$                         | None     | 3       |
| SPM             |               | Store Program Memory                                      | (Z) ← R1:R0                                                   | None     | -       |
| IN              | Rd, P         | In Port                                                   | $Rd \leftarrow P$                                             | None     | 1       |
| OUT             | P, Rr         | Out Port                                                  | P ← Rr                                                        | None     | 1       |
| PUSH            | Rr            | Push Register on Stack                                    | STACK ← Rr                                                    | None     | 2       |
| POP             | Rd            | Pop Register from Stack                                   | Rd ← STACK                                                    | None     | 2       |
| MCU CONTROL INS | STRUCTIONS    |                                                           |                                                               |          |         |
| NOP             |               | No Operation                                              |                                                               | None     | 1       |
| SLEEP           |               | Sleep                                                     | (see specific descr. for Sleep function)                      | None     | 1       |
|                 | •             | 1 1                                                       | (                                                             |          |         |
| WDR             |               | Watchdog Reset                                            | (see specific descr. for WDR/timer)                           | None     | 1       |





# **Ordering Information**

#### ATtiny2313A 6.1

| Speed (MHz) (1) | Supply Voltage (V) | Temperature Range                             | Package <sup>(2)</sup> | Ordering Code (3) |
|-----------------|--------------------|-----------------------------------------------|------------------------|-------------------|
|                 |                    |                                               | 20P3                   | ATtiny2313A-PU    |
|                 |                    | Industrial<br>(-40°C to +85°C) <sup>(4)</sup> | 200                    | ATtiny2313A-SU    |
|                 | 1.8 – 5.5          |                                               | 20\$                   | ATtiny2313A-SUR   |
| 20              |                    |                                               | 00144                  | ATtiny2313A-MU    |
|                 |                    |                                               | 20M1                   | ATtiny2313A-MUR   |
|                 |                    |                                               | 20M2 <sup>(5)(6)</sup> | ATtiny2313A-MMH   |
|                 |                    |                                               | ZUIVIZ (5/(5/          | ATtiny2313A-MMHR  |

- Notes: 1. For speed vs. supply voltage, see section 22.3 "Speed" on page 199.
  - 2. All packages are Pb-free, halide-free and fully green, and they comply with the European directive for Restriction of Hazardous Substances (RoHS).
  - 3. Code indicators:
- H: NiPdAu lead finish
- U or N: matte tin
- R: tape & reel
- 4. Can also be supplied in wafer form. Contact your local Atmel sales office for ordering information and minimum quantities.
- 5. NiPdAu finish
- 6. Topside markings:
- 1st Line: T2313 - 2nd Line: Axx - 3rd Line: xxx

|                                                                               | Package Type                                                                    |  |  |  |  |
|-------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--|--|--|--|
| 20P3                                                                          | 20-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP)                        |  |  |  |  |
| 20-lead, 0.300" Wide, Plastic Gull Wing Small Outline Package (SOIC)          |                                                                                 |  |  |  |  |
| 20M1                                                                          | 20-pad, 4 x 4 x 0.8 mm Body, Quad Flat No-Lead / Micro Lead Frame Package (MLF) |  |  |  |  |
| 20M2 20-pad, 3 x 3 x 0.85 mm Body, Very Thin Quad Flat No Lead Package (VQFN) |                                                                                 |  |  |  |  |

# 6.2 ATtiny4313

| Speed (MHz) (1) | Supply Voltage (V) | Temperature Range                             | Package <sup>(2)</sup> | Ordering Code (3) |
|-----------------|--------------------|-----------------------------------------------|------------------------|-------------------|
|                 |                    | Industrial<br>(-40°C to +85°C) <sup>(4)</sup> | 20P3                   | ATtiny4313-PU     |
|                 |                    |                                               | 205                    | ATtiny4313-SU     |
|                 | 1.8 – 5.5          |                                               | 20\$                   | ATtiny4313-SUR    |
| 20              |                    |                                               | 20M1                   | ATtiny4313-MU     |
|                 |                    |                                               |                        | ATtiny4313-MUR    |
|                 |                    |                                               | 20M2 <sup>(5)(6)</sup> | ATtiny4313-MMH    |
|                 |                    |                                               | ZUIVIZ (5)(6)          | ATtiny4313-MMHR   |

Notes: 1. For speed vs. supply voltage, see section 22.3 "Speed" on page 199.

- 2. All packages are Pb-free, halide-free and fully green, and they comply with the European directive for Restriction of Hazard-ous Substances (RoHS).
- 3. Code indicators:
- H: NiPdAu lead finish
- U or N: matte tin
- R: tape & reel
- 4. Can also be supplied in wafer form. Contact your local Atmel sales office for ordering information and minimum quantities.
- 5. NiPdAu finish
- 6. Topside markings:

1st Line: T43132nd Line: Axx3rd Line: xxx

|      | Package Type                                                                       |  |  |  |
|------|------------------------------------------------------------------------------------|--|--|--|
| 20P3 | 20-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP)                           |  |  |  |
| 20S  | 20S 20-lead, 0.300" Wide, Plastic Gull Wing Small Outline Package (SOIC)           |  |  |  |
| 20M1 | 20M1 20-pad, 4 x 4 x 0.8 mm Body, Quad Flat No-Lead/Micro Lead Frame Package (MLF) |  |  |  |
| 20M2 | 20M2 20-pad, 3 x 3 x 0.85 mm Body, Very Thin Quad Flat No Lead Package (VQFN)      |  |  |  |





# **Packaging Information**

#### 7.1 20P3







## **COMMON DIMENSIONS** (Unit of Measure = mm)

| SYMBOL | MIN    | NOM | MAX    | NOTE   |
|--------|--------|-----|--------|--------|
| Α      | _      | _   | 5.334  |        |
| A1     | 0.381  | _   | _      |        |
| D      | 25.493 | _   | 25.984 | Note 2 |
| Е      | 7.620  | -   | 8.255  |        |
| E1     | 6.096  | _   | 7.112  | Note 2 |
| В      | 0.356  | -   | 0.559  |        |
| B1     | 1.270  | _   | 1.551  |        |
| L      | 2.921  | -   | 3.810  |        |
| С      | 0.203  | -   | 0.356  |        |
| еВ     | _      | _   | 10.922 |        |
| eC     | 0.000  | _   | 1.524  |        |
| е      |        |     |        |        |

2010-10-19

REV.

D

14

- 1. This package conforms to JEDEC reference MS-001, Variation AD.
- 2. Dimensions D and E1 do not include mold Flash or Protrusion. Mold Flash or Protrusion shall not exceed 0.25 mm (0.010").

| <br>2225 Orobord Barkway                   |
|--------------------------------------------|
| 2325 Orchard Parkway<br>San Jose, CA 95131 |
| <br>Sall Jose, CA 95131                    |

| TITLE                                                                          | DRAWING NO. |
|--------------------------------------------------------------------------------|-------------|
| <b>20P3</b> , 20-lead (0.300"/7.62 mm Wide) Plastic Dual Inline Package (PDIP) | 20P3        |

#### 7.2 **20S**



Top View



Side View



## **COMMON DIMENSIONS**

(Unit of Measure - mm)

| SYMBOL | MIN   | NOM | MAX   | NOTE |
|--------|-------|-----|-------|------|
| Α      | 2.35  |     | 2.65  |      |
| A1     | 0.10  |     | 0.30  |      |
| b      | 0.33  |     | 0.51  | 4    |
| С      | 0.23  |     | 0.32  |      |
| D      | 12.60 |     | 13.00 | 1    |
| Е      | 7.40  |     | 7.60  | 2    |
| Н      | 10.00 |     | 10.65 |      |
| L      | 0.40  |     | 1.27  | 3    |
| е      |       |     |       |      |

- Notes. 1. This drawing is for general information only; refer to JEDEC Drawing MS-013, Variation AC for additional information.

  2. Dimension 'D' does not include mold Flash, protrusions or gate burrs. Mold Flash, protrusions and gate burrs shall not exceed 0.15 mm (0.006') per side.
  - 3. Dimension 'E' does not include inter-lead Flash or protrusion. Inter-lead Flash and protrusions shall not exceed 0.25 mm (0.010') per side.
    'L' is the length of the terminal for soldering to a substrate.

  - 'L' is the length of the terminal for soldering to a substrate.

    The lead width 'b', as measured 0.36 mm (0.014') or greater above the seating plane, shall not exceed a maximum value of 0.61 mm
    11/6/06 (0.024') per side.







## 7.3 20M1



# 7.4 20M2







# COMMON DIMENSIONS

(Unit of Measure = mm)

| SYMBOL | MIN   | NOM  | MAX  | NOTE |
|--------|-------|------|------|------|
| Α      | 0.75  | 0.80 | 0.85 |      |
| A1     | 0.00  | 0.02 | 0.05 |      |
| b      | 0.17  | 0.22 | 0.27 |      |
| С      | 0.152 |      |      |      |
| D      | 2.90  | 3.00 | 3.10 |      |
| D2     | 1.40  | 1.55 | 1.70 |      |
| E      | 2.90  | 3.00 | 3.10 |      |
| E2     | 1.40  | 1.55 | 1.70 |      |
| е      | _     | 0.45 | _    |      |
| L      | 0.35  | 0.40 | 0.45 |      |
| К      | 0.20  | _    | _    |      |
| у      | 0.00  | _    | 0.08 |      |

10/24/08



| IIILE                                                           |
|-----------------------------------------------------------------|
| <b>20M2</b> , 20-pad, 3 x 3 x 0.85 mm Body, Lead Pitch 0.45 mm, |
| 1.55 x 1.55 mm Exposed Pad, Thermally Enhanced                  |
| Plastic Very Thin Quad Flat No Lead Package (VQFN)              |

|    | GPC | DRAWING NO. | REV. |
|----|-----|-------------|------|
| n, | ZFC | 20M2        | В    |
| )  |     |             |      |





# 8. Errata

The revision letters in this section refer to the revision of the corresponding ATtiny2313A/4313 device.

# 8.1 ATtiny2313A

8.1.1 Rev. D

No known errata.

8.1.2 Rev. A – C

These device revisions were referred to as ATtiny2313/ATtiny2313V.

# 8.2 ATtiny4313

8.2.1 Rev. A

No known errata.

# 9. Datasheet Revision History

## 9.1 Rev. 8246B - 10/11

- 1. Updated device status from Preliminary to Final.
- 2. Updated document template.
- 3. Added order codes for tape&reel devices, on page 259 and page 260
- 4. Updated figures:
  - Figure 23-33 on page 223
  - Figure 23-44 on page 228
  - Figure 23-81 on page 247
  - Figure 23-92 on page 252
- 5. Updated sections:
  - Section 5. "Memories" on page 15
  - Section 19. "Self-Programming" on page 172
  - Section 20. "Lock Bits, Fuse Bits and Device Signature" on page 177
  - Section 21. "External Programming" on page 183
  - Section 26. "Ordering Information" on page 259

### 9.2 Rev. 8246A - 11/09

- 1. Initial revision. Created from document 2543 t2313.
- 2. Updated datasheet template.
- 3. Added VQFN in the Pinout Figure 1-1 on page 2.
- 4. Added Section 7.2 "Software BOD Disable" on page 34.
- Added Section 7.3 "Power Reduction Register" on page 34.
- 6. Updated Table 7-2, "Sleep Mode Select," on page 36.
- 7. Added Section 7.5.3 "BODCR Brown-Out Detector Control Register" on page 37.
- 8. Added reset disable function in Figure 8-1 on page 38.
- 9. Added pin change interrupts PCINT1 and PCINT2 in Table 9-1 on page 47.
- 10. Added PCINT17..8 and PCMSK2..1 in Section 9.2 "External Interrupts" on page 48.
- 11. Added Section 9.3.4 "PCMSK2 Pin Change Mask Register 2" on page 52.
- 12. Added Section 9.3.5 "PCMSK1 Pin Change Mask Register 1" on page 52.
- 13. Updated Section 10.2.1 "Alternate Functions of Port A" on page 61.
- 14. Updated Section 10.2.2 "Alternate Functions of Port B" on page 62.
- 15. Updated Section 10.2.3 "Alternate Functions of Port D" on page 66.
- Added UMSEL1 and UMSEL0 in Section 14.10.4 "UCSRC USART Control and Status Register C" on page 139.
- 17. Added Section 15. "USART in SPI Mode" on page 145.
- 18. Added USI Buffer Register (USIBR) in Section 16.2 "Overview" on page 155 and in Figure 16-1 on page 155.
- 19. Added Section 16.5.4 "USIBR USI Buffer Register" on page 166.
- 20. Updated Section 19.6.3 "Reading Device Signature Imprint Table from Firmware" on page 175.





- 21. Updated Section 19.7.1 "SPMCSR Store Program Memory Control and Status Register" on page 175.
- 22. Added Section 20.3 "Device Signature Imprint Table" on page 179.
- 23. Updated Section 20.3.1 "Calibration Byte" on page 180.
- 24. Changed BS to BS1 in Section 20.6.13 "Reading the Signature Bytes" on page 189.
- 25. Updated Section 22.2 "DC Characteristics" on page 198.
- 26. Added Section 23.1 "Effect of Power Reduction" on page 206.
- 27. Updated characteristic plots in Section 23. "Typical Characteristics" for ATtiny2313A (pages 207 230), and added plots for ATtiny4313 (pages 231 254).
- 28. Updated Section 24. "Register Summary" on page 255.
- 29. Updated Section 26. "Ordering Information" on page 259, added the package type 20M2 and the ordering code -MMH (VQFN), and added the topside marking note.





## Headquarters

Atmel Corporation

2325 Orchard Parkway San Jose, CA 95131 USA

Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

## International

Atmel Asia Limited

Unit 01-5 & 16, 19/F BEA Tower, Millennium City 5 418 Kwun Tong Road Kwun Tong, Kowloon HONG KONG

Tel: (852) 2245-6100 Fax: (852) 2722-1369 Atmel Munich GmbH

Business Campus Parkring 4 D-85748 Garching b. Munich GERMANY

Tel: (+49) 89-31970-0 Fax: (+49) 89-3194621 Atmel Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 JAPAN

Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

### **Product Contact**

Web Site

www.atmel.com

Technical Support

avr@atmel.com

Sales Contact

www.atmel.com/contacts

Literature Requests www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDITIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

© 2011 Atmel Corporation. All rights reserved. Atmel<sup>®</sup>, logo and combinations thereof, AVR<sup>®</sup> and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.