

# **QUAD HIGH-VOLTAGE PORT CONTROLLER FOR POE AND POE+ PSES**

#### **Features**

- Each Si3452/3 High Voltage Port Controller supports four PSE power interfaces
- **Programmable current limits for PoE** (15.4 W), PoE+ (30 W), and proprietary systems (up to 40 W) per port
- $\blacksquare$  I<sup>2</sup>C interface requires no external MCU for easy, low-cost management of 4 to 48 ports by the host system.
- Unique high-voltage component integration simplifies design, lowers power dissipation, minimizes external BOM, and reduces PCB footprint
	- $\bullet$  Internal low- $R_{ON}$  power FETs with current sense circuitry
	- Integrated transient voltage surgesuppressors
	- DC disconnect (Si3453) or proprietary dV/dt™ disconnect (Si3452) sensing methods
- Programmable architecture supports IEEE 802.3af (PoE) and prestandard IEEE 802.3at (PoE+) PSEs
	- Programmable current limits for PoE (350 mA) and PoE+ (600 mA), and custom limits to 850 mA
	- Per-port current and voltage monitoring for sophisticated power management and control
	- Power policing mode
	- Robust multi-point detection
	- Supports 1-Event and 2-Event classification algorithms Comprehensive, robust fault
- protection circuitry
- Supply under voltage lockout (UVLO)
- Output current limit and short circuit protection
- Foldback current limiting
- Dual-threshold thermal overload protection
- Fault source reporting for intelligent port management
- Extended operating temperature range:  $-10$  to 85  $^{\circ}$ C
- Compact,  $6 \times 6$  mm<sup>2</sup>, 40-pin QFN package. RoHS-compliant

### **Applications**

- **Power over Ethernet Endpoint** switches and Midspans for IEEE Std ■ 802.3af and 802.3at
- Supports high power PDs, such as:  $\blacksquare$ 
	- Pan/Tilt/Zoom security cameras
	- 802.11n WAPs
	- Multi-band, multi-radio WAPs
	- Security and RFID systems
	- Industrial automation systems
	- Networked audio
- **IF Phone Systems and iPBXs**
- Metropolitan area networked WAPs, cameras, and sensors
- WiMAX ASN/BTS and CPE/ODU systems





### **Description**

When connected directly to the host system or configured in Auto mode, each Si3452/3 high voltage port controller provides all of the critical circuitry and sophisticated power measurement functionality for the high voltage interfaces of four complete PSE ports. The Si3452/3 fully integrates robust, low-R<sub>ON</sub> (0.3  $\Omega$  typ.) power MOSFET switches; low power dissipation current sensing circuitry; and transient voltage surge-suppression devices.

The on-chip current sense circuitry and power MOSFETs provide programmable scaling of current limits to match either PoE (350 mA, 15.4 W), PoE+ (600 mA, 30 W) and extended (800 mA, 40 W) power requirements on a perport basis. Designed for use in Endpoint PSE (e.g., Ethernet switches) or Midspan PSE (e.g., inline power injectors) applications, each Si3452/3 also performs the IEEE-required powered device (PD) detection, classification, and disconnect functionality.

The flexible architecture enables powered device disconnect detection using either DC disconnect (Si3453), or Silicon Laboratories' proprietary dV/dt™ disconnect (Si3452) sensing algorithm. dV/dt disconnect is an alternative to DC disconnect that requires no additional BOM components, does not dissipate extra device power, and fully interoperates with all powered devices. Also provided are multi-point detection algorithms, and per-port current and voltage monitoring.

Intelligent protection circuitry includes power supply under voltage lockout (UVLO); port output current limiting and short circuit protection; thermal overload sensing and port shutdown; and transient voltage surge-suppressors capable of protecting the Si3452/3 from a variety of harsh surge events seen on the RJ-45 interface.

To maximize system design flexibility and minimize cost, each Si3452/3 connects directly to a system host controller through an I<sup>2</sup>C serial interface, eliminating the need for an external MCU. The Si3452/3 can be set to one of 12 unique addresses, allowing control of up to 48 ports on a single  $I<sup>2</sup>C$  bus.



### **Functional Block Diagram**



# **TABLE OF CONTENTS**

# **Section Page**





# <span id="page-3-0"></span>**1. Electrical Specifications**

Unless noted otherwise, specifications apply over the operating temperature range with VDD = +3.3 V, and  $VEE = -48$  V relative to GND.

VDD pins should be electrically shorted. AGND pins, DGND, GND12, and GND34 should be electrically shorted ("GND"). VEE, VEE1, VEE2, VEE3, and VEE4 should be electrically shorted ("VEE").

VPort for any port is measured from GND to the respective VOUTn.

| Type                                                | <b>Description</b>          | Rating                         | <b>Unit</b> |
|-----------------------------------------------------|-----------------------------|--------------------------------|-------------|
| Supply voltages                                     | <b>VEE to GND</b>           | $-62$ to $+0.3$                | V           |
|                                                     | <b>VDD</b> to GND           | $-0.3$ to $+3.6$               | V           |
|                                                     | VDD1 to VDD2                | $-0.3$ to $+0.3$               | $\vee$      |
|                                                     | Any VEE to any other VEE    | $-0.3$ to $+0.3$               | V           |
|                                                     | Any GND to any other GND    | $-0.3$ to $+0.3$               | V           |
| Voltage on digital pins                             | SDA, SCL, ADn, RST, INT     | $(SND - 0.3)$ to $(VDD + 0.3)$ | V           |
| Voltage on analog pins                              | VREF, AIN, AOUT, RBIAS, OSC | $(SND - 0.3)$ to $(VDD + 0.3)$ | V           |
|                                                     | VOUTn, DETn                 | $(VEE – 0.3)$ to $(SND + 0.3)$ | V           |
| DETn peak currents during surge events <sup>2</sup> |                             | ±5                             | A           |
| Maximum continuous power dissipation <sup>3</sup>   |                             | 1.2                            | W           |
| Maximum junction temperature                        |                             | 125                            | $^{\circ}C$ |
| Ambient storage temperature                         |                             | $-55$ to 150                   | $^{\circ}C$ |
| Lead temperature (soldering, 10 seconds maximum)    |                             | 260                            | $^{\circ}C$ |

**Table 1. Absolute Maximum Ratings[1](#page-3-2)**

<span id="page-3-2"></span>**Notes:**

**1.** Functional operation should be restricted to those conditions specified in the Recommended Operating Conditions section of this data sheet. Functional operation or specification compliance is not implied at these conditions. Stresses beyond those listed in Absolute Maximum Ratings may cause permanent damage to the device.

<span id="page-3-1"></span>**2.** See IEEE Std 802.3-2005, clause 33.4 for a description of surge events.

<span id="page-3-3"></span>**3.** If all ports are on with 600 mA load, the power dissipation is <1.2 W. At 85 °C ambient with the expected 32 °C/W thermal impedance, the junction temperature would be 123.4 °C, which is within the 125 °C maximum rating.



# **Table 2. Recommended Operating Conditions**



# **Table 3. UVLO, and Reset Specifications**





# **Table 4. Detection Specifications**







#### **Table 5. Classification Specifications**

#### **Table 6. VOUT Drive and Power-on Specifications**



#### <span id="page-6-2"></span>**Notes:**

**1.** In auto mode, class policing is automatically enabled. In manual mode, I<sub>CUT</sub> must be programmed manually. See "5.4. Port Configuration (Registers 0x0A-0x011)" on page 18 for more information.

<span id="page-6-1"></span>**2.** 600 mA is consistent with the IEEE 802.3at draft standard. I<sub>CUT</sub> is user-programmable in 3.2 mA increments to over 800 mA for non-standard applications.

<span id="page-6-0"></span>**3.** For 2x mode and extreme overload or short-circuit events, T<sub>OVLD</sub> will dynamically decrease to prevent excessive FET heating. This is consistent with the 802.3at draft.



# **Table 7. DC- and dV/dt™ Disconnect Specifications**



### **Table 8. Port Measurement and Monitoring Specifications**



# **Table 9. SMBus (I2C) Electrical Specifications**



# **Table 10. Address Pin Electrical Specifications\***







# **Table 11. SMBus (I2C) Timing Specifications (see [Figure 1](#page-8-0))**

#### **Notes:**

**1.** Not production tested (guaranteed by design).

**2.** All timing references measured at  $\mathsf{V}_{\mathsf{IL}}$  and  $\mathsf{V}_{\mathsf{IH}}$ .

**3.** The Si3452/3 will stretch (pull down on) SCK during the ACK time period if required. The maximum SCL stretching is 10 µsec; so, SCL only needs to be bidirectional for  $I^2C$  bus speeds over 50 kHz.





<span id="page-8-0"></span>

# **Table 12. Interrupt (INT) Specifications**



# **Table 13. Input Voltage Reference Specifications**





<span id="page-10-0"></span>



**Figure 2. 4-Port System with Direct Host Connection**

# <span id="page-10-1"></span>**3. PSE Application Diagrams**



**Figure 3. 4-Port Application Diagram Using DC– or dV/dt Disconnect and I2C Host Interface**



# <span id="page-11-0"></span>**4. Functional Description**

Integrating four independent high voltage PSE port interfaces, the Si3452/3 high voltage port controller enables an extremely flexible solution for virtually any PoE or PoE+ PSE application. The Si3452/3 provides all of the high voltage Power over Ethernet PSE functions.

Each port of the Si3452/3 integrates all high voltage PSE controller functions needed for a quad-port PoE design, including the power MOSFET, efficient current sensing circuitry, transient voltage surge-suppressor, and multiple detect and disconnect circuits. When the DC disconnect or dV/dt disconnect sensing methods are selected, the external BOM is typically only a single filter capacitor on each high voltage port.

When a PD device has been properly detected and classified, the port is powered by  $a - 54$  V nominal supply with continuous monitoring of voltage and current for feedback to the host system.

In addition to the required IEEE features, the Si3452/3 includes many additional features:

- Per port current / voltage monitoring and measurement
- Support for 1-Event and 2-Event classification algorithms
- Start up in shutdown mode or auto mode
- Alternative A (Endpoint) or Alternative B (Midspan) detection timing

#### <span id="page-11-1"></span>**4.1. Detection**

The Si3452/3 has per-port signature detection that satisfies the IEEE Std 802.3™-2005 specifications. However, by utilizing a 3-point voltage-forced detection method, the Si3452/3 yields robust recognition of valid and invalid powered device (PD) signatures, properly identifying signatures often mischaracterized by other detection techniques.



#### **Figure 4. PSE Sequencing (3-point Detection Followed by 2-Event Classification and Powerup)—Vport relative to GND**

The detection circuitry performs the function of setting the output voltage on any channel to the proper value for detection or classification, and then measuring the resulting line current.

A typical detection cycle consists of applying 4 V, then 8 V, and back to 4 V with the current limit set to 3 mA. The current is measured after appropriate settling time. For a valid PD, the detection signature must be compliant with the detection voltage both increasing and decreasing.



### <span id="page-12-0"></span>**4.2. Classification**

Following a successful PD detection, the classification phase will be automatically initiated in all operational modes. During this phase a single measurement will be made at 18 V to determine how much power the PD device will draw under maximum loads per the IEEE 802.3af and 802.3at standards. The current limit during this test mode is 60 mA nominal.

The Si3452/3 supports 1-Event and 2-Event classification. When operating in PoE  $(\leq 15.4 \text{ W})$  mode, 1-Event classification is used. Operation in PoE+ (>15.4 W) mode results in 2-Event classification probes. The 1-Event classification is compliant to IEEE standard 802.3-2005. 2-Event classification is compliant to draft IEEE P802.3at.

### <span id="page-12-1"></span>**4.3. Port Turn-on and Power FETs**

The FET is turned on with a gate drive that results in a very low-noise turn-on waveform with a slew rate of less than 1 V/µsec (See [Figure 5\)](#page-12-2).

The power FET switch on each port has been sized to have a typical ON resistance of approximately 0.3  $\Omega$ . The shunt resistor for current measurement has also been set to 0.1  $\Omega$ . Including interconnection and process variation, the total resistance to VEE for a port that is on is 0.6  $\Omega$  (max). This limits the maximum power dissipation per channel to < 250 mW, when the operating current is 600 mA, the maximum current allowed by the IEEE 802.3at PoE+ standard.

The FET has a programmable operating current limit. Each channel can be set to support output currents of 400 mA or 800 mA minimum.

In addition to the normal current limit, there is a short circuit current shutdown approximately 25% greater than the nominal current limit. If there is a transient current surge where the current ramps up faster than the programmed current limit can respond, the gate drive voltage is clamped immediately to  $V_{FF}$ . The clamp is enabled for at least 10 µs, which allows the normal current circuitry to respond.

Another important protection feature is fold back current limiting. When  $V_{\text{OUT}}$  is near  $V_{\text{EE}}$ , the current limit is at maximum. As the Vds of the driver switch increases (and  $V_{\text{OUT}}$  is closer to ground) the current limit goes to its lowest level. The amount of the fold back current is scaled proportionally with the programmed current limit.



**Figure 5. Turn-On Waveform—Vport relative to GND**

<span id="page-12-2"></span>

# <span id="page-13-0"></span>**4.4. Disconnect Detection**

#### **4.4.1. dV/dt Disconnect (Si3452)**

The dV/dt™ disconnect function can be used to detect a disconnected device without using dc disconnect or ac disconnect.

In dV/dt™ disconnect mode, the FET current limit is switched to 7.5 mA. If the FET voltage increases, a load is assumed to be present and the FET current limit is automatically switched back to its pre-selected value. If, after 350 ms, the FET voltage has not increased, there is no load present, and the FET is turned off.

In addition to operating in a manner functionally distinct from DC disconnect, dV/dt disconnect requires no additional external components and fully interoperates with all powered device DC Maintain Power Signatures. For more information, see "AN399: dV/dt Disconnect and the IEEE 802.3 PoE Standard".

#### **4.4.2. DC Disconnect (Si3453)**

The port current is continuously monitored by the Si3452/3. The Si3452/3 can dynamically change the measurement scale to achieve accuracy over a wide range of currents.

As defined in the IEEE 802.3 PoE standard the PSE should disconnect if the port current is less than a nominal 7.5 mA for more than 350 ms.

### <span id="page-13-1"></span>**4.5. Transient Voltage Surge Suppression**

The Si3452/3 features robust on-chip surge protectors on each port; this is an industry first. This unique protection circuitry acts as an active device which can withstand lightning transients as well as large ESD transient events. When the port voltage exceeds its protection limit and the current reaches a triggering threshold, current is shunted from the port to the ground pins.

Internal circuitry is provided to protect the line outputs from externally coupled fault currents. These are transient currents of up to 5 A peak.

The operation of the protection circuits depends on the operating mode of the channel switch and the direction of the fault current. The clamping operation is performed on the detect pin.

The switch itself will also be protected by the current limit. If the transient lasts long enough to heat up the die, then the temperature sense circuit will shut off the switch, and all the fault current will flow through the clamp diode.

### <span id="page-13-2"></span>**4.6. Temperature Sense**

A temperature sense signal is used in conjunction with the current limit status signals from the gate drive blocks. Any channel that is generating excess heat is assumed to be operating in current limit mode, with both high voltage drop and high current.

If the port is in PoE mode, an overload will generally not result in thermal shutdown before the 60 ms  $I_{ClJT}$  period. If the port is in PoE+ mode, an overload may cause the port to shut down prior to the 60 ms  $I_{\text{Cl}}$  period. In either case, the event is reported as  $I_{ClIT}$ . The faster shutdown in PoE+ mode is consistent with and specifically allowed by the 802.3at draft and provides much more robust overload protection than is possible with external FETs.

In addition, there is a thermal shutdown if the package temperature exceeds 120 °C. If this threshold is reached, all output drivers are turned off and detection modes are disabled. This secondary threshold limit guards against the possibility that the overheating is not caused by a driver operating in current limit.

### <span id="page-13-3"></span>**4.7. Port Measurement and Monitoring**

VEE monitoring in conjunction with port current monitoring allows measurement of port power. Port power monitoring, dynamic power allocation via LLDP\*, and port power policing allows efficient power supply sizing.

The Si3452/3 is factory calibrated and temperature compensated for the following measurements:

- Port current measurement. These measurements are auto ranged and scaled to a 16 bit number at 100 uA per bit. Port current accuracy is ±4% ± 2 mA.
- $\blacktriangleright$  V<sub>FF</sub> is measured with a scale of 64 V. The measurement is reported as a 16 bit number scaled at 1 mV per bit.  $V_{EF}$  measurement accuracy is  $\pm 4\%$  over the valid  $V_{EF}$  range.

**\*Note:** LLDP = Link Layer Discovery Protocol. Refer to IEEE 802.3at (draft) and IEEE 802.1AB for more information.



# <span id="page-14-0"></span>**4.8. SMBus/I2C Interface Details**

The  $I^2C$  interface is a two-wire, bi-directional serial bus. The  $I^2C$  is compliant with the System Management Bus Specification (SMBus), version 1.1, and compatible with the  $I<sup>2</sup>C$  serial bus. Reads and writes to the interface by the system controller are byte oriented with the  $I^2C$  interface autonomously controlling the serial transfer of the data. A method of extending the clock-low duration is available to accommodate devices with different speed capabilities on the same bus. The  $I^2C$  interface may operate as a master and/or slave, and may function on a bus with multiple masters. The I<sup>2</sup>C provides control of SDA (serial data), SCL (serial clock) generation and synchronization, arbitration logic, and START/STOP control and generation.

A typical I<sup>2</sup>C transaction consists of a START condition followed by an address byte (Bits7–1: 7-bit slave address; Bit0: R/W direction bit), one or more bytes of data, and a STOP condition. Each byte that is received (by a master or slave) must be acknowledged (ACK) with a low SDA during a high SCL (see [Figure 6](#page-14-1)). If the receiving device does not ACK, the transmitting device will read a NACK (not acknowledge), which is a high SDA during a high SCL.

The direction bit (R/W) occupies the least-significant bit position of the address byte. The direction bit is set to logic 1 to indicate a "READ" operation and cleared to logic 0 to indicate a "WRITE" operation. All transactions are initiated by a master, with one or more addressed slave devices as the target. The master generates the START condition and then transmits the slave address and direction bit. If the transaction is a WRITE operation from the master to the slave, the master transmits the data a byte at a time waiting for an ACK from the slave at the end of each byte.

For READ operations, the slave transmits the data waiting for an ACK from the master at the end of each byte. At the end of the data transfer, the master generates a STOP condition to terminate the transaction and free the bus. [Figure 6](#page-14-1) illustrates a typical SMBus/I<sup>2</sup>C transaction.

Silicon Laboratories recommends the use of bidirectional digital isolators, such as the Si840x, to isolate the I2C communications interface between the Si3452/3 high voltage port controllers and the system host controller.



**Figure 6. Typical I2C Bus Transactions**

<span id="page-14-1"></span>

#### **4.8.1. Address Pins**



#### **Table 14. Address Pin Assignment**

Pins with the same name must be externally connected and then tied high or low via a weak (10 k $\Omega$ ) pull up or pull down to establish the device address at power up. The Si3452/3 powers up in either Auto mode or Shutdown mode depending on the ordering part number. For more information, see ["11. Ordering Guide" on page 32](#page-31-0).

#### **4.8.2. Address Format**

The address byte of the  $1^2C$  communication protocol has the following format:

- Bit[0] R/W bit  $(0 = \text{write}, 1 = \text{read})$
- $\blacksquare$  Bit[1..4] the Si3452/3 address
- Bit[5..7] 010b

The device will also respond to the global address 0x30

<span id="page-15-0"></span>[Table 15](#page-15-0) lists the valid device addresses:

#### **Table 15. Address Selection**





#### **4.8.3. ARA**

For I<sup>2</sup>C operation, the Si3452/3 provides an Alert Response Address to the master when the Slave address is 0x0C and the INT pin is asserted. When these conditions are met, this IC begins to provide its address followed by a one. During this transaction, the IC monitors its SDA pin's level to determine if the read value matches what this IC is writing on the SDA pin. If the value matches for the entire transfer, then the Si3452/3 de-asserts its  $\overline{\text{INT}}$  pin. If a mismatch is detected, the Si3452/3 immediately aborts the transaction and floats its SDA pin until the IC needs to respond to another bus transaction) and continues to assert its INT.



**Figure 7. ARA Transaction**

After the INT pin is de-asserted, it is assumed the host will read the appropriate COR read registers to clear the interrupt source. Any new interrupt source after the  $\overline{INT}$  pin is cleared will not generate a new interrupt until the original interrupt source is cleared.

# <span id="page-16-0"></span>**5. Register Interface**

The registers types are described in the following sections.

### <span id="page-16-1"></span>**5.1. Interrupt (Registers 0x00–0x01)**

An interrupt ( $\overline{\text{INT}}$  pin low) is generated if any bit of the Interrupt register (register 0x00) is true. The Interrupt register contains the information about which port is generating the interrupt or if the interrupt is due to a global event.

The port interrupt is generated by the port event register masked by the event mask register.

Port event=(t<sub>START</sub> event AND t<sub>START</sub> mask) OR (tI<sub>CUT</sub> event AND tI<sub>CUT</sub> mask) OR (CLASS\_event AND CLASS\_mask) OR (DET\_EVENT AND DET\_MASK) OR (Pgood\_event AND Pgood\_MASK) OR (Penable\_event AND Penable\_mask)

The device event bit of the Interrupt register is set if there is a  $V_{EE}$  or a temperature event in register 0x1D.

### <span id="page-16-2"></span>**5.2. Port Event (Registers 0x02–0x05)**

This register contains bits that become true if the event has occurred. The registers are Clear On Read (COR) so that reading these registers will clear the  $\overline{\text{INT}}$  pin if the  $\overline{\text{INT}}$  pin is being held low due to a port event.

"t<sub>START</sub>" is an event bit indicating an overload occurred for all but 5 msec of the initial 60 msec start up time.

"tl<sub>CUT</sub>" is an event bit indicating an overload condition has existed for greater than 60 msec after the first 60 msec.  $tl_{ClIT}$  has a 16:1 up down counter so that if the overload is present at less than a 6.66% cycle the port will not shut down. Overload is defined as  $|>|_{CUT}$  or port voltage not within 2 V of V<sub>EE</sub>. The port is turned off on this event. A  $t_{\text{CUT}}$  event is also generated if the port is shutdown due to an overload or due to the protection clamp turning on. If the port is set to auto mode it will attempt to re-power after >750 msec if there is a good detection signature.

"Rgood CLS" indicates classification has been completed. Classification is only attempted after an Rgood so if this bit is set it indicates detection gave an Rgood and classification is complete.



ìDET complì indicates the completion of a detection cycle. Normally this bit will be masked. The DET complete bit would be used for legacy detection via modified link pulses. If the link pulse is returned indicating a PD is present then normally a detection is done and the port is powered only if the result is not a short. In some cases it may be desirable to deny power to a port where an overload has been detected until the port is unplugged. In this case, the Ropen result will be used to indicate the port has been unplugged and detection and classification can resume.

"Disconnect event" indicates a disconnect has occurred. DC power was removed due to the dV/dt™ or DC disconnect. Overload conditions or loss of  $V_{FE}$  turns off ports but does not generate a disconnect event.

ìPgoodì indicates the port has been turned on and did not shut down during the Tstart time.

"Penable" indicates a port has been turned on.

### <span id="page-17-0"></span>**5.3. Port Status (Registers 0x06–0x09)**

These registers specify the port status. They are read only.

"Pwr good" indicates the port has been turned on, and the port voltage is within 2 V of  $V_{FF}$ .

"Pwr Enable" indicates the port has been turned on.

The 3 class status bits indicate the last classification result for that port. If a classification has not been done or if the port is shutdown with no new classification result, the class status is reported as unknown.

The 3 detect status bits indicate the last detection result for that port. If a detection has not been done or if the port is shutdown with no new detection result, the detection status is reported as unknown.

# <span id="page-17-1"></span>**5.4. Port Configuration (Registers 0x0A–0x011)**

These registers indicate the port configuration. They are read/write.

The "PoE+" bit specifies the dc current limit at either 425 mA or 850 mA nominal.

ìDisconnect enableì must be set for power to be removed if there is a disconnect. The disconnect type (based on dc disconnect or based on Silicon Laboratories proprietary dV/dt disconnect) is determined by the ordering part number.

"Port mode" is set according to the following table.

| <b>Port Mode Setting</b><br><b>B1, B0</b> | Mode     | <b>Description</b>                                                                                                                                                                                                       |  |
|-------------------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 00 <sub>b</sub>                           | Shutdown | The power is shutdown with no detection pulses. A command to<br>manually power the port is ignored.                                                                                                                      |  |
| 01 <sub>b</sub>                           | Manual   | The port can be powered by the manual power command.                                                                                                                                                                     |  |
| 10b                                       | Semiauto | Detection is done and classification is done for Rgood but the port<br>does not power.                                                                                                                                   |  |
| 11 <sub>b</sub>                           | Auto     | Detection Classification and Port powering are all automatic with no<br>host intervention required. $I_{\text{CUT}}$ and $I_{\text{LIM}}$ are automatically set<br>according to the PoE+ mode and classification result. |  |

**Table 16. Port Mode Selection**

 $I_{\text{CUT}}$  is the nominal current level at which the port will automatically power down if  $I_{\text{CUT}}$  is exceeded for 60 msec. It can be set with 3.2 mA resolution. The accuracy of current measurement is approximately 5% so  $I_{\text{Cl}}$  is normally set 7% higher than the supported current level.  $I_{ClIT}$  is automatically set based on the classification result and PoE+ mode. The automatically set  $I_{ClJT}$  level is appropriate for a 44 V minimum system power supply for classes 0 $-3$  and for a 50 V minimum power supply for PoE+ mode.

If the Si3452/3 is in the semi-auto mode,  $I_{\text{CUT}}$  will not be updated according to the classification result. This means that if it is desired to set  $I_{\text{CUT}}$  at port turn on, this should be done before the port is turned on.



Once a port is turned on,  $I_{\text{CUT}}$  can be changed dynamically. It is often un-desirable to use a low value of  $I_{\text{CUT}}$ during port turn on because inrush can trigger the  $I_{CUT}$  event. For this reason, it is normal to allow the port to turn on with the automatic  $I_{\text{ClUT}}$  setting and then later change this value after port current has stabilized and also if the PD and PSE have negotiated for a different  $I_{ClJT}$  value based on the PoE L2 power negotiation protocol (LLDP).

The Si3452/3 supports 2-Event classification as defined in the IEEE 802.3at draft. 2-event classification is an alternative to L2 power management where the PSE advertises it is capable of PoE powering by generating two classification pulses. 2-Event classification is only supported for auto mode. If the Si3452/3 is in auto mode and the first event classification result is class 4, the mark, second event and second mark are performed. Power is applied only if the second event is also class 4. If the second event is not class 4, the classification error is reported and the port will not power.

If the port is in manual mode, classification is done prior to turning on the port. It is not possible to turn on a port that gives classification overload or gives unequal results for 2-Event classification.

### <span id="page-18-0"></span>**5.5. Command and Return Registers (Registers 0x12–0x1C)**

The global command register enables manual port turn on or turn off, chip reset, port reset and measurement of port current and  $V_{EE}$ . It is a Write only register. See [Table 23 on page 23](#page-22-0) for a list of all available commands.

If the command results in a numerical return value, that value is stored in the measurement registers which are read only. Each of the five possible measurements results in a 2 byte return value and that value is stored in a unique register.  $V_{EE}$  is encoded in mV units so the full scale is 65.535 V and Iport is encoded in 100 µA units so the full scale is 6.5535 A.

The data for the return value is only updated after a command. This means, that the numerical value of the port current or  $V_{EE}$  voltage in the measurement register will be the value at the time the command was issued. If the port turns off due to an overload or disconnect the port current register contents will not be set to zero. If a command to read port current is issued and the port is off, the return value will be zero.

### <span id="page-18-1"></span>**5.6. Device Status Register (0x1D)**

The device event bits are listed in [Table 17.](#page-18-2)



<span id="page-18-2"></span>

The Device status register is RO. The  $V_{EE}$ , UVLO, and overtemp bits reflect the device status. They are set if  $V_{EE}$ or temperature is out of range and reset if the  $V_{EE}$  or temperature is in range. Bit 6 of the Interrupt register is set if there is a change in the overtemp status (bit 6 of 0x1D), and bit 5 of the Interrupt register is set if there is a change in the  $V_{EE}$  UVLO status (bit 5 of 0x1D). Reading register 0x1D clears these bits of the Interrupt register but does not clear the device status register.

In addition, bit B0 indicates whether or not detection back off is used. For PSEs that are wired as Alternative B (power on the spare pair, typically used for midspans), the time between detection pulses is increased to slightly over two seconds to avoid interference with Alternative A (power on the data pair, typically used for endpoints). Bit B0 can be toggled using the command code 0x10.







# **Si3452/3**



Table 18. Si3452/3 Register Map (Continued) **Table 18. Si3452/3 Register Map (Continued)**



0x63 Firmware Revi- sion RO

Firmware Revi-<br>sion

0x63

RO



#### **Table 19. Si3452/3 Detect Encoding**

# **Table 20. Si3452/3 Class Encoding**



# **Table 21. Si3452/3 Port Mode Encoding**





| $PoE + bit$                                                                                                            | <b>Class</b> | <b>Auto Mode Setting of</b><br>I <sub>CUT</sub> Register | I <sub>CUT</sub> Nominal | Ilim Nominal* |  |
|------------------------------------------------------------------------------------------------------------------------|--------------|----------------------------------------------------------|--------------------------|---------------|--|
| 0 or 1 don't care                                                                                                      |              | 0x1E                                                     | 97 mA                    | 425 mA        |  |
| 0 or 1 don't care                                                                                                      | 2            | 0x35                                                     | 170 mA                   | 425 mA        |  |
| 0 or 1 don't care                                                                                                      | 0/3          | 0x75                                                     | 375 mA                   | 425 mA        |  |
| $\mathbf 0$                                                                                                            | 4            | 0x75                                                     | 375 mA                   | 425 mA        |  |
|                                                                                                                        | 4            | 0xC9                                                     | 640 mA                   | 850 mA        |  |
| *Note: During initial port turn-on ( $TSTART$ time of 60 msec), the current limit is set to 425 mA, even in PoE+ mode. |              |                                                          |                          |               |  |

**Table 22. Si3452/3 Port Configuration**



<span id="page-22-0"></span>



# <span id="page-23-0"></span>**6. Operational Notes**

# <span id="page-23-1"></span>**6.1. Port Turn On**

Ports are normally powered by either putting the Si3452 in the auto mode and allowing the Si3452 to control the powering sequence, or by putting the Si3452 in the manual mode and issuing a turn-on command.

If the port is turned on by putting it in auto mode, the Si3452/3 will take care of all specified timing, and it will take care of the two-event classification if the first event result is class 4 and PoE+ mode is enabled. However, if automatic mode operation is not desired after port turn on, the port should be set to semi-auto or manual mode once it has powered.

If the port is turned on by putting it in manual mode, the normal sequence is to start with the port in semi auto mode and interrupt on a classification complete, which indicates that there is a valid PD signature and a classification result is available. Based on the classification result, the host can make a decision to apply power or not. The IEEE standard requires that a port be powered within 400 msec of a valid detect complete. It is also desirable to power the port prior to the start of the next detection pulse, which can occur in as little as 300 msec. Therefore, it is recommended that ports be powered in under 250 msec from the class complete interrupt when using the manual mode turn on command.

Using manual mode turn-on, detection is not done prior to port turn on, but classification is always performed just prior to port turn on. A port that presents an invalid classification signature will not be turned on. 2-event classification is performed if the first event result is class 4 and the port is enabled for PoE+ mode. The port is not turned on if the classification result is overload or if PoE+ mode is enabled and the second event result is not class 4. The manual mod classification step does not generate a classification complete flag because it is assumed that the classification was already done in semi-auto mode, and the host has already made the decision to grant power.

If a port turn-on command is issued in semi-auto or auto mode, the port will power, but this is not desireable because IEEE-compliant timing is not assured.

### <span id="page-23-2"></span>**6.2. Changing the Interrupt Mask**

The INT register and INT pin are always synchronized. However, there can be up to a 5 msec delay between an event that causes or clears an interrupt and the update of the register and pin.

Thus, if the INT mask register is changed to clear an interrupt or to block an interrupt source, there can be up to a 5 msec delay between the change of the INT mask register and the resultant change in the INT register and INT pin.

Generally, use of the mask register to clear interrupts is not recommended; it is better to clear an interrupt by reading the appropriate COR register.



# <span id="page-24-0"></span>**7. PCB Layout Guidelines**

Due to the high current of up to 800 mA per port, the following board layout guidelines apply. In addition, contact Silicon Laboratories. for access to complete PSE reference design databases including recommended layouts.

The VEE1, VEE2, VEE3 and VEE4 pins can carry up to 800 mA and are connected to a  $V_{FF}$  bus. The  $V_{FF}$  bus for a 24 port PCB layout could thus carry as much as 20 A current. With 2 oz. copper on an outer layer, a bus of 0.4 inches is needed. For an inner layer, this increases to 1 inch wide bus. Use of large or multiple vias is required for properly supporting the 800 mA per channel operating current. The VEE pin does not carry high current and can be connected directly to the bus as well. The best practice is to devote an entire inner layer for  $V_{FF}$  power routing.

Similarly, GND1/2 and GND3/4 pins can carry up to 1.6 A per pin and the GND return bus should be at least as wide as the  $V_{EF}$  bus as above. The best practice is to devote an entire inner layer for ground power routing. The ground power plane does not generally have a high frequency content (other than external faults) so it is generally acceptable to use the ground power plane as a ground signal plane and tie AGND and GND12, GND34 to this plane as well.

The VOUTn pins carry up to 800 mA dc and up to 5 A in faults, so a 20 mil trace with wide or multiple vias are also recommended. The VDETn pins also carry fault current so this pin connection to VOUTn needs to use 20 mil traces and wide or multiple vias where needed.

The VDD currents are not large so it is acceptable to route the VDD nodes on one of the outer layers.

If care is taken to avoid disruption of the high current paths, VDD can be globally routed on one of the power planes and then locally routed on an inner or outer layer.

To avoid coupling between surge events and logic signals, it is recommended that VOUTn traces be routed on the opposite side as the  $I^2C$  interface pins.

The thermal pad of the Si3452/3 is connected to VEE. At full IEEE 802.3at current of 600 mA on each port the dissipation of the Si3452/3 is up to 1.2 W; so, multiple vias are required to conduct the heat from the thermal pad to the VEE plane. As many as 36 small vias provide the best thermal conduction.



# <span id="page-25-0"></span>**8. Pin Descriptions**



**Table 24. Si3452/3 Pin Descriptions** 







#### **Table 24. Si3452/3 Pin Descriptions (Continued)**



 $38$  RST Digital input Active low digital reset. Short to RST pin 23.



# **Table 24. Si3452/3 Pin Descriptions (Continued)**



# <span id="page-28-0"></span>**9. Package Outline: 40-Pin QFN**

The Si3452/3 is packaged in an industry-standard, RoHS compliant 6 x 6 mm<sup>2</sup>, 40-pin QFN package.



**Figure 8. 40-Pin QFN Mechanical Diagram**





**Notes:**

**1.** All dimensions shown are in millimeters (mm) unless otherwise noted.

**2.** Dimensioning and Tolerancing per ANSI Y14.5M-1994.

**3.** This drawing conforms to JEDEC outline MO-220, Variation VJJD-2

**4.** Recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components.



# <span id="page-29-0"></span>**10. Recommended PCB Footprint**



**Figure 9. PCB Land Pattern**

# **Table 26. PCB Land Pattern Dimensions**







### **Table 26. PCB Land Pattern Dimensions (Continued)**

**11.** The recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components.

![](_page_30_Picture_4.jpeg)

# <span id="page-31-0"></span>**11. Ordering Guide**

![](_page_31_Picture_189.jpeg)

<span id="page-31-2"></span>**Notes:**

- **1.** Add "R" to the end of the ordering part number to denote tape-and-reel option. E.g., Si3452-B01-GMR.
- <span id="page-31-3"></span>**2.** The maximum PoE or PoE+ power applies to all ports on Auto mode devices.
- <span id="page-31-4"></span>**3.** Devices powering up into shutdown mode are intended for use with a system host that provides run-time configuration or power-management.
- <span id="page-31-5"></span>**4.** All packages are RoHS and Pb-free.

### <span id="page-31-1"></span>**11.1. Evaluation Kits and Reference Designs**

![](_page_31_Picture_190.jpeg)

![](_page_31_Picture_10.jpeg)

# <span id="page-32-0"></span>**12. Device Marking Diagram**

![](_page_32_Picture_2.jpeg)

# **Figure 10. Device Marking Diagram**

# **Table 27. Device Marking Table**

![](_page_32_Picture_65.jpeg)

![](_page_32_Picture_6.jpeg)

# <span id="page-33-0"></span>**DOCUMENT CHANGE LIST**

# **Revision 0.4 to Revision 0.41**

- VEE UVLO only. Due to the protection clamp, OVLO is not supported.
- **Updated thermal information.**
- Removed support for pin-selectable auto mode powerup.
- Changed device status to device event flags in Interrupt register.
- Si3452 is dv/dt<sup>™</sup> disconnect, and Si3457 is DC disconnect.
- Added ["6. Operational Notes" on page 24](#page-23-0).
- Updated ["11. Ordering Guide" on page 32.](#page-31-0)
- Added "11.1. Evaluation Kits and Reference [Designs" on page 32.](#page-31-1)

### **Revision 0.41 to Revision 0.42**

- Updated Vdd typical current.
- Updated logical levels.
- Clarified port turn on commands
- Made reset timing "TBD". The timing for samples is approximately 50 msec. There is an objective to improve this, but the final reset time has not yet been established.

![](_page_33_Picture_16.jpeg)

# **NOTES:**

![](_page_34_Picture_2.jpeg)

# <span id="page-35-0"></span>**CONTACT INFORMATION**

**Silicon Laboratories Inc.**

400 West Cesar Chavez Austin, TX 78701 Tel: 1+(512) 416-8500 Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032

Email:PoEinfo@silabs.com Internet: www.silabs.com

The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages.

Silicon Laboratories and Silicon Labs are trademarks of Silicon Laboratories Inc.

Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders.

![](_page_35_Picture_8.jpeg)