

# **CY7B9930V/CY7B9940V RoboClock II™ Junior**

# High-Speed Multi-frequency PLL Clock Buffer

### **Features**

- 12-100 MHz (CY7B9930V), or 24-200 MHz (CY7B9940V) input/output operation
- Matched pair output skew < 200 ps
- Zero input-to-output delay
- 10 LVTTL 50% duty-cycle outputs capable of driving 50  $\Omega$ terminated lines
- Commercial temperature range with eight outputs at 200 MHz
- Industrial temperature range with eight outputs at 200 MHz
- 3.3 V LVTTL/LV differential (LVPECL), fault-tolerant and hot insertable reference inputs
- $\blacksquare$  Multiply ratios of (1–6, 8, 10, 12)
- Operation up to 12x input frequency
- Individual output bank disable for aggressive power management and EMI reduction
- Output high impedance option for testing purposes
- Fully integrated PLL with lock indicator
- Low cycle-to-cycle jitter (<100 ps peak-peak)
- Single  $3.3 \vee \pm 10\%$  supply
- 44-pin TQFP package

### **Logic Block Diagram**

### <span id="page-0-0"></span>**Functional Description**

The CY7B9930V and CY7B9940V High-Speed Multi-frequency PLL Clock Buffers offer user-selectable control over system clock functions. This multiple output clock driver provides the system integrator with functions necessary to optimize the timing of high performance computer or communication systems.

Ten configurable outputs can each drive terminated transmission lines with impedances as low as 50  $\Omega$  while delivering minimal and specified output skews at LVTTL levels. The outputs are arranged in three banks. The FB feedback bank consists of two outputs, which allows divide-by functionality from 1 to 12. Any one of these ten outputs can be connected to the feedback input as well as driving other inputs.

Selectable reference input is a fault tolerance feature that allows smooth change over to secondary clock source, when the primary clock source is not in operation. The reference inputs are configurable to accommodate both LVTTL or differential (LVPECL) inputs. The completely integrated PLL reduces jitter and simplifies board layout.

For a complete list of related documentation, [click here](http://www.cypress.com/?rID=13822).





# <span id="page-1-0"></span>**Contents**







# <span id="page-2-0"></span>**Logic Block Diagram Description**

#### <span id="page-2-1"></span>**Phase Frequency Detector and Filter**

These two blocks accept signals from the REF inputs (REFA+, REFA-, REFB+ or REFB-) and the FB input (FBKA). Correction information is then generated to control the frequency of the Voltage Controlled Oscillator (VCO). These two blocks, along with the VCO, form a Phase-Locked Loop (PLL) that tracks the incoming REF signal.

The RoboClockII<sup>™</sup> Junior has a flexible REF input scheme. These inputs allow the use of either differential LVPECL or single ended LVTTL inputs. To configure as single ended LVTTL inputs, leave the complementary pin to 1.5V), then use the other input pin as an LVTTL input. The REF inputs are also tolerant to hot insertion.

The REF inputs can be changed dynamically. When changing from one reference input to the other reference input of the same frequency, the PLL is optimized to ensure that the clock outputs period is not less than the calculated system budget  $(t_{MIN} = t_{REF}$ (nominal reference clock period) –  $t_{CCJ}$  (cycle-to-cycle jitter) –  $t_{PDEV}$  (max. period deviation)) while reacquiring lock.

#### <span id="page-2-2"></span>**VCO, Control Logic, and Divide Generator**

The VCO accepts analog control inputs from the PLL filter block. The FS control pin setting determines the nominal operational frequency range of the divide by one output  $(f_{NOM})$  of the device.  $f_{\text{NOM}}$  is directly related to the VCO frequency. There are two versions of the RoboClockII Junior, a low speed device (CY7B9930V) where f<sub>NOM</sub> ranges from 12 MHz to 100 MHz, and a high speed device (CY7B9940V), which ranges from 24 MHz to 200 MHz. The FS setting for each device is shown in [Table 1](#page-2-6). The  $f_{\text{NOM}}$  frequency is seen on "divide-by-one" outputs.



#### <span id="page-2-6"></span>**Table 1. Frequency Range Select**

#### <span id="page-2-3"></span>**Divide Matrix**

The Divide Matrix is comprised of three independent banks: two banks of clock outputs and one bank for feedback. Each clock output bank has two pairs of low-skew, high fanout output buffers  $([1:2]Q[A:B][0:1])$ , and an output disable  $(DIS[1:2])$ .

The feedback bank has one pair of low-skew, high fanout output buffers (QFA[0:1]). One of these outputs may connect to the selected feedback input (FBKA+). This feedback bank also has two divider function selects FBDS[0:1].

The divide capabilities for each bank are shown in [Table 2](#page-2-7)*.*

<span id="page-2-7"></span>



#### <span id="page-2-4"></span>**Output Disable Description**

The outputs of Bank 1 and Bank 2 can be independently put into a HOLD OFF or high impedance state. The combination of the Output\_Mode and DIS[1:2] inputs determines the clock outputs' state for each bank. When the DIS[1:2] is LOW, the outputs of the corresponding bank are enabled. When the DIS[1:2] is HIGH, the outputs for that bank are disabled to a high impedance (HI-Z) or HOLD OFF state depending on the Output Mode input. [Table 3](#page-2-8) defines the disabled output functions.

The HOLD OFF state is designed as a power saving feature. An output bank is disabled to the HOLD OFF state in a maximum of six output clock cycles from the time when the disable input (DIS[1:2]) is HIGH. When disabled to the HOLD OFF state, outputs are driven to a logic LOW state on its falling edge. This ensures the output clocks are stopped without glitch. When a bank of outputs is disabled to HI-Z state, the respective bank of outputs go HI-Z immediately.

#### <span id="page-2-8"></span>**Table 3. DIS[1:2] Pin Functionality**



#### **Notes**

<span id="page-2-5"></span>2. The maximum output frequency is 200 MHz.

<span id="page-2-9"></span><sup>1.</sup> The level to be set on FS is determined by the "nominal" operating frequency (f<sub>NOM</sub>) of the V<sub>CO</sub>. f<sub>NOM</sub> always appears on an output when the output is operating in the undivided.<br>the undivided mode. The REF and FB a



#### <span id="page-3-0"></span>**Lock Detect Output Description**

The LOCK detect output indicates the lock condition of the integrated PLL. Lock detection is accomplished by comparing the phase difference between the reference and feedback inputs. Phase error is declared when the phase difference between the two inputs is greater than the specified device propagation delay limit  $(t_{\text{PD}})$ .

When in the locked state, after four or more consecutive feedback clock cycles with phase errors, the LOCK output is forced LOW to indicate out-of-lock state.

When in the out-of-lock state, 32 consecutive phase errorless feedback clock cycles are required to allow the LOCK output to indicate lock condition (LOCK = HIGH).

If the feedback clock is removed after LOCK has gone HIGH, a Watchdog circuit is implemented to indicate the out-of-lock condition after a timeout period by deasserting LOCK LOW. This timeout period is based upon a divided down reference clock.

This assumes that there is activity on the selected REF input. If there is no activity on the selected REF input then the LOCK detect pin may not accurately reflect the state of the internal PLL.

#### <span id="page-3-1"></span>**Factory Test Mode Description**

The device enters factory test mode when the OUTPUT\_MODE is driven to MID. In factory test mode, the device operates with its internal PLL disconnected; the input level supplied to the reference input is used in place of the PLL output. In TEST mode the selected FB input must be tied LOW. All functions of the device remain operational in factory test mode except the internal PLL and output bank disables. The OUTPUT\_MODE input is designed as a static input. Dynamically toggling this input from LOW to HIGH may temporarily cause the device to go into factory test mode (when passing through the MID state).

#### *Factory Test Reset*

When in factory test mode (OUTPUT\_MODE = MID), the device is reset to a deterministic state by driving the DIS2 input HIGH. When the DIS2 input is driven HIGH in factory test mode, all clock outputs go to HI-Z; after the selected reference clock pin has five positive transitions, all the internal finite state machines (FSM) are set to a deterministic state. The deterministic state of the state machines depends on the configurations of the divide selects and frequency select input. All clock outputs stay in high impedance mode and all FSMs stay in the deterministic state until DIS2 is deasserted. When DIS2 is deasserted (with OUTPUT\_MODE still at MID), the device reenters factory test mode.



# <span id="page-4-0"></span>**Pin Configuration**





# <span id="page-5-0"></span>**Pin Definitions**



<span id="page-5-1"></span>**Note**<br>3. For all tri-state inputs, HIGH indicates a connection to V<sub>CC</sub>, LOW indicates a connection to GND, and MID indicates an open connection. Internal termination circuitry<br>holds an unconnected input to V<sub>CC</sub>/2.



### <span id="page-6-0"></span>**Absolute Maximum Conditions**

Exceeding the maximum ratings may impair the useful life of the device. These user guidelines are not tested.



Static discharge voltage (MIL-STD-883, Method 3015) ...................................... >2000 V Latch up current ........................................................ >±200 mA

## <span id="page-6-1"></span>**Operating Range**



# <span id="page-6-2"></span>**Electrical Characteristics**

Over the Operating Range



**Note**

<span id="page-6-3"></span><sup>4.</sup> These inputs are normally wired to V<sub>CC</sub>, GND, or left unconnected (actual threshold voltages vary as a percentage of V<sub>CC</sub>). Internal termination resistors hold the<br>unconnected inputs are switched, the function and ti



### **Electrical Characteristics** (continued)

Over the Operating Range



<span id="page-7-0"></span>

**Notes**<br>5. I<sub>CCI</sub> measurement is performed with Bank1 and FB Bank configured to run at maximum frequency ( $f_{\text{NOM}}$  = 100 MHz for CY7B9930V, f<sub>NOM</sub> = 200 MHz for CY7B9940V),<br>and all other clock output banks to run at hal



### <span id="page-8-0"></span>**Capacitance**



#### <span id="page-8-1"></span>**Thermal Resistance**



### <span id="page-8-2"></span>**AC Test Loads and Waveforms**





#### **(a) LVTTL AC Test Load**



**Notes**

- <span id="page-8-4"></span>7. These parameters are guaranteed by design and are not tested.
- <span id="page-8-3"></span>8. These figures are for illustration only. The actual ATE loads may vary.



### <span id="page-9-0"></span>**Switching Characteristics**

Over the Operating Range [[9,](#page-9-1) [10,](#page-9-2) [11](#page-9-3), [12](#page-9-4), [13](#page-9-5)]



#### **Notes**

- <span id="page-9-1"></span>9. This is for non-three level inputs.
- <span id="page-9-2"></span>10. Assumes 25 pF Max. Load Capacitance up to 185 Mhz. At 200 MHz the max load is 10 pF.
- <span id="page-9-3"></span>11. Both outputs of pair must be terminated, even if only one is being used.
- <span id="page-9-4"></span>12. Each package must be properly decoupled.
- <span id="page-9-5"></span>13. AC parameters are measured at 1.5V, unless otherwise indicated.
- 
- <span id="page-9-7"></span><span id="page-9-6"></span>14. Test Load C<sub>L</sub>= 25 pF, terminated to V<sub>CC</sub>/2 with 50Ω.<br>15. SKEW is defined as the time between the earliest and the latest output transition among all outputs for which the same phase delay has been selected when all<br>
- <span id="page-9-8"></span>16. Guaranteed by statistical correlation. Tested initially and after any design or process changes that may affect these parameters.
- <span id="page-9-9"></span>17. Tested initially and after any design or process changes that may affect these parameters.
- <span id="page-9-10"></span>18. Rise and fall times are measured between 2.0V and 0.8V.
- <span id="page-9-11"></span>19. f<sub>NOM</sub> must be within the frequency range defined by the same FS state.
- <span id="page-9-12"></span>20.  $t_{PWH}$  is measured at 2.0V.  $t_{PWL}$  is measured at 0.8V.
- <span id="page-9-13"></span>21. UI = Unit Interval. Examples: 1 UI is a full period. 0.1 UI is 10% of period.
- <span id="page-9-14"></span>22. Measured at 0.5V deviation from starting voltage.
- <span id="page-9-15"></span>23. For t<sub>OZA</sub> minimum, C<sub>L</sub> = 0 pF. For t<sub>OZA</sub> maximum, C<sub>L</sub>= 25 pF to 18 MHz, 10 pF from 185 to 200 MHz.



# <span id="page-10-0"></span>**AC Timing Diagrams**



<span id="page-10-1"></span>





# <span id="page-11-0"></span>**Ordering Information**



#### <span id="page-11-1"></span>**Ordering Code Definitions**





### <span id="page-12-0"></span>**Package Diagram**

**Figure 4. 44-pin TQFP (10 × 10 × 1.4 mm) A44S Package Outline, 51-85064**





NOTE:





- 1. JEDEC STD REF MS-026 2. BODY LENGTH DIMENSION DOES NOT INCLUDE MOLD PROTRUSION/END FLASH
- MOLD PROTRUSION/END FLASH SHALL NOT EXCEED 0.0098 in (0.25 mm) PER SIDE BODY LENGTH DIMENSIONS ARE MAX PLASTIC BODY SIZE INCLUDING MOLD MISMATCH
- 3. DIMENSIONS IN MILLIMETERS

51-85064 \*G

#### <span id="page-12-1"></span>**Acronyms**





# <span id="page-13-0"></span>**Document Conventions**

#### <span id="page-13-1"></span>**Units of Measure**





# <span id="page-14-0"></span>**Document History Page**





### <span id="page-15-0"></span>**Sales, Solutions, and Legal Information**

#### <span id="page-15-1"></span>**Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at [Cypress Locations](http://www.cypress.com/go/locations).

#### <span id="page-15-2"></span>**[Products](http://www.cypress.com/go/products)**



<span id="page-15-3"></span>**[PSoC](http://www.cypress.com/psoc)®[Solutions](http://www.cypress.com/psoc)** [PSoC 1](http://www.cypress.com/products/psoc-1) | [PSoC 3](http://www.cypress.com/products/psoc-3) | [PSoC 4](http://www.cypress.com/products/psoc-4) [| PSoC 5LP](http://www.cypress.com/products/psoc-5lp)

<span id="page-15-4"></span>**[Cypress Developer Community](http://www.cypress.com/cdc)** [Forums](http://www.cypress.com/forum) | [Projects](http://www.cypress.com/projects) | [Video](http://www.cypress.com/video-library) | [Blogs](http://www.cypress.com/blog) | [Training](http://www.cypress.com/training) | [Components](http://www.cypress.com/cdc/community-components)

<span id="page-15-5"></span>**[Technical Support](http://www.cypress.com/support)** [cypress.com/support](http://www.cypress.com/support)

© Cypress Semiconductor Corporation, 2001-2016. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to<br>modify and reproduce t (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably<br>expected to cause the fail liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United<br>States and other countries. For a

Document Number: 38-07271 Rev. \*K Revised November 15, 2016 Page 16 of 16

RoboClock II is a trademark of Cypress Semiconductor Corporation.