# 16 x 4 Bit Register File (RAM)

The MC10H145 is a 16 x 4 bit register file. The active-low chip select allows easy expansion.

The operating mode of the register file is controlled by the  $\overline{WE}$ input. When  $\overline{WE}$  is "low" the device is in the write mode, the outputs are "low" and the data present at D<sub>n</sub> input is stored at the selected address, when  $\overline{WE}$  is "high," the device is in the read mode – the data state at the selected location is present at the Q<sub>n</sub> outputs.

- Address Access Time, 4.5 ns Typical
- Power Dissipation, 700 mW Typical
- Improved Noise Margin 150 mV (Over Operating Voltage and Temperature Range)
- Voltage Compensated
- MECL 10K-Compatible



Q-State of Addressed Cell



Pin assignment is for Dual-in-Line Package. For PLCC pin assignment, see the Pin Conversion Tables on page 6-11 of the Motorola MECL Data Book (DL122/D).



# **ON Semiconductor®**

http://onsemi.com



= Assembly Location Α WL = Wafer Lot YY = Year WW = Work Week

## **ORDERING INFORMATION**

| Device     | Package | Shipping      |
|------------|---------|---------------|
| MC10H145L  | CDIP-16 | 25 Units/Rail |
| MC10H145P  | PDIP-16 | 25 Units/Rail |
| MC10H145FN | PLCC-20 | xx Units/Rail |





#### MAXIMUM RATINGS

| Symbol           | Characteristic                                   | Rating                     | Unit |
|------------------|--------------------------------------------------|----------------------------|------|
| $V_{EE}$         | Power Supply (V <sub>CC</sub> = 0)               | –8.0 to 0                  | Vdc  |
| VI               | Input Voltage (V <sub>CC</sub> = 0)              | 0 to V <sub>EE</sub>       | Vdc  |
| l <sub>out</sub> | Output Current - Continuous<br>- Surge           | 50<br>100                  | mA   |
| T <sub>A</sub>   | Operating Temperature Range                      | 0 to +75                   | °C   |
| T <sub>stg</sub> | Storage Temperature Range – Plastic<br>– Ceramic | –55 to +150<br>−55 to +165 | °C   |

# ELECTRICAL CHARACTERISTICS (V<sub>EE</sub> = -5.2 V ±5%) (See Note)

| Symbol           | Characteristic       | <b>0</b> ° |       | 25°   |       | <b>75</b> ° |        |      |
|------------------|----------------------|------------|-------|-------|-------|-------------|--------|------|
|                  |                      | Min        | Max   | Min   | Max   | Min         | Max    | Unit |
| ١ <sub>E</sub>   | Power Supply Current | -          | 160   | -     | 163   | -           | 165    | mA   |
| I <sub>inH</sub> | Input Current High   | -          | 375   | -     | 220   | -           | 220    | μA   |
| l <sub>inL</sub> | Input Current Low    | 0.5        | -     | 0.5   | -     | 0.3         | -      | μΑ   |
| V <sub>OH</sub>  | High Output Voltage  | -1.02      | -0.84 | -0.98 | -0.81 | -0.92       | -0.735 | Vdc  |
| V <sub>OL</sub>  | Low Output Voltage   | -1.95      | -1.63 | -1.95 | -1.63 | -1.95       | -1.60  | Vdc  |
| VIH              | High Input Voltage   | -1.17      | -0.84 | -1.13 | -0.81 | -1.07       | -0.735 | Vdc  |
| V <sub>IL</sub>  | Low Input Voltage    | -1.95      | -1.48 | -1.95 | -1.48 | -1.95       | -1.45  | Vdc  |

 Each MECL 10H series circuit has been designed to meet the dc specifications shown in the test table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 lfpm is maintained. Outputs are terminated through a 50-ohm resistor to -2.0 volts.

#### AC PARAMETERS

|                                                                    |                                                                                                                                                                                                                                                                                                       | MC10H145<br>T <sub>A</sub> = 0 to +75°C,<br>V <sub>EE</sub> = -5.2 Vdc ±5% |                           |      |                                                                                                     |
|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|---------------------------|------|-----------------------------------------------------------------------------------------------------|
| Symbol                                                             | Characteristics                                                                                                                                                                                                                                                                                       | Min                                                                        | Max                       | Unit | Conditions                                                                                          |
| t <sub>ACS</sub><br>t <sub>RCS</sub><br>t <sub>AA</sub>            | Read Mode<br>Chip Select Access Time<br>Chip Select Recovery Time<br>Address Access Time                                                                                                                                                                                                              | 0<br>0<br>0                                                                | 4.0<br>4.0<br>6.0         | ns   | Measured from 50% of input to 50% of output. See Note 2.                                            |
| tw<br>twsd<br>twhd<br>twsa<br>twha<br>twscs<br>twhcs<br>tws<br>twr | Write Mode<br>Write Pulse Width<br>Data Setup Time Prior to Write<br>Data Hold Time After Write<br>Address Setup Time Prior to Write<br>Address Hold Time After Write<br>Chip Select Setup Time Prior to Write<br>Chip Select Hold Time After Write<br>Write Disable Time<br>Write Recovery Time      | 6.0<br>0<br>1.5<br>3.5<br>1.5<br>0<br>1.5<br>1.0<br>1.0                    | -<br>-<br>-<br>4.0<br>4.0 | ns   | t <sub>WSA</sub> = 3.5 ns<br>Measured at 50% of input to 50% of<br>output. t <sub>W</sub> = 6.0 ns. |
| tcsd<br>tcsw<br>tcsa<br>tchd<br>tchw<br>tcha<br>tcs                | Chip Enable Strobe Mode<br>Data Setup Prior to Chip Select<br>Write Enable Setup Prior to Chip Select<br>Address Setup Prior to Chip Select<br>Data Hold Time After Chip Select<br>Write Enable Hold Time After Chip Select<br>Address Hold Time After Chip Select<br>Chip Select Minimum Pulse Width | 0<br>0<br>0<br>1.0<br>0<br>2.0<br>4.0                                      |                           | ns   | Guaranteed but not tested on standard product. See Figure 1.                                        |
| t <sub>r</sub> , t <sub>f</sub>                                    | Rise and Fall Time<br>Address to Output<br>CS to Output                                                                                                                                                                                                                                               | 0.6<br>0.6                                                                 | 2.5<br>2.5                | ns   | Measured between 20% and 80% points.                                                                |
| C <sub>in</sub><br>C <sub>out</sub>                                | Capacitance<br>Input Capacitance<br>Output Capacitance                                                                                                                                                                                                                                                | K-S                                                                        | 6.0<br>8.0                | pF   | Measured with a pulse technique.                                                                    |

NOTES:

1. Test circuit characteristics:  $R_T = 50 \Omega$ , MC10H145.  $C_L \le 5.0 \text{ pF}$  (including jig and Stray Capacitance). Delay should be derated 30 ps/pF

for capacitive loads up to 50 pF.

- 2. The maximum Address Access Time is guaranteed to be the worst-case bit in the memory.
- 3. For proper use of MECL in a system environment, consult MECL System Design Handbook.



Figure 1. Chip Enable Strobe Mode

#### PACKAGE DIMENSIONS





ON Semiconductor and 💷 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative