# SPIDER - TLE7234E

8 Channel High-Side and Low-Side Relay Switch

**Automotive Power** 





### **Table of Contents**

## **Table of Contents**

|                                             | Table of Contents                                                                                                                                                                                                                                                                                 |
|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                                           | Overview                                                                                                                                                                                                                                                                                          |
| <b>2</b><br>2.1                             | Block Diagram                                                                                                                                                                                                                                                                                     |
| <b>3</b><br>3.1<br>3.2                      | Pin Configuration       8         Pin Assignment       8         Pin Definitions and Functions       8                                                                                                                                                                                            |
| <b>4</b><br>4.1<br>4.2<br>4.3               | Electrical Characteristics10Absolute Maximum Ratings10Functional Range11Thermal Resistance11                                                                                                                                                                                                      |
| <b>5</b><br>5.1<br>5.2                      | Power Supply13Reset13Electrical Characteristics14                                                                                                                                                                                                                                                 |
| 6<br>6.1<br>6.2<br>6.3<br>6.4<br>6.5<br>6.6 | Power Stages         15           Input Circuit         15           Channels 4 and 5         15           Inductive Output Clamp         16           Timing Diagrams         17           Electrical Characteristics         18           Command Description         19                        |
| 7<br>7.1<br>7.2<br>7.3<br>7.4<br>7.5<br>7.6 | Protection Functions26Over Load Protection26Over Temperature Protection26ESD protection26Reverse Polarity Protection26Loss of $V_{\rm bb}$ 26Electrical Characteristics27                                                                                                                         |
| <b>8</b><br>8.1<br>8.2                      | Diagnostic Features2Electrical Characteristics2Command Description2                                                                                                                                                                                                                               |
| 9<br>9.1<br>9.2<br>9.3<br>9.4<br>9.5<br>9.6 | Serial Peripheral Interface (SPI)         26           SPI Signal Description         26           Daisy Chain Capability         27           SPI Protocol         26           Register Overview         29           Timing Diagrams         30           Electrical Characteristics         3 |
| 10                                          | Package Outlines                                                                                                                                                                                                                                                                                  |
| 11                                          | Application Information                                                                                                                                                                                                                                                                           |
| 12                                          | Revision History 39                                                                                                                                                                                                                                                                               |



#### **SPI Driver for Enhanced Relay Control**

**TLE7234E** 





#### 1 Overview

#### **Features**

- · 8 bit SPI for diagnostics and control, providing daisy chain capability
- Very wide range for digital supply voltage
- Three configurable input pins offer complete flexibility for PWM operation
- Stable behavior at under voltage
- Green Product (RoHS compliant)
- AEC Qualified



PG-SSOP-24-4

#### **Description**

The TLE7234E is an eight channel high-side and low-side power switch in PG-SSOP-24-4 package providing embedded protective functions. It is especially designed for standard relays and LEDs in automotive applications.

The output stages incorporate two low-side, four high-side and two auto configuring high-side or low-side switches.

A serial peripheral interface (SPI) is utilized for control and diagnosis of the device and the load. For direct control, there are three input pins available.

The power transistors are built by N-channel power MOSFETs. The device is monolithically integrated in Smart Power Technology.

| Туре     | Package      | Marking  |
|----------|--------------|----------|
| TLE7234E | PG-SSOP-24-4 | TLE7234E |

Data Sheet 3 Rev. 1.0, 2008-10-30



Overview

### Table 1 Product Summary

| Operating range power supply voltage           | $V_{ m bb}$                    | 5.5 28 V  |
|------------------------------------------------|--------------------------------|-----------|
| Digital supply voltage                         | $V_{DD}$                       | 3.0 5.5 V |
| Typical On-State resistance at 25 °C           | $R_{\mathrm{DS}(\mathrm{ON})}$ |           |
| high-side: 2 channels (Relay)                  |                                | 0.9 Ω     |
| high-side: 2 channels (Generic, LED)           |                                | 1.6 Ω     |
| auto configuring: 2 channels (Relay, Supplies) |                                | 0.9 Ω     |
| low-side: 2 channels (Relay)                   |                                | 0.9 Ω     |
| Nominal load current (all channels active)     | $I_{L(nom,\;min)}$             |           |
| Relay                                          |                                | 350 mA    |
| LED, Generic                                   |                                | 175 mA    |
| Over load switch off threshold                 | $I_{DS(OVL,\;min)}$            | 500 mA    |
| Output leakage current per channel at 25 °C    | $I_{DS(OFF,max)}$              | 1 μΑ      |
| Drain to source clamping voltage               | $V_{DS(CL,\;min)}$             | 41 V      |
| Source to ground clamping voltage              | $V_{ m bb(CL,max)}$            | -16 V     |
| SPI clock frequency                            | $f_{\sf SCLK(max)}$            | 5 MHz     |

#### **Protective Functions**

- Over load and short circuit protection
- Thermal shutdown
- Electrostatic discharge protection (ESD)

#### **Diagnostic Functions**

- · Latched diagnostic information via SPI
- Open load detection in OFF-state
- · Over load detection in ON-state
- Over temperature

#### **Applications**

- Especially designed for driving relays and LEDs in automotive applications
- All types of resistive and inductive loads
- Suitable to switch 5 V power supply lines by auto configuring channels



Overview

#### **Detailed Description**

The TLE7234E is an eight channel high-side and low-side relay switch providing embedded protective functions. The output stages incorporate two low-side switches (0.9  $\Omega$  per channel), four high-side switches (two channels with 0.9  $\Omega$  and two channels with 1.6  $\Omega$ ) and two auto-configuring high-side or low-side switches (0.9  $\Omega$  per channel). The auto-configuring switches can be utilized in high-side or low-side configuration just by connecting the load accordingly. They are also suitable to switch a 5 V supply line in high-side configuration. Protective and diagnostic functions adjust automatically to the chosen configuration.

The 8 bit serial peripheral interface (SPI) is utilized for control and diagnosis of the device and the loads. The SPI interface provides daisy chain capability in order to assemble multiple devices in one SPI chain by using the same number of micro-controller pins.

Furthermore, the TLE7234E is equipped with three input pins that can be individually routed to the output control of each channel thus offering complete flexibility in design and PCB-layout. The input multiplexer is controlled via SPI.

The device provides full diagnosis of the load via open load, over load and short circuit detection. SPI diagnosis flags indicate latched fault conditions that may have occurred.

Each output stage is protected against short circuit. In case of over load, the affected channel switches off. There are temperature sensors available for each channel to protect the device against over temperature.

The device protects itself with a build in reverse polarity protection which prohibits intrinsic current flow through the logic during reverse polarity. However the output stages still incorporate a reverse diode where current can flow through during reverse polarity.

The power transistors are built by N-channel power MOSFETs. The inputs are ground referenced CMOS compatible. The device is monolithically integrated in Smart Power Technology.



**Block Diagram** 

## 2 Block Diagram



Figure 1 Block Diagram



**Block Diagram** 

#### 2.1 Terms

Figure 2 shows all terms used in this data sheet.



Figure 2 Terms

In all tables of the electrical characteristics is valid:

Channel related symbols without channel number are valid for each channel separately (e.g.  $V_{\rm DS}$  specification is valid for  $V_{\rm DS0} \dots V_{\rm DS7}$ ). In order to make the description of output currents easier, the load current  $I_{\rm Out}$  is equivalent to the drain current  $I_{\rm OUT\_D}$  in low-side configuration and the source current  $I_{\rm OUT\_S}$  in high-side configuration.

All SPI register bits are marked as follows: ADDR. PARAMETER (e.g. ICR01.INX1). In SPI register description, the values in bold letters (e.g.  $\mathbf{0}$ ) are default values.



**Pin Configuration** 

## **3** Pin Configuration

### 3.1 Pin Assignment



Figure 3 Pin Configuration PG-SSOP24-4

### 3.2 Pin Definitions and Functions

| Pin     | Symbol | I/O | Function                                                          |
|---------|--------|-----|-------------------------------------------------------------------|
| Power   | Supply | !   |                                                                   |
| 21      | VDD    | -   | Digital power supply                                              |
| 24      | VBB    | -   | Power supply                                                      |
| 13      | GND    | -   | Digital, analog and power ground                                  |
| 25      | SUB    | -   | Substrate pins for thermal connection.                            |
|         |        |     | To enable reverse polarity protection these pins must be floating |
| Power 9 | Stages |     |                                                                   |
| 23      | OUT0   | 0   | Source of high side power transistor channel 0                    |
| 3       | OUT1   | 0   | Source of high side power transistor channel 1                    |
| 22      | OUT2   | 0   | Source of high side power transistor channel 2                    |
| 4       | OUT3   | 0   | Source of high side power transistor channel 3                    |
| 16      | D4     | 0   | Drain of auto configuring power transistor 4                      |
| 14      | S4     | 0   | Source of auto configuring power transistor 4                     |
| 8       | D5     | 0   | Drain of auto configuring power transistor 5                      |
| 10      | S5     | 0   | Source of auto configuring power transistor 5                     |
| 15      | OUT6   | 0   | Drain of low side power transistor channel 6                      |
| 9       | OUT7   | 0   | Drain of low side power transistor channel 7                      |
| Inputs  | 1      |     |                                                                   |
| 6       | IN1    | I   | Input multiplexer input 1 pin (pull down)                         |
| 7       | IN2    | I   | Input multiplexer input 2 pin (pull down)                         |



## **Pin Configuration**

| Pin       | Symbol | I/O      | Function                                  |  |  |  |
|-----------|--------|----------|-------------------------------------------|--|--|--|
| 5         | IN3    | I        | Input multiplexer input 3 pin (pull down) |  |  |  |
| SPI       |        | <u> </u> |                                           |  |  |  |
| 20        | CS     | I        | SPI Chip select (pull up)                 |  |  |  |
| 19        | SCLK   | I        | Serial clock                              |  |  |  |
| 18        | SI     | ı        | Serial data in                            |  |  |  |
| 17        | SO     | 0        | Serial data out                           |  |  |  |
| Others    |        | l .      |                                           |  |  |  |
| 1,2,11,12 | n.c.   | I        | not connected                             |  |  |  |



**Electrical Characteristics** 

## 4 Electrical Characteristics

## 4.1 Absolute Maximum Ratings 1)

Stresses above the ones listed here may affect device reliability or may cause permanent damage to the device. The values below are not considering combinations of different maximum conditions at one time

 $T_{\rm j}$  = -40 °C to +150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Abso   | lute Maximum Ratings <sup>1)</sup>                                                                                            |                   |              |      |      |                                                  |
|--------|-------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------|------|------|--------------------------------------------------|
| Pos.   | Parameter                                                                                                                     | Symbol            | Limit Values |      | Unit | Test Conditions                                  |
|        | !                                                                                                                             |                   | min.         | max. |      |                                                  |
| Power  | Supply                                                                                                                        |                   |              |      |      |                                                  |
| 4.1.1  | Power supply voltage                                                                                                          | $V_{\rm bb}$      | -16          | 40   | V    | -16V max. 2 minutes                              |
| 4.1.2  | Digital supply voltage                                                                                                        | $V_{DD}$          | -0.3         | 5.5  | ٧    | _                                                |
| 4.1.3  | Power supply voltage for full short circuit protection (single pulse) $(T_j = -40  ^{\circ}\text{C}   150  ^{\circ}\text{C})$ | $V_{\rm bat(SC)}$ | 0            | 28   | V    | -                                                |
| Power  | r Stages                                                                                                                      |                   |              |      |      |                                                  |
| 4.1.4  | Load current                                                                                                                  | $I_{L}$           |              |      | Α    | _                                                |
|        | channel 0, 1, 4, 5, 6, 7                                                                                                      |                   | -0.5         | 0.5  |      |                                                  |
|        | channel 2, 3                                                                                                                  |                   | -0.25        | 0.25 |      |                                                  |
| 4.1.5  | Voltage at power transistor                                                                                                   | $V_{DS}$          | _            | 41   | V    | _                                                |
| 4.1.6  | Power transistor's source voltage                                                                                             | $V_{Out\_S}$      | -16          | _    | V    | -                                                |
| 4.1.7  | Power transistor's drain voltage                                                                                              | $V_{Out\_D}$      | _            | 41   | V    | _                                                |
| 4.1.8  | Max. energy dissipation one channel single pulse for ch. 0, 1, 4, 5, 6, 7                                                     | $E_{AS}$          |              |      | mJ   | 2)                                               |
|        |                                                                                                                               |                   | _            | 65   |      | $T_{\rm j(0)}$ = 105 °C $I_{\rm D(0)}$ = 0.35 A  |
|        |                                                                                                                               |                   | _            | 50   |      | $T_{\rm j(0)}$ = 150 °C $I_{\rm D(0)}$ = 0.250 A |
| 4.1.9  | Maximum energy dissipation one channel repetitive pulses for ch. 0, 1, 4, 5, 6, 7                                             | $E_{AR}$          |              |      | mJ   | 2)                                               |
|        | 1 · 10 <sup>4</sup> cycles                                                                                                    |                   | _            | 18   |      | $T_{\rm j(0)}$ = 105 °C $I_{\rm D(0)}$ = 0.250 A |
|        | 1 · 10 <sup>6</sup> cycles                                                                                                    |                   | _            | 13   |      | $T_{\rm j(0)}$ = 105 °C $I_{\rm D(0)}$ = 0.220 A |
| 4.1.10 | Max. energy dissipation one channel single pulse for ch. 2,3                                                                  | $E_{AS}$          |              |      | mJ   | 2)                                               |
|        |                                                                                                                               |                   | _            | 50   |      | $T_{\rm j(0)}$ = 105 °C $I_{\rm D(0)}$ = 0.250 A |
|        |                                                                                                                               |                   | _            | 30   |      | $T_{\rm j(0)}$ = 150 °C $I_{\rm D(0)}$ = 0.250 A |

<sup>1)</sup> not subject to production test



#### **Electrical Characteristics**

 $T_{\rm j}$  = -40 °C to +150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Absol  | ute Maximum Ratings <sup>1)</sup>                                    |             |              |                    |      |                                                     |
|--------|----------------------------------------------------------------------|-------------|--------------|--------------------|------|-----------------------------------------------------|
| Pos.   | Parameter                                                            | Symbol      | Limit Values |                    | Unit | <b>Test Conditions</b>                              |
|        |                                                                      |             | min.         | max.               |      |                                                     |
| 4.1.11 | Maximum energy dissipation one channel repetitive pulses for ch. 2,3 | $E_{AR}$    |              |                    | mJ   | 2)                                                  |
|        | 1 · 10⁴ cycles                                                       |             | _            | 12                 |      | $T_{\rm j(0)}$ = 105 °C $I_{\rm D(0)}$ = 0.180 A    |
|        | 1 · 10 <sup>6</sup> cycles                                           |             | _            | 11                 |      | $T_{\rm j(0)}$ = 105 °C<br>$I_{\rm D(0)}$ = 0.180 A |
| Logic  | Pins                                                                 |             | •            | •                  | •    |                                                     |
| 4.1.12 | Voltage at input pins                                                | $V_{IN}$    | -0.3         | $V_{\rm DD}$ + 0.3 | V    | 3)                                                  |
| 4.1.13 | Voltage at chip select pin                                           | $V_{CS}$    | -0.3         | $V_{\rm DD}$ + 0.3 | V    | 3)                                                  |
| 4.1.14 | Voltage at serial clock pin                                          | $V_{SCLK}$  | -0.3         | $V_{\rm DD}$ + 0.3 | V    | 3)                                                  |
| 4.1.15 | Voltage at serial input pin                                          | $V_{SI}$    | -0.3         | $V_{\rm DD}$ + 0.3 | V    | 3)                                                  |
| 4.1.16 | Voltage at serial output pin                                         | $V_{SO}$    | -0.3         | $V_{\rm DD}$ + 0.3 | V    | 3)                                                  |
| Tempe  | eratures                                                             | <u> </u>    |              |                    |      |                                                     |
| 4.1.17 | Junction Temperature                                                 | $T_{j}$     | -40          | 150                | °C   | _                                                   |
| 4.1.18 | Storage Temperature                                                  | $T_{stg}$   | -55          | 150                | °C   | _                                                   |
| ESD S  | usceptibility                                                        | <del></del> | •            | •                  | •    | -                                                   |
| 4.1.19 | ESD susceptibility on all pins                                       | $V_{ESD}$   | -2           | 2                  | kV   | HBM <sup>4)</sup>                                   |
| -      | •                                                                    |             |              |                    |      | +                                                   |

<sup>1)</sup> not subject to production test

### 4.2 Functional Range

| Pos.  | Parameter                                         | Symbol                    | Lir  | mit Values | Unit | Conditions                       |  |
|-------|---------------------------------------------------|---------------------------|------|------------|------|----------------------------------|--|
|       |                                                   |                           | Min. | Max.       |      |                                  |  |
| 4.2.1 | Supply Voltage Range for<br>Nominal Operation     | $V_{ m bb(nom)}$          | 9    | 16         | V    | -                                |  |
| 4.2.2 | upper Supply Voltage Range for Extended Operation | $V_{\mathrm{bb(ext),up}}$ | 16   | 28         | V    | Parameter<br>Deviations possible |  |
| 4.2.3 | lower Supply Voltage Range for Extended Operation | $V_{ m bb(ext),low}$      | 5.5  | 9          | V    | Parameter<br>Deviations possible |  |
| 4.2.4 | Junction Temperature                              | $T_{j}$                   | -40  | 150        | °C   | _                                |  |

Note: Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table.

#### 4.3 Thermal Resistance

Note: This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to www.jedec.org.

<sup>2)</sup> Pulse shape represents inductive switch off:  $I_L(t) = I_L(0) * (1 - t / t_{pulse}); 0 < t < t_{pulse}$ 

<sup>3)</sup>  $V_{\rm DD}$  + 0.3 V < 5.5 V

<sup>4)</sup> ESD susceptibility, HBM according to EIA/JESD 22-A114



#### **Electrical Characteristics**

| Parameter                                        | Symbol                                                                                                                                                                                                | ı                                                    | Limit Val                                             | ues                                                   | Unit | Conditions                                            |
|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|------|-------------------------------------------------------|
|                                                  |                                                                                                                                                                                                       | Min.                                                 | Тур.                                                  | Max.                                                  |      |                                                       |
| Junction to Case, bottom                         | $R_{\mathrm{thJC,back}}$                                                                                                                                                                              | _                                                    | _                                                     | 4                                                     | K/W  | 2)                                                    |
| Junction to Case, top                            |                                                                                                                                                                                                       | _                                                    | _                                                     | 35                                                    | K/W  | 2)                                                    |
| Junction to Pin (6,7,18 or 19)                   | $R_{thJPin}$                                                                                                                                                                                          | _                                                    | _                                                     | 12                                                    | K/W  | 2)                                                    |
| Junction to Ambient (1s0p, min. footprint)       | $R_{thJA,min}$                                                                                                                                                                                        | -                                                    | 95                                                    | _                                                     | K/W  | 3)                                                    |
| Junction to Ambient (1s0p+300mm <sup>2</sup> Cu) | $R_{\mathrm{thJA,300}}$                                                                                                                                                                               | -                                                    | 50                                                    | -                                                     | K/W  | 4)                                                    |
| Junction to Ambient (1s0p+600mm <sup>2</sup> Cu) | $R_{\mathrm{thJA,600}}$                                                                                                                                                                               | -                                                    | 40                                                    | _                                                     | K/W  | 5)                                                    |
| Junction to Ambient (2s2p)                       | $R_{\mathrm{thJA,2s2p}}$                                                                                                                                                                              | _                                                    | 31                                                    | -                                                     | K/W  | 6)                                                    |
|                                                  | Junction to Case, bottom  Junction to Case, top  Junction to Pin (6,7,18 or 19)  Junction to Ambient (1s0p, min. footprint)  Junction to Ambient (1s0p+300mm²Cu)  Junction to Ambient (1s0p+600mm²Cu) | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ |      | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ |

- 1) Not subject to production test
- 2) Specified  $R_{\text{thJSP}}$  value is simulated at natural convection on a cold plate setup (all pins are fixed to ambient temperature).  $T_{\text{a}}$  = 85 °C. Ch1 to Ch8 are dissipating 1 W power (0.125 W each).
- 3) Specified  $R_{\rm thJA}$  value is according to Jedec JESD51-2,-3 at natural convection on FR4 1s0p board; The product (Chip+Package) was simulated on a 76.2 x 114.3 x 1.5 mm board with minimal footprint copper area and 70  $\mu$ m thickness.  $T_{\rm a}$  = 85 °C, Ch1 to Ch8 are dissipating 1 W power (0.125 W each).
- 4) Specified  $R_{\rm thJA}$  value is according to Jedec JESD51-2,-3 at natural convection on FR4 1s0p board; The product (Chip+Package) was simulated on a 76.2 x 114.3 x 1.5 mm board with additional heatspreading copper area of 300mm<sup>2</sup> and 70  $\mu$ m thickness.  $T_{\rm a}$  = 85 °C, Ch1 to Ch8 are dissipating 1 W power (0.125 W each).
- 5) Specified  $R_{\rm thJA}$  value is according to Jedec JESD51-2,-3 at natural convection on FR4 1s0p board; The product (Chip+Package) was simulated on a 76.2 x 114.3 x 1.5 mm board with additional heatspreading copper area of 600mm² and 70  $\mu$ m thickness.  $T_{\rm a}$  = 85 °C, Ch1 to Ch8 are dissipating 1 W power (0.125 W each).
- 6) Specified  $R_{\text{thJA}}$  value is according to Jedec JESD51-2,-7 at natural convection on FR4 2s2p board; The product (Chip+Package) was simulated on a 76.2 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70  $\mu$ m Cu, 2 x 35  $\mu$ m Cu).  $T_{\text{a}}$  = 85 °C, Ch1 to Ch8 are dissipating 1 W power (0.125 W each).



**Power Supply** 

### 5 Power Supply

The TLE7234E is supplied by two supply voltages  $V_{\rm bb}$  and  $V_{\rm DD}$ . The  $V_{\rm bb}$  supply line is connected to a battery feed and used by the power switches and by an integrated power supply for the register banks. There is an under voltage reset function implemented for the  $V_{\rm bb}$  power supply. After start-up of the power supply, all SPI registers are reset to their default values and the device is in sleep mode (standby). The SPI command CMD.WAKE = 1 is switching the device to operation mode (ON), while a command CMD.STB = 1 send the device to sleep mode (standby) again.

The  $V_{\rm DD}$  supply line is used by the SPI shift register related circuitry and for driving the SO line. As a result, the daisy chain function is available as soon as  $V_{\rm DD}$  is provided in the specified range independent of  $V_{\rm bb}$ . A capacitor between pins  $V_{\rm DD}$  and GND is recommended (especially in case of EMI).

The device provides a sleep mode (stand by) to minimize current consumption, which also resets the register banks. It is entered and left by dedicated SPI commands or by turning off the VDD supply.

#### 5.1 Reset

There are several reset trigger implemented in the device. A reset switches off all channels and sets the registers to default values. After any kind of reset, the transmission error flag (TER) is set.

#### **Under Voltage Reset:**

During this device condition a read on SPI always delivers the Standard Diagnostic Frame with a TER flag. This under voltage reset is released when all the supply voltages levels are above under voltage threshold.

**Reset Command:** There is a reset command available to reset all register bits of the register bank and the diagnosis registers. As soon as CMD.RST = 1, a reset is triggered.

Data Sheet 13 Rev. 1.0, 2008-10-30



**Power Supply** 

### 5.2 Electrical Characteristics

Unless otherwise specified:

 $V_{\rm DD}$  = 3.0 V to 5.5V,  $V_{\rm BAT}$  = 9.0 V to 16V,  $T_{\rm i}$  = -40 °C to +150 °C

| Pos.   | Parameter                                             | Symbol                            | Li   | mit Va | lues | Unit | Test Conditions                                                   |
|--------|-------------------------------------------------------|-----------------------------------|------|--------|------|------|-------------------------------------------------------------------|
|        |                                                       |                                   | min. | typ.   | max. |      |                                                                   |
| Powe   | r Supply $V_{ m bb}$                                  | ·!                                | *    | *      | •    |      |                                                                   |
| 5.2.1  | Supply voltage for full operation                     | $V_{bb}$                          | 9    | _      | 28   | V    |                                                                   |
| 5.2.2  | Under voltage reset threshold voltage                 | $V_{ m bb(UV)}$                   | _    | -      | 5.5  | V    |                                                                   |
| 5.2.3  | Operating current                                     | $I_{\mathbb{S}}$                  | _    | _      | 15   | mA   | V <sub>bb</sub> = 16 V                                            |
|        |                                                       |                                   | _    | -      | 12   | mA   | $^{1)}$ $V_{\rm bb}$ = 16 V all diagnosis off                     |
| 5.2.4  | Sleep mode current with disconnected loads (stand by) | $I_{\mathrm{S(Sleep)}}$           |      |        |      | μΑ   | $V_{\rm bb}$ = 16 V<br>AWK= 0                                     |
|        |                                                       |                                   | _    | _      | 10   |      | $T_{\rm j} = 25  {}^{\circ}{\rm C}^{1)}$                          |
|        |                                                       |                                   | _    | _      | 13   |      | $T_{\rm i}$ = 85 °C <sup>1)</sup>                                 |
|        |                                                       |                                   | _    | _      | 20   |      | T <sub>j</sub> = 150 °C                                           |
| Digita | Il Power Supply $V_{	exttt{DD}}$                      | 1                                 |      |        | "    |      |                                                                   |
| 5.2.5  | Logic supply voltage                                  | $V_{DD}$                          | 3.0  | _      | 5.5  | V    |                                                                   |
| 5.2.6  | Under voltage reset threshold voltage                 | $V_{\rm DD(PO)}$                  | _    | _      | 3.0  | V    |                                                                   |
| 5.2.7  | Logic supply current                                  | $I_{DD}$                          | -    | _      | 0.2  | mA   | $f_{\rm SCLK}$ = 0 Hz $V_{\rm CS}$ = 0 V AWK= 1 $V_{\rm CS}$ = 0V |
| 5.2.8  | Logic supply sleep mode current                       | $I_{\mathrm{DD}(\mathrm{Sleep})}$ |      |        |      | μΑ   | $V_{\text{CS}} = V_{\text{DD}}$<br>AWK = 0                        |
|        |                                                       |                                   | _    | _      | 20   |      | $T_{\rm j}$ = 25 °C <sup>1)</sup>                                 |
|        |                                                       |                                   | _    | -      | 20   |      | $T_{\rm j}$ = 85 °C <sup>1)</sup>                                 |
|        |                                                       |                                   | _    | _      | 40   |      | $T_{\rm j}$ = 150 °C                                              |
| Timin  | gs                                                    | _                                 |      |        |      |      |                                                                   |
| 5.2.9  |                                                       | $t_{\rm wu(Sleep)}$               | _    | _      | 200  | μs   | 1)                                                                |
| 5.2.10 | DD 0                                                  | $t_{\rm bb(UVR)}$                 | _    | _      | 1    | μs   | 1)                                                                |
| 5.2.11 | $V_{\mathrm{DD}}$ under voltage reset delay time      | $t_{\rm DD(UVR)}$                 | _    | _      | 1    | μs   | 1)                                                                |

<sup>1)</sup> Not subject to production test, specified by design.

Note: Characteristics show the deviation of parameter at the given supply voltage and junction temperature. Typical values show the typical parameters expected at  $V_{\rm bb}$  = 13.5 V,  $V_{\rm DD}$  = 5.0 V,  $T_{\rm j}$  = 25 °C.



### 6 Power Stages

The TLE7234E is an eight channel high-side and low-side relay switch. The power stages are built by N-channel vertical power MOSFET transistors. The gates of the high-side switches are controlled by charge pumps.

### 6.1 Input Circuit

There are three input pins available at TLE7234E, which can be configured to be used for control of the output stages. The INXn parameter of the input configuration register provide following possibilities:

- · channel is switched off
- · channel is switched according to signal level at input pin IN1
- channel is switched according to signal level at input pin IN2 or IN3
- · channel is switched on

Figure 4 shows the input circuit of TLE7234E.



Figure 4 Input Multiplexer

The current sink to ground ensures that the channels switch off in case of open input pin. The zener diode protects the input circuit against ESD pulses.

#### 6.2 Channels 4 and 5

The TLE7234E provides two auto-configuring high-side or low-side switches (channels 4 and 5). They adjust the diagnostic and protective functions according their potentials at drain and source automatically.

In high-side configuration, the load is connected between ground and source of the power transistors (S4 or S5). The drain of the power transistors (D4 and D5) can be connected to any potential between GND-pin potential and VBB-pin potential. When the drain is connected to VBB, the channel behave like the other high side channels. The drain can also be connected to a 5 V power supply and the source pin will be utilized as switched 5 V supply line.

In low-side configuration, the source of the power transistors are to be connected to GND.

The configuration can be chosen for each of these channels individually, so it is feasible to connect one channel in low-side and the other in high-side configuration.

### 6.3 Inductive Output Clamp

When switching off inductive loads with low-side switches, the potential at pin OUT rises to  $V_{\rm DS(CL)}$  potential, because the inductance intends to continue driving the current. For the high-side channels, the potential at pin OUT drops below ground potential to  $V_{\rm S(CL)}$ . The voltage clamping is necessary to prevent destruction of the device, see **Figure 5** for details. Nevertheless, the maximum allowed load inductance is limited by the max. clamping energy  $E_{\rm AR}$  see electrical characteristics " $E_{\rm AR}$ " on Page 10.



Figure 5 Output Clamp Implementation

#### **Maximum Load Inductance**

During demagnetization of inductive loads, energy has to be dissipated in the TLE7234E. This energy can be calculated with following equations:

$$E = V_{\text{D(CL)}} \cdot \left[ \frac{V_{\text{bb}} - V_{\text{D(CL)}}}{R_{\text{L}}} \cdot \ln \left( 1 - \frac{R_{\text{L}} \cdot I_{\text{L}}}{V_{\text{bb}} - V_{\text{D(CL)}}} \right) + I_{\text{L}} \right] \cdot \frac{L}{R_{\text{L}}}$$
 Low-side (1)

$$E = (V_{\text{bb}} - V_{\text{S(CL)}}) \cdot \left[ \frac{V_{\text{S(CL)}}}{R_{\text{L}}} \cdot \ln \left( 1 - \frac{R_{\text{L}} \cdot I_{\text{L}}}{V_{\text{S(CL)}}} \right) + I_{\text{L}} \right] \cdot \frac{L}{R_{\text{L}}}$$
 High-side (2)

These equations simplify under the assumption of  $R_1 = 0$ :

$$E = \frac{1}{2}LI_{L}^{2} \cdot \left(1 - \frac{V_{bb}}{V_{bb} - V_{D(CL)}}\right)$$
 Low-side (3)

$$E = \frac{1}{2}LI_{L}^{2} \cdot \left(1 - \frac{V_{bb}}{V_{S(CL)}}\right)$$
 High-side (4)

The maximum energy, which is converted into heat, is limited by the thermal design of the component.



## 6.4 Timing Diagrams

The power transistors are switched on and off with a dedicated slope via the INX bits of the serial peripheral interface (SPI). The switching times  $t_{\text{ON}}$  and  $t_{\text{OFF}}$  are designed equally.



Figure 6 Switching a Resistive Load

In input mode, a high signal at the input pin is equivalent to a SPI ON command and a low signal to SPI OFF command respectively. Please refer to **Section 9.3** for details on SPI protocol.



### 6.5 Electrical Characteristics

Unless otherwise specified:  $V_{\rm DD}$  = 3.0 V to 5.5V,  $V_{\rm BAT}$  = 9.0 V to 16V,  $T_{\rm j}$  = -40 °C to +150 °C typical values:  $V_{\rm DD}$  = 5.0 V,  $V_{\rm BAT}$  = 13.5 V,  $T_{\rm j}$  = 25 °C

| Pos.   | Parameter                                     | Symbol                      | Li          | mit Val | ues  | Unit     | <b>Test Conditions</b>                                     |
|--------|-----------------------------------------------|-----------------------------|-------------|---------|------|----------|------------------------------------------------------------|
|        |                                               |                             | min. typ. m |         | max. |          |                                                            |
| Outpu  | ut Characteristics                            | •                           |             |         |      |          | •                                                          |
| 6.5.1  | On-State resistance                           | $R_{DS(ON)}$                |             |         |      | Ω        |                                                            |
|        | channel 0, 1, 4, 5, 6, 7                      |                             | _           |         |      |          | $I_{\rm L}$ = 220 mA                                       |
|        |                                               |                             |             | 0.9     | _    |          | <i>T</i> <sub>j</sub> = 25 °C                              |
|        |                                               |                             | _           | 1.4     | 1.9  |          | $T_{\rm j}$ = 150 °C                                       |
|        | channel 2, 3                                  |                             | _           |         |      |          | $I_{\rm L}$ = 110 mA                                       |
|        |                                               |                             |             | 1.6     | _    |          | <i>T</i> <sub>j</sub> = 25 °C                              |
|        |                                               |                             | _           | 2.6     | 3.9  |          | $T_{\rm j}$ = 150 °C                                       |
| 6.5.2  | Nominal load current                          | $I_{\mathrm{Out(nom)}}$     |             |         |      | mA       | all channels on                                            |
|        |                                               |                             |             |         |      |          | $T_{\rm a}$ = 100 °C                                       |
|        |                                               |                             |             |         |      |          | $T_{\rm j,max}$ = 150 °C based on $R_{\rm thia}$           |
|        | channel 0, 1, 4, 5, 6, 7                      |                             | 350         | 500     |      |          | 1)                                                         |
|        | channel 2, 3                                  | 4                           | 175         | 250     | _    |          | 1)                                                         |
| 6 5 2  | · · · · · · · · · · · · · · · · · · ·         | I                           | 173         | 250     | -    | ^        | V 10 E V                                                   |
| 6.5.3  | Output leakage current in sleep mode          | $I_{Out(Sleep)}$            | _           | _       | 1    | μΑ       | $V_{\rm DS}$ = 13.5 V<br>$T_{\rm i}$ = 25 °C <sup>1)</sup> |
|        |                                               |                             | _           | _       | 2    |          | $T_{\rm i} = 85  ^{\circ}{\rm C}^{-1}$                     |
|        |                                               |                             |             |         | 5    |          | $T_{\rm i} = 150  ^{\circ}{\rm C}$                         |
| 6.5.4  | Output clamping voltage                       | V                           |             |         | -16  | V        | - 100 0                                                    |
| 0.0.4  | Catput diamping voltage                       | $V_{OUT\_S(CL)}$            | 41          | _       | _    | V        | _                                                          |
| Innut  | Characteristics                               | $V_{OUT\_DS(CL)}$           | 71          |         |      | <b>V</b> |                                                            |
| 6.5.5  |                                               | $V_{IN(L)}$                 | 0           | 1_      | 0.6  | V        | _                                                          |
| 6.5.6  | '                                             |                             | 1.8         | _       | 5.5  | V        |                                                            |
| 6.5.7  | · ·                                           | $V_{IN(H)}$ $\Delta V_{IN}$ | -           | 0.1     | -    | V        | 1)                                                         |
| 6.5.8  | 1 0 7 1                                       |                             | 1.5         | 0.1     |      | μΑ       | $V_{\rm IN}$ = 0.6 V <sup>1)</sup>                         |
| 6.5.9  | H-input pull-down current through pin IN      | $I_{IN(L)}$                 | 1.5         | 40      | 80   | -        |                                                            |
|        |                                               | $I_{IN(H)}$                 | 10          | 40      | 00   | μΑ       | <i>V</i> <sub>IN</sub> = 5 V                               |
| Timin  | <del>_</del>                                  | 4                           |             |         |      |          | V - 42 5 V                                                 |
| 0.5.10 | Turn-on time $V_{\rm DS}$ = 20% $V_{\rm bat}$ | $t_{\sf ON}$                |             |         |      | μs       | $V_{\rm bb}$ = 13.5 V resistive load                       |
|        | channel 0, 1,4,5                              |                             |             |         | 100  |          |                                                            |
|        |                                               |                             | _           | _       |      | -        | $I_{\rm DS}$ = 250 mA                                      |
|        | channel 2, 3                                  |                             | _           | _       | 100  | -        | I <sub>DS</sub> = 120 mA                                   |
| 0.5.44 | channel 6,7                                   |                             | _           | _       | 100  |          | $I_{\rm DS}$ = 250 mA                                      |
| 6.5.11 |                                               | $t_{OFF}$                   |             |         |      | μs       | $V_{\rm bb}$ = 13.5 V resistive load                       |
|        | $V_{\rm DS} = 80\% \ V_{\rm bb}$              |                             |             |         | 100  |          |                                                            |
|        | channel 0, 1, 4, 5                            |                             | _           | _       | 100  | -        | $I_{\rm DS}$ = 250 mA                                      |
|        | channel 2, 3 (HS)                             |                             | _           | _       | 100  | -        | $I_{\rm DS}$ = 120 mA                                      |
|        | channel 6, 7 (LS)                             |                             |             | -       | 100  |          | $I_{\rm DS}$ = 250 mA                                      |

<sup>1)</sup> Not subject to production test, specified by design.



## 6.6 Command Description

### **Input Configuration Registers**

| ICR01 | 000 <sub>B</sub> |    |            |
|-------|------------------|----|------------|
| 3     | 2                | 1  | 0          |
|       | INX1             | IN | KO         |
|       | rw               | rv | V          |
| ICR23 | 001 <sub>B</sub> |    |            |
| 3     | 2                | 1  | 0          |
|       | INX3             | IN | <b>(</b> 2 |
|       | rw               | rv | V          |
| ICR45 | 010 <sub>B</sub> |    |            |
| 3     | 2                | 1  | 0          |
|       | INX5             | IN | <b>K</b> 4 |
|       | rw               | rv | V          |
| ICR67 | 011 <sub>B</sub> |    |            |
| 3     | 2                | 1  | 0          |
|       | INX7             | IN | <b>K</b> 6 |
|       | rw               | rv | V          |

| Field      | Bits         | Туре | Description                               |
|------------|--------------|------|-------------------------------------------|
| INXn       | [3:2], [1:0] | rw   | Input Multiplexer Configuration Channel n |
| n = 7 to 0 |              |      | <b>00</b> Channel n is switched off       |
|            |              |      | 01 Channel n is switched by input 1       |
|            |              |      | 10 Channel n is switched by input 2 or 3  |
|            |              |      | 11 Channel n is switched on               |



**Protection Functions** 

#### 7 Protection Functions

The device provides embedded protective functions. Integrated protection functions are designed to prevent IC destruction under fault conditions described in this data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

#### 7.1 Over Load Protection

The TLE7234E is protected in case of over load or short circuit of the load. After time  $t_{\text{OFF}(\text{OVL})}$ , the over loaded channel n switches off and the according diagnosis flag Dn is set. The channel can be switched on after clearing the protection latch by command CMD.CPL = 1. The CPL command clears itself with the next valid SPI communication frame. Please refer to Figure 7 for details.



Figure 7 Shut Down at Over Load

### 7.2 Over Temperature Protection

A temperature sensor for each channel causes an overheated channel to switch off to prevent destruction. The according diagnosis flag is set. This flag is also set in OFF state, if the regarding channel temperature is too high. The channel can be only switched on after clearing the protection latch by SPI command CMD. CPL = 1. The CPL command clears itself with the next valid SPI communication frame. Please refer to "Diagnostic Features" on Page 22 for information on diagnosis features.

#### 7.3 ESD protection

There is a designed in protection against ESD disturbances up to the specified limit by using the defined model. Please see electrical characteristics "ESD susceptibility on all pins" on Page 11

#### 7.4 Reverse Polarity Protection

There is a reverse polarity protection implemented in the TLE7234E. This protection has to be divided into two parts. First the protection of the control circuits and second in the protection of the power transistors.

The control circuits are reverse polarity protected by protective measures in the ground connection. In case of reverse polarity, there is no current flow through the control circuits. The digital pins need serial resistors if the connected input stages are not floating to ground.

The power transistors contain intrinsic body diodes that cause power dissipation. The reverse current through these intrinsic body diodes has to be limited by the connected loads. The over temperature and over load protection are not active during reverse polarity.

### 7.5 Loss of $V_{\rm bh}$

In case of loss of  $V_{\rm bb}$  connection in on-state, all inductances of the loads have to be demagnetized through the ground connection or through an additional path from  $V_{\rm bb}$  to ground. Then for example, a diode (see D2 in Figure 14 "Application Diagram" on Page 34) can be placed.



**Protection Functions** 

#### 7.6 **Electrical Characteristics**

Unless otherwise specified:

 $V_{\rm DD}$  = 3.0 V to 5.5V,  $V_{\rm BAT}$  = 9.0 V to 16V,  $T_{\rm j}$  = -40 °C to +150 °C typical values:  $V_{\rm DD}$  = 5.0 V,  $V_{\rm BAT}$  = 13.5 V,  $T_{\rm j}$  = 25 °C

| Pos.  | Parameter                                          | Symbol                           | L    | imit Val          | ues  | Unit | <b>Test Conditions</b> |
|-------|----------------------------------------------------|----------------------------------|------|-------------------|------|------|------------------------|
|       |                                                    |                                  | min. | typ.              | max. |      |                        |
| Over  | Load Protection                                    | 1                                |      |                   |      | •    |                        |
| 7.6.1 | Over load detection current at channel 0,1,4,5,6,7 | $I_{\mathrm{Out}(\mathrm{OVL})}$ | 0.5  |                   | 1.0  | Α    |                        |
| 7.6.2 | Over load detection current at channel 2,3         | $I_{\mathrm{Out}(\mathrm{OVL})}$ | 0.22 |                   | 0.5  | Α    |                        |
| 7.6.3 | Over load shut-down delay time                     | $t_{OFF(OVL)}$                   |      |                   | 60   | μs   |                        |
| Over  | Temperature Protection                             |                                  |      |                   |      |      |                        |
| 7.6.4 | Thermal shut down temperature                      | $T_{i(SC)}$                      | 150  | 170 <sup>1)</sup> |      | °C   |                        |

<sup>1)</sup> Not subject to production test, specified by design

**Data Sheet** 21 Rev. 1.0, 2008-10-30



## 8 Diagnostic Features

The SPI of TLE7234E provides diagnosis information about the device and about the load. The diagnosis information of the protective functions of channel n is latched in the diagnosis flags  $\mathtt{D} n$ . It is cleared by the SPI command  $\mathtt{CMD}.\mathtt{CPL}$  = 1. The CPL command clears itself with the next valid SPI communication frame.

The open load diagnosis of channel n is latched in the diagnosis flag  $\mathtt{OL}n$ . This flag is cleared by reading the according diagnosis register.

Following table shows possible failure modes and the according protective and diagnostic action.

| Failure Mode                 | Comment                                                                                                                                                                                                                                                                |
|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Open Load                    | Diagnosis, when channel n is switched on: none Diagnosis, when channel n is switched off: according to voltage level at the output pin, flag $OLn$ is set after time $t_{d(OL)}$ . A diagnosis current can be enabled by SPI command $DCCR.DCENn = 1$ .                |
| Over Temperature             | When over temperature occurs, the according diagnosis flag $\mathtt{Dn}$ is set. If the affected channel $\mathtt{n}$ was active it is switched off. The diagnosis flags are latched until they have been cleared by SPI command $\mathtt{CMD.CPL} = 1$ .              |
| Over Load<br>(Short Circuit) | When over load is detected at channel $n$ , the affected channel is switched off after time $t_{OFF(OVL)}$ and the dedicated diagnosis flag $\mathtt{D}n$ is set. The diagnosis flags are latched until they have been cleared by SPI command $\mathtt{CMD.CPL} = 1$ . |



#### 8.1 **Electrical Characteristics**

Unless otherwise specified:

 $V_{\rm DD}$  = 3.0 V to 5.5V,  $V_{\rm BAT}$  = 9.0 V to 16V,  $T_{\rm j}$  = -40 °C to +150 °C typical values:  $V_{\rm BAT}$  = 13.5 V,  $V_{\rm DD}$  = 5.0 V,  $T_{\rm j}$  = 25 °C

| Pos.   | Parameter                                                                   | Symbol                | Li   | mit Val | ues  | Uni | Test Conditions                            |  |
|--------|-----------------------------------------------------------------------------|-----------------------|------|---------|------|-----|--------------------------------------------|--|
|        |                                                                             |                       | min. | typ.    | max. | t   |                                            |  |
| OFF S  | tate Diagnosis                                                              |                       |      |         |      |     |                                            |  |
| 8.1.1  | Open load diagnosis delay time                                              | $t_{\sf d(OL)}$       | 100  | _       | 250  | μs  | -                                          |  |
| High S | ide Channels 0,1,2,3                                                        |                       |      |         |      |     |                                            |  |
| 8.1.2  | Open load detection threshold voltage for Channel 0,1,2,3                   | $V_{D(OL03)}$         | 2.3  | _       | 3.9  | V   | 1)                                         |  |
| 8.1.3  | Output diagnosis current channel 0,1,2,3                                    | $I_{L(DC03)}$         | 50   | _       | 300  | μΑ  | measured at $V_{\mathrm{D(OL)}}$ threshold |  |
| Config | urable Channels 4,5                                                         |                       | •    |         |      | •   |                                            |  |
| 8.1.4  | Open load detection threshold voltage for Channel 4,5 in all configurations | $V_{D(OL4,5)}$        | 1    | _       | 2.2  | V   | 1)                                         |  |
| 8.1.5  | Output diagnosis current channel 4,5 in high side configuration             | $I_{L(DCHS)}$         | 80   | _       | 300  | μΑ  | measured at $V_{\mathrm{D(OL)}}$ threshold |  |
| 8.1.6  | Output diagnosis current channel 4,5 in low side configuration              | $I_{L(DCLS)}$         | 20   | _       | 100  | μΑ  | measured at $V_{\mathrm{D(OL)}}$ threshold |  |
| Low si | de Channels 6,7                                                             | II.                   |      | Į.      | 1    |     |                                            |  |
| 8.1.7  | Open load detection threshold voltage for Channel 6,7                       | $V_{D(OL6,7)}$        |      | _       | 2.2  | V   | 1)                                         |  |
| 8.1.8  | Output diagnosis current channel 6,7                                        | $I_{L(DC6,7)}$        | 50   | _       | 100  | μΑ  | measured at VOL threshold                  |  |
| ON Sta | ate Diagnosis (see also Protection in Ch                                    | apter 7)              |      |         |      |     |                                            |  |
| 8.1.9  | Over load detection current at channel 0,1,4,5,6,7                          | $I_{L(OVL)}$          | 0.5  | _       | 1.0  | A   | _                                          |  |
| 8.1.10 | Over load detection current at channel 2,3                                  | $I_{L(OVL)}$          | 0.22 | -       | 0.5  | A   | _                                          |  |
| 8.1.11 | Over load detection delay time at channel 0,1,4,5,6,7                       | t <sub>OFF(OVL)</sub> | _    | _       | 60   | μs  | _                                          |  |

<sup>1)</sup> Open load detection voltages are referenced to ground



## 8.2 Command Description

**Diagnosis Registers** (read only, register bank RB = 1)

| DR01 | 00 | ) <sub>B</sub> |    |
|------|----|----------------|----|
| 3    | 2  | 1              | 0  |
| OL1  | D1 | OL0            | D0 |
| r    | r  | r              | r  |
| DR23 | 01 | I <sub>B</sub> |    |
| 3    | 2  | 1              | 0  |
| OL3  | D3 | OL2            | D2 |
| r    | r  | r              | r  |
| DR45 | 10 | ) <sub>B</sub> |    |
| 3    | 2  | 1              | 0  |
| OL5  | D5 | OL4            | D4 |
| r    | r  | r              | r  |
| DR67 | 1  | I <sub>B</sub> |    |
| 3    | 2  | 1              | 0  |
| OL7  | D7 | OL6            | D6 |
| r    | r  | r              | r  |

| Field        | Bits | Type | Description                                         |
|--------------|------|------|-----------------------------------------------------|
| Dn           | 2, 0 | r    | Diagnostic Feedback of Channel n                    |
| n = 7  to  0 |      |      | 0 normal operation                                  |
|              |      |      | 1 over load or over temperature switch off occurred |
| OLn          | 3, 1 | r    | Open Load Detection of Channel n                    |
| n = 7  to  0 |      |      | 0 normal operation                                  |
|              |      |      | 1 Open load at OFF-state occurred                   |

CMD

Command Register

110<sub>B</sub>

| 3    | 2   | 1   | U   |
|------|-----|-----|-----|
| Wake | STB | RST | CPL |
| r/w  | r/w | r/w | r/w |

| Field | Bits | Туре | Description                                 |
|-------|------|------|---------------------------------------------|
| CPL   | 0    | r/w  | please refer to Section 7 for description   |
| RST   | 1    | r/w  | please refer to Section 5.1 for description |
| STB   | 2    | r/w  | please refer to Section 5 for description   |
| Wake  | 3    | r/w  | please refer to Section 5 for description   |



## **Diagnosis Current Configuration Register**

| DCCR0      |        |      | 10                          |                      |       |
|------------|--------|------|-----------------------------|----------------------|-------|
|            | 3      |      | 2                           | 1                    | 0     |
| DCEN3      |        |      | DCEN2                       | DCEN1                | DCEN0 |
| r/w        |        |      | r/w                         | r/w                  | r/w   |
| DCCR1      |        |      | 10                          | 1 <sub>B</sub>       |       |
|            | 3      |      | 2                           | 1                    | 0     |
| DC         | EN7    |      | DCEN6                       | DCEN5                | DCEN5 |
| r          | /w     |      | r/w                         | r/w                  | r/w   |
| Field      | Bits   | Туре | Description                 |                      |       |
| DCENn      | 3 to 0 | r/w  | Diagnosis Curr              | ent Enable Channel n |       |
| n = 7 to 0 |        |      |                             | current disabled     |       |
|            |        |      | 1 Diagnosis current enabled |                      |       |



### 9 Serial Peripheral Interface (SPI)

The diagnosis and control interface is based on a serial peripheral interface (SPI).

The SPI is a full duplex synchronous serial slave interface, which uses four lines: SO, SI, SCLK and CS. Data is transferred by the lines SI and SO at the data rate given by SCLK. The falling edge of  $\overline{CS}$  indicates the beginning of a data access. Data is sampled in on line SI at the falling edge of  $\overline{SCLK}$  and shifted out on line SO at the rising edge of SCLK. Each access must be terminated by a rising edge of  $\overline{CS}$ . A modulo 8 counter ensures that data is taken only, when a multiple of 8 bit has been transferred. The interface provides daisy chain capability.



Figure 8 Serial Peripheral Interface

The SPI protocol is described in Section 9.3. It is reset to the default values after reset.

#### 9.1 SPI Signal Description

 $\overline{\text{CS}}$  - Chip Select: The system micro controller selects the TLE7234E by means of the  $\overline{\text{CS}}$  pin. Whenever the pin is in low state, data transfer can take place. When  $\overline{\text{CS}}$  is in high state, any signals at the SCLK and SI pins are ignored and SO is forced into a high impedance state.

#### CS High to Low transition:

- · The diagnosis information is transferred into the shift register.
- SO changes from high impedance state to high or low state depending on the logic OR combination between the transmission error flag (TER) and the signal level at pin SI. As a result, even in daisy chain configuration, a high signal indicates a faulty transmission. For details, please refer to **Figure 9**. This information stays available to the first rising edge of SCLK.



Figure 9 Transmission Error Flag on SO Line



#### CS Low to High transition:

- Command decoding is only done, when after the falling edge of CS exactly a multiple (1, 2, 3, ...) of eight SCLK signals have been detected. In case of faulty transmission, the transmission error flag (TER) is set and the command is ignored.
- Data from shift register is transferred into the input matrix register.

**SCLK - Serial Clock**: This input pin clocks the internal shift register. The serial input (SI) transfers data into the shift register on the falling edge of SCLK while the serial output (SO) shifts diagnostic information out on the rising edge of the serial clock. It is essential that the SCLK pin is in low state whenever chip select  $\overline{CS}$  makes any transition.

**SI - Serial Input:** Serial input data bits are shifted in at this pin, the most significant bit first. SI information is read on the falling edge of SCLK. The 8 bit input data consist of two parts (control and data). Please refer to **Section 9.3** for further information.

**SO Serial Output:** Data is shifted out serially at this pin, the most significant bit first. SO is in high impedance state until the  $\overline{\text{CS}}$  pin goes to low state. New data will appear at the SO pin following the rising edge of SCLK. Please refer to **Section 9.3** for further information.

### 9.2 Daisy Chain Capability

The SPI of TLE7234E provides daisy chain capability. In this configuration several devices are activated by the same  $\overline{\text{CS}}$  signal  $\overline{\text{MCS}}$ . The SI line of one device is connected with the SO line of another device (see **Figure 10**), which builds a chain. The ends of the chain are connected with the output and input of the master device, MO and MI respectively. The master device provides the master clock MCLK, which is connected to the SCLK line of each device in the chain.



Figure 10 Daisy Chain Configuration

In the SPI block of each device, there is one shift register where one bit from SI line is shifted in each SCLK. The bit shifted out can be seen at SO. After 8 SCLK cycles, the data transfer for one device has been finished. In single chip configuration, the  $\overline{\text{CS}}$  line must go high to make the device accept the transferred data. In daisy chain configuration the data shifted out at device #1 has been shifted in to device #2. When using three devices in daisy chain, three times 8 bits have to be shifted through the devices. After that, the  $\overline{\text{MCS}}$  line must go high (see Figure 11).





Figure 11 Data Transfer in Daisy Chain Configuration

#### 9.3 SPI Protocol

The control and diagnosis function of the TLE7234E is based on two register banks which are accessed via following SPI protocol. The control register bank contains eight registers (with 4 bit each) addressed by a 3 bit pointer. The diagnosis register bank contains four registers (with 4 bit each) addressed by a 2 bit pointer. An additional indication bit is available to differentiate between standard diagnosis information and data read from a register bank.

#### **Control and Diagnosis Mode**

|        | CS <sup>1)</sup>             | 7       | 6              | 5       | 4         | 3        | 2   | 1   | 0   |  |
|--------|------------------------------|---------|----------------|---------|-----------|----------|-----|-----|-----|--|
|        | Write Register Command       |         |                |         |           |          |     |     |     |  |
| SI     |                              | 1       |                | ADDR    |           |          | DA  | ·ΤΑ |     |  |
|        | Read Register Command        |         |                |         |           |          |     |     |     |  |
| SI     |                              | 0       |                | ADDR    |           |          | Х   | 0   | RB  |  |
|        | Read Standard Diagnosis      |         |                |         |           |          |     |     |     |  |
| SI     |                              | 0       | Х              | x x x   |           |          | Х   | 1   | х   |  |
|        | Standard Di                  | agnosis |                |         |           | <u> </u> |     |     |     |  |
| S<br>O | TER                          | 0       | 0              | AWK     | 0         | D67      | D45 | D23 | D01 |  |
| •      | Second Frame of Read Command |         |                |         |           |          |     |     |     |  |
| S<br>O | TER                          | 0       | 1              | ADDR (D | iagnosis) |          | DA  | λTA |     |  |
| S<br>O | TER                          | 1       | ADDR (Control) |         |           |          | DA  | λTA |     |  |

<sup>1)</sup> This bit is valid between  $\overline{\text{CS}}$  hi -> lo and first SCLK lo -> hi transition.

Note: Reading a register needs two SPI frames. In the first frame the RD command is sent. In the second frame, the output at SPI signal SO will contain the requested information. Any command can be executed in the second frame.



| Field | Bits | Туре | Description                                                       |
|-------|------|------|-------------------------------------------------------------------|
| TER   |      |      | Transmission Error                                                |
|       |      |      | O Previous transmission was successful (modulo 8 clocks received) |
|       |      |      | 1 Previous transmission failed or first transmission after reset  |
| RB    | 0    |      | Register Bank                                                     |
|       |      |      | 0 CONTR Control Register Bank                                     |
|       |      |      | 1 DIAG Diagnosis Register Bank (read only)                        |
| ADDR  | 6:4  |      | Address                                                           |
|       |      |      | Pointer to register for read and write command                    |
| DATA  | 3:0  |      | Data                                                              |
|       |      |      | Data written to or read from register selected by address ADDR    |

### **Standard Diagnosis:**

| Field | Bits       | Туре | Description                           |
|-------|------------|------|---------------------------------------|
| AWK   | 5          |      | Awake, Device active                  |
| Dxy   | 3, 2, 1, 0 |      | Failure mode alert of channel x and y |

### 9.4 Register Overview

### **Control Register Bank**

| Name   | Addr             | 3     | 2     | 1                     | 0 | default <sup>1)</sup> | type |
|--------|------------------|-------|-------|-----------------------|---|-----------------------|------|
| ICR01  | 000 <sub>B</sub> | INX1  |       | INX0                  |   | 0 <sub>H</sub>        | r/w  |
| ICR23  | 001 <sub>B</sub> | INX3  |       | INX2                  |   | 0 <sub>H</sub>        | r/w  |
| ICR45  | 010 <sub>B</sub> | IN    | X5    | INX4                  |   | 0 <sub>H</sub>        | r/w  |
| ICR67  | 011 <sub>B</sub> | IN    | X7    | INX6                  |   | 0 <sub>H</sub>        | r/w  |
| DCCR0  | 100 <sub>B</sub> | DCEN3 | DCEN2 | DCEN1 DCEN0           |   | 0 <sub>H</sub>        | r/w  |
| DCCR1  | 101 <sub>B</sub> | DCEN7 | DCEN6 | DCEN5 DCEN4           |   | 0 <sub>H</sub>        | r/w  |
| CMD    | 110 <sub>B</sub> | WAKE  | STB   | RST CPL <sup>2)</sup> |   | 0 <sub>H</sub>        | W    |
| unused | 111 <sub>B</sub> | _     | _     | _                     | _ | 0 <sub>H</sub>        | _    |

<sup>1)</sup> The default values are set after  $V_{
m bb}$  power-on, STB-command and RST-command

All command bits are cleared at the end of transmission, respectively after execution

<sup>2)</sup> CPL bit needs a valid next SPI communication frame to be cleared



### Diagnosis Register Bank (read only)

| Name | Addr             | 3   | 2  | 1   | 0  |
|------|------------------|-----|----|-----|----|
| DR01 | 000 <sub>B</sub> | OL1 | D1 | OL0 | D0 |
| DR23 | 001 <sub>B</sub> | OL3 | D3 | OL2 | D2 |
| DR45 | 010 <sub>B</sub> | OL5 | D5 | OL4 | D4 |
| DR67 | 011 <sub>B</sub> | OL7 | D7 | OL6 | D6 |

## 9.5 Timing Diagrams



Figure 12 Timing Diagram



#### 9.6 **Electrical Characteristics**

Unless otherwise specified:  $V_{\rm DD}$  = 3.0 V to 5.5V,  $V_{\rm BAT}$  = 9.0 V to 16V,  $T_{\rm j}$  = -40 °C to +150 °C typical values:  $V_{\rm DD}$  = 5.0 V,  $V_{\rm BAT}$  = 13.5 V,  $T_{\rm j}$  = 25 °C

| Pos.                                 | Parameter                                                                              | Symbol                                                           | Limit Values            |      |                     | Unit | Test Conditions                                                                 |  |
|--------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------|-------------------------|------|---------------------|------|---------------------------------------------------------------------------------|--|
|                                      |                                                                                        |                                                                  | min.                    | typ. | max.                |      |                                                                                 |  |
| Input Characteristics (CS, SCLK, SI) |                                                                                        |                                                                  |                         |      |                     |      |                                                                                 |  |
| 9.6.1                                | L level of pin CS SCLK SI                                                              | $V_{\mathrm{CS(L)}} \ V_{\mathrm{SCLK(L)}} \ V_{\mathrm{SI(L)}}$ | 0                       | _    | 0.2*V <sub>DD</sub> | V    | _                                                                               |  |
| 9.6.2                                | H level of pin CS SCLK SI                                                              | $V_{\mathrm{CS(H)}}$ $V_{\mathrm{SCLK(H)}}$ $V_{\mathrm{SI(H)}}$ | 0.5*V <sub>DD</sub>     | _    | $V_{DD}$            | V    | _                                                                               |  |
| 9.6.3                                | L-input pull-up current through CS                                                     | $I_{\mathrm{CS(L)}}$                                             | 5                       | 40   | 90                  | μΑ   | $V_{\rm CS}$ = 0 V $V_{\rm DD}$ = 5 V                                           |  |
| 9.6.4                                | H-input pull-up current through CS                                                     | $I_{\mathrm{CS(H)}}$                                             | 2.5                     | -    | -                   | μΑ   | $V_{\rm DD} = 5 \text{ V}$ $V_{\rm CS} = 0.5^* V_{\rm DD}$                      |  |
| 9.6.5                                | L-input pull-down current through pin SCLK SI                                          | $I_{\text{SCLK(L)}}$ $I_{\text{SI(L)}}$                          | 1.5                     | -    | -                   | μΑ   | $V_{DD} = 5 V$ $V_{SCLK} = V_{SI} = 0.2*V_{DD}$                                 |  |
| 9.6.6                                | H-input pull-down current through pin SCLK                                             | $I_{\rm SCLK(H)} \\ I_{\rm SI(H)}$                               | 10                      | 40   | 80                  | μΑ   | $V_{\text{DD}} = 5 \text{ V}$ $V_{\text{SCLK}} = V_{\text{SI}} = V_{\text{DD}}$ |  |
| Outpu                                | ut Characteristics (SO)                                                                | ı                                                                |                         |      | "                   |      |                                                                                 |  |
| 9.6.7                                | L level output voltage                                                                 | $V_{\mathrm{SO(L)}}$                                             | 0                       | _    | 0.4                 | V    | $I_{\rm SO}$ = +2 mA                                                            |  |
| 9.6.8                                | H level output voltage                                                                 | $V_{\rm SO(H)}$                                                  | V <sub>DD</sub> - 0.4 V | _    | $V_{DD}$            |      | $I_{\mathrm{SO}}$ = -1.5 mA                                                     |  |
| 9.6.9                                | Output tristate leakage current                                                        | $I_{\rm SO(OFF)}$                                                | -10                     | _    | 10                  | μΑ   | $V_{\rm CS} = V_{\rm DD}$                                                       |  |
| Timings                              |                                                                                        |                                                                  |                         |      |                     |      |                                                                                 |  |
| 9.6.10                               | Serial clock frequency                                                                 | $f_{ m SCLK}$                                                    | 0                       | -    | 5                   | MHz  | _                                                                               |  |
| 9.6.11                               | Serial clock period                                                                    | $t_{\rm SCLK(P)}$                                                | 200                     | -    | _                   | ns   | _                                                                               |  |
| 9.6.12                               | Serial clock high time                                                                 | $t_{\rm SCLK(H)}$                                                | 50                      | _    | _                   | ns   | 1)                                                                              |  |
| 9.6.13                               | Serial clock low time                                                                  | $t_{\rm SCLK(L)}$                                                | 50                      | _    | _                   | ns   | 1)                                                                              |  |
| 9.6.14                               | Enable lead time (falling $\overline{\text{CS}}$ to rising SCLK)                       | $t_{\rm CS(lead)}$                                               | 250                     | _    | _                   | ns   | 1)                                                                              |  |
| 9.6.15                               | Enable lag time (falling SCLK to rising CS)                                            | $t_{\mathrm{CS(lag)}}$                                           | 250                     | _    | -                   | ns   | 1)                                                                              |  |
| 9.6.16                               | Transfer delay time (rising $\overline{\text{CS}}$ to falling $\overline{\text{CS}}$ ) | $t_{\mathrm{CS(td)}}$                                            | 250                     | _    | _                   | ns   | 1)                                                                              |  |
| 9.6.17                               | Data setup time (required time SI to falling SCLK)                                     | $t_{\rm SI(su)}$                                                 | 20                      | _    | _                   | ns   | 1)                                                                              |  |
| 9.6.18                               | Data hold time (falling SCLK to SI)                                                    | $t_{\rm SI(h)}$                                                  | 20                      | -    | _                   | ns   | 1)                                                                              |  |



Unless otherwise specified:  $V_{\rm DD}$  = 3.0 V to 5.5V,  $V_{\rm BAT}$  = 9.0 V to 16V,  $T_{\rm j}$  = -40 °C to +150 °C typical values:  $V_{\rm DD}$  = 5.0 V,  $V_{\rm BAT}$  = 13.5 V,  $T_{\rm j}$  = 25 °C

| Pos.   | Parameter                                                           | Symbol              | Limit Values |      |      | Unit | Test Conditions                   |
|--------|---------------------------------------------------------------------|---------------------|--------------|------|------|------|-----------------------------------|
|        |                                                                     |                     | min.         | typ. | max. |      |                                   |
| 9.6.19 | Output enable time (falling $\overline{\text{CS}}$ to SO valid)     | t <sub>SO(en)</sub> | _            | _    | 200  | ns   | $C_{\rm L}$ = 20 pF <sup>1)</sup> |
| 9.6.20 | Output disable time (rising $\overline{\text{CS}}$ to SO tri-state) | $t_{\rm SO(dis)}$   | _            | _    | 200  | ns   | $C_{\rm L}$ = 20 pF <sup>1)</sup> |
| 9.6.21 | Output data valid time with capacitive load                         | $t_{\rm SO(v)}$     | _            | _    | 100  | ns   | $C_{\rm L}$ = 20 pF <sup>1)</sup> |

<sup>1)</sup> Not subject to production test, specified by design.

**Data Sheet** 32 Rev. 1.0, 2008-10-30

**Package Outlines** 

## 10 Package Outlines



Figure 13 PG-SSOP-24-4 (Plastic Green Slim Small Outline Package)

#### **Green Product (RoHS compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

**Application Information** 

## 11 Application Information

Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device.

Figure 14 shows a simplified application circuit. Vdd need to be externally reverse polarity protected.



Figure 14 Application Diagram

Note: This is a very simplified example of an application circuit. The function must be verified in the real application.

The circuit above shows a example of using this device in a automotive target application.

D1,C1 are used for blocking negative disturbances from Battery supply.

D2 is optional for loss of battery if no other circuit on this battery feed can limit the voltage to the negative max. rating of the device (-16 V).

D3 is limiting the battery voltage below the maximum rated positive voltage of the VBB pin (40 V).

C2 is for EMC and to stabilize the digital driver, recommended value is 47nF.

There are no resistors to the  $\mu$ C needed due to the internal reverse polarity protection.

For further information you may contact http://www.infineon.com/



**Revision History** 

## 12 Revision History

| Revision | Date       | Changes            |
|----------|------------|--------------------|
| Rev. 1.0 | 2008-10-30 | released Datasheet |

Edition 2008-10-30

Published by Infineon Technologies AG 81726 Munich, Germany © 2008 Infineon Technologies AG All Rights Reserved.

#### **Legal Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### **Warnings**

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.