# RENESAS

# **CLOCK SYNCHRONIZER AND MULTIPLIER**

# IDT9170B

### **Description**

The IDT9170B generates an output clock which is synchronized to a given continuous input clock with zero delay (±1ns at 5 V VDD). Using IDT's proprietary phase-locked loop (PLL) analog CMOS technology, the IDT9170B is useful for regenerating clocks in high speed systems where skew is a major concern. By the use of the two select pins, multiples or divisions of the input clock can be generated with zero delay (see Tables 2 and 3). The standard versions produce two outputs, where CLK2 is always a divide by two version of CLK1.

The IDT9170B is also useful to recover poor duty cycle clocks. A 50 MHz signal with a 20/80% duty cycle, for example, can be regenerated to the 48/52% typical of the part.

The IDT9170B allows the user to control the PLL feedback, making it possible, with an additional 74F240 octal buffer (or other such device that offers controlled skew outputs), to synchronize up to 8 output clocks with zero delay compared to the input (see Figure 1). Application notes for the IDT9170B are available. Please consult IDT.

### **Features**

- On-chip Phase-Locked Loop for clocks synchronization.
- Synchronizes frequencies up to 107 MHz (output) @ 5.0 V
- ±1ns skew (max) between input & output clocks @ 5.0 V
- · Can recover poor duty cycle clocks
- CLK1 to CLK2 skew controlled to within ±1ns @ 5.0 V
- 3.0 5.5 V supply range
- Low power CMOS technology
- Small 8-pin DIP or SOIC package
- On chip loop filter
- **IDT9170B-01** for output clocks 20-107 MHz @ 5.0 V, 20 66.7 MHz @ 3.3 V
- **IDT9170B-02** for output clocks 5-26.75 MHz @ 5.0 V, 5 16.7 MHz @ 3.3 V

### **Block Diagram**





### **Pin Assignment**



### **Pin Descriptions**

| Pin<br>Number | Pin<br>Name | Pin<br>Type | Pin Description                             |
|---------------|-------------|-------------|---------------------------------------------|
| 1             | FBIN        | Input       | Feedback input.                             |
| 2             | IN          | Input       | Input for reference clock.                  |
| 3             | GND         | Power       | Connect to ground.                          |
| 4             | FS0         | Input       | Frequency select 0.                         |
| 5             | FS1         | Input       | Frequency select 1.                         |
| 6             | CLK1        | Output      | Clock output 1. See tables 1, 2 for values. |
| 7             | VDD         | Power       | Power supply.                               |
| 8             | CLK2        | Output      | Clock output 2. See tables 1, 2 for values. |

### Using the IDT9170B

The IDT9170B has the following characteristics:

1. Rising edges at IN and FBIN are lined up. Falling edges are not synchronized.

2. The relationship between the frequencies at FBIN and IN with CLK1 feedback is shown in Table 1 below.

### Functionality (Table 1)

| FS1 | FS0 | f <sub>FBIN</sub> (-01, -02) |
|-----|-----|------------------------------|
| 0   | 0   | 2 * f <sub>IN</sub>          |
| 0   | 1   | 4 * f <sub>IN</sub>          |
| 1   | 0   | f <sub>IN</sub>              |
| 1   | 1   | 8 * f <sub>IN</sub>          |

3. The frequency of CLK2 is half the CLK1 frequency.

#### 4. The CLK1 frequency ranges are:

|             |                        | VDD=5 V    | VDD=3.3 V |
|-------------|------------------------|------------|-----------|
| IDT9170B-01 | 20 < f <sub>CLK1</sub> | <107 MHz   | <66.7     |
| IDT9170B-02 | 5 < f <sub>CLK1</sub>  | <26.75 MHz | <16.7     |

#### **Eliminate High Speed Clock Routing Problems**

The IDT9170B makes it possible to route lower speed clocks over long distances on the PC board and to place an IDT9170B next to the device requiring a higher speed clock. The multiplied output can then be used to produce a phase locked, higher speed output clock.

#### **Compensate for Propagation Delays**

Including an IDT9170B in a timing loop allows the use of PALs, gate arrays, etc., with loose timing specifications. The IDT9170B compensates for the delay through the PAL and synchronizes the output to the input reference clock.

#### **Operating Frequency Range**

The IDT9170B is offered in versions optimized for operation in two frequency ranges. The -01 covers high frequencies, 20 to 100 MHz.\* The -02 operates from 5 to 25 MHz.\* The IDT9170B can be supplied with custom multiplication factors and operating ranges. Consult IDT for details.

#### 3.3 V VDD Operation

The IDT9170B does operate at both 5.0 V and 3.3 V system conditions. Please note the Electrical Characteristic specifications at 3.3 V include a limited output frequency (66.6 MHz max.) and a wider skew of FBIN to CLK1. For 3.3 V $\pm$ 5% (3.15 V min.), this skew is -5.0 to 0 ns. At 3.3 V $\pm$ 10% (3.0 V min.), the skew is widened to -8 ns to 0 ns and should be accounted for in system design.

\*At 3.3 V, the maximum CLK1 frequency is 66.7 MHz for - 01 4 and 16.7 MHz for -02.

#### Figure 1: Application of Multiple Outputs



#### Using CLK2 Feedback

Connecting CLK2 to FBIN as shown in Figure 2 will cause all of the rising edges to be aligned (Figure 4).

Figure 2



For CLK2 frequencies 10 - 53.5 MHz\* (-01) For CLK2 frequencies 2.5 - 13.37 MHz (-02) \*Maximum 33.3 MHz@3.3 V (-01), 8.33 MHz@3.3 V (-02)

#### Table 2

Functionality Table for IDT9170B-01, -02 with CLK2 Feedback

| FS1 | FS0 | CLK1  | CLK2 |
|-----|-----|-------|------|
| 0   | 0   | INx4  | INx2 |
| 0   | 1   | INx8  | INx4 |
| 1   | 0   | INx2  | IN   |
| 1   | 1   | INx16 | INx8 |

#### Figure 4

Input and Output Clock Waveforms with CLK2 Connected to FBIN



#### Using CLK1 Feedback

With CLK1 connected to FBIN as shown in Figure 3, the input and CLK1 output will be aligned on the rising edge, but CLK2 can be either rising or falling (Figure 5). Consult IDT if the CLK1 frequency is desired to be higher than 107 MHz.

#### Figure 3



For CLK1 frequencies 20 - 107 MHz<sup>+</sup>(-01) For CLK1 frequencies 5 - 26.75 MHz (-02) †Maximum 66.7 MHz@3.3 V (-01), 16.7 MHz@3.3 V (-02)

#### Table 3

#### Functionality Table for IDT9170B-01, -02 with CLK2 Feedback

| FS1 | FS0 | CLK1 | CLK2 |
|-----|-----|------|------|
| 0   | 0   | INx2 | IN   |
| 0   | 1   | INx4 | INx2 |
| 1   | 0   | IN   | IN/2 |
| 1   | 1   | INx8 | INx4 |

#### Figure 5

Input and Output Clock Waveforms with CLK1 Connected to FBIN



### Absolute Maximum Ratings

Stresses above the ratings listed below can cause permanent damage to the IDT9170B. These ratings, which are standard values for IDT commercially rated parts, are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the recommended operating temperature range.

| Parameter                     | Condition         | Min. | Тур. | Max.    | Units |
|-------------------------------|-------------------|------|------|---------|-------|
| Supply Voltage, VDD           | referenced to GND |      |      | 7       | V     |
| Ambient Operating Temperature | under bias        | 0    |      | +70     | °C    |
| Voltage I/O Pins              | referenced to GND | -0.5 |      | VDD+0.5 | V     |
| Storage Temperature           |                   | -65  |      | 150     | °C    |
| Soldering Temperature         |                   |      |      | 260     | °C    |
| Power Dissipation             |                   |      |      | 0.5     | W     |

### **DC Electrical Characteristics at 5 V**

| Unless stated otherwise, | $VDD = 5 V \pm 5\%$ . | Ambient Temp | perature 0 to +70°C |
|--------------------------|-----------------------|--------------|---------------------|
|                          |                       |              |                     |

| Parameter                | Symbol           | Conditions              | Min.    | Тур. | Max. | Units |
|--------------------------|------------------|-------------------------|---------|------|------|-------|
| Operating Supply Current | IDD1             | No load, 107 MHz (-01)  |         | 30   | 50   | mA    |
| Operating Supply Current | IDD2             | No load, 26.5 MHz (-02) |         | 13   | 20   | mA    |
| Input High Voltage       | V <sub>IH</sub>  | VDD=5 V                 | 2.0     |      |      | V     |
| Input Low Voltage        | V <sub>IL</sub>  | VDD=5 V                 |         |      | 0.8  | V     |
| Input High Current       | I <sub>IH</sub>  | VIN=VDD                 |         |      | 5    | μA    |
| Input Low Current        | ١ <sub>١L</sub>  | VIN=0 V                 | -1.5    | -5   |      | μA    |
| Output High Voltage*     | V <sub>OH1</sub> | I <sub>OH</sub> = -1 mA | VDD-0.4 |      |      | V     |
|                          | V <sub>OH2</sub> | I <sub>OH</sub> = -4 mA | VDD-0.8 |      |      | V     |
|                          | V <sub>OH3</sub> | I <sub>OH</sub> = -8 mA | 2.4     |      |      | V     |
| Output Low Voltage*      | V <sub>OL</sub>  | I <sub>OL</sub> = 8 mA  |         |      | 0.4  | V     |

\*Parameter guaranteed by design and characterization. Not 100% tested in production.

### AC Electrical Characteristics at 5 V

| Parameter                         | Symbol             | Conditions                                       | Min. | Тур.  | Max.  | Units |
|-----------------------------------|--------------------|--------------------------------------------------|------|-------|-------|-------|
| Input Frequency                   | f <sub>l1</sub>    | Note 1, IDT9170B-01                              | 2.5  |       | 107   | MHz   |
|                                   | f <sub>I2</sub>    | IDT9170B-02                                      | 2    |       | 26.75 | MHz   |
| Output Frequency, CLK1            | f <sub>O1</sub>    | IDT9170B-01                                      | 20   |       | 107   | MHz   |
|                                   | f <sub>O2</sub>    | IDT9170B-02                                      | 5    |       | 26.75 | MHz   |
| Input Clock Rise Time             | ICLKr              |                                                  |      |       | 10    | ns    |
| Input Clock Fall Time             | ICLKf              |                                                  |      |       | 10    | ns    |
| Output Rise Time                  | t <sub>R1</sub>    | 0.8 to 2.0 V, 15 pF load                         |      | 0.6   | 2     | ns    |
| Rise Time                         | t <sub>R2</sub>    | 20% to 80% VDD, 15 pF<br>load                    |      | 1.2   | 3     | ns    |
| Output Fall Time                  | t <sub>F1</sub>    | 2.0 to 0.8 V, 15 pF load                         |      | 0.4   | 2     | ns    |
| Fall Time                         | t <sub>F2</sub>    | 80% to 20% VDD, 15 pF<br>load                    |      | 0.9   | 2     | ns    |
| Output Duty Cycle,<br>IDT9170B-01 | d <sub>T1</sub>    | 15 pF load, Note 2, 3                            | 40   | 48-52 | 60    | %     |
| Output Duty Cycle,<br>IDT9170B-02 | d <sub>T2</sub>    | 15 pF load, Note 2, 3                            | 45   | 49-51 | 55    | %     |
| One Sigma Jitter                  |                    |                                                  |      | 125   | 300   | ps    |
| Absolute Jitter                   | t <sub>abs1</sub>  | CLK1>20 MHz (-01)                                | 500  |       | 500   |       |
|                                   |                    | CLK1>5 MHz (-02)                                 | -500 |       | 500   | ps    |
| FBIN to IN Skew                   | T <sub>skew1</sub> | 15 pF load, input rise<br>time <5 ns, Note 2, 4  | -1   | -0.3  | 1     | ns    |
|                                   | T <sub>skew2</sub> | 15 pF load, input rise<br>time <10 ns, Note 2, 4 | -2   | -0.3  | 2     | ns    |
| CLK1 to CLK2 Skew                 | T <sub>skew3</sub> | Note 2, 4                                        | -1   | 0.4   | 1     | ns    |

Unless stated otherwise, **VDD = 5 V \pm5%**, Ambient Temperature 0 to  $+70^{\circ}$  C

Parameters guaranteed by design and characterization. Not 100% tested in production.

Note 1: It may be possible to operate the IDT9170B outside of these ranges. Consult IDT for your specific application.

Note 2: All AC specifications are measured with a  $50\Omega$  transmission line, load teminated with  $50\Omega$  to 1.4 V.

Note 3: Duty cycle measured at 1.4 V.

Note 4: Skew measured at 1.4 V on rising edges. Positive sign indicates the first signal precedes the second signal.

# DC Electrical Characteristics at 3.3 V

| Unless stated otherwise, | VDD = 3.3 V + 5% | Ambient Tem | perature 0 to +70°C |
|--------------------------|------------------|-------------|---------------------|
| orneos stated otherwise, | 100 = 0.0 + 10/0 |             |                     |

| Parameter                | Symbol           | Conditions              | Min.    | Тур. | Max.   | Units |
|--------------------------|------------------|-------------------------|---------|------|--------|-------|
| Operating Supply Current | IDD1             | No load, 66.7 MHz (-01) |         | 17   | 30     | mA    |
| Operating Supply Current | IDD2             | No load, 16.7 MHz (-02) |         | 7    | 15     | mA    |
| Input High Voltage       | V <sub>IH</sub>  | VDD=3.3 V               | 0.7VDD  |      |        | V     |
| Input Low Voltage        | V <sub>IL</sub>  | VDD=3.3 V               |         |      | 0.2VDD | V     |
| Input High Current       | IIH              | VIN=VDD                 |         |      | 5      | μA    |
| Input Low Current        | ۱ <sub>IL</sub>  | VIN=0 V                 | -7      | -4   |        | μA    |
| Output High Voltage*     | V <sub>OH1</sub> | I <sub>OH</sub> = -1 mA | VDD-0.4 |      |        | V     |
|                          | V <sub>OH2</sub> | I <sub>OH</sub> = -3 mA | VDD-0.8 |      |        | V     |
|                          | V <sub>OH3</sub> | I <sub>OH</sub> = -6 mA | 2.4     |      |        | V     |
| Output Low Voltage*      | V <sub>OL</sub>  | I <sub>OL</sub> = 6 mA  |         |      | 0.4    | V     |

Parameters guaranteed by design and characterization. Not 100% tested in production.

### AC Electrical Characteristics at 3.3 V

|  | Unless stated otherwise, | $VDD = 3.3 V \pm 5\%$ . | Ambient Tem | perature 0 to +70° C |
|--|--------------------------|-------------------------|-------------|----------------------|
|--|--------------------------|-------------------------|-------------|----------------------|

| Parameter                         | Symbol             | Conditions                                                   | Min. | Тур. | Max. | Units |
|-----------------------------------|--------------------|--------------------------------------------------------------|------|------|------|-------|
| Input Frequency                   | f <sub>l1</sub>    | IDT9170B-01                                                  | 7    |      | 66.7 | MHz   |
|                                   | f <sub>I2</sub>    | IDT9170B-02                                                  | 2    |      | 16.7 | MHz   |
| Output Frequency, CLK1            | f <sub>O1</sub>    | IDT9170B-01                                                  | 20   |      | 66.7 | MHz   |
|                                   | f <sub>O2</sub>    | IDT9170B-02                                                  | 5    |      | 16.7 | MHz   |
| Input Clock Rise Time             | ICLKr              |                                                              |      |      | 10   | ns    |
| Input Clock Fall Time             | ICLKf              |                                                              |      |      | 10   | ns    |
| Output Rise Time                  | t <sub>R1</sub>    | 0.8 to 2.0 V, 15 pF load                                     |      | 1.1  | 2    | ns    |
| Rise Time                         | t <sub>R2</sub>    | 20% to 80% VDD, 15 pF<br>load                                |      | 1.8  | 4    | ns    |
| Output Fall Time                  | t <sub>F1</sub>    | 2.0 to 0.8 V, 15 pF load                                     |      | 0.8  | 2    | ns    |
| Fall Time                         | t <sub>F2</sub>    | 80% to 20% VDD, 15 pF<br>load                                |      | 1.2  | 3    | ns    |
| Output Duty Cycle,<br>IDT9170B-01 | d <sub>T1</sub>    | 15 pF load, Note 2, 3                                        | 40   | 52   | 60   | %     |
| Output Duty Cycle,<br>IDT9170B-02 | $d_{T2}$           | 15 pF load, Note 2, 3                                        | 45   | 51   | 55   | %     |
| One Sigma Jitter                  |                    |                                                              |      | 150  | 300  | ps    |
| Absolute Jitter                   | t <sub>abs1</sub>  | CLK1>10 MHz (-01)                                            | -500 |      | 500  | ps    |
|                                   |                    | CLK1>2.5 MHz (-02)                                           |      |      |      |       |
|                                   | t <sub>abs2</sub>  | CLK1<10 MHz (-01)                                            | -2   |      | 2    | %     |
|                                   |                    | CLK1<2.5 MHz (-02)                                           | -2   |      | 2    | 70    |
| FBIN to IN Skew                   | T <sub>skew1</sub> | 15 pF load 3.0 <u>≤</u> VDD <u>≤</u><br>3.7, Note 2, 4       | -4.0 | -1.0 | 1.5  | ns    |
|                                   | T <sub>skew2</sub> | 15 pF load 3.0 <u>&lt;</u> VDD <u>&lt;</u><br>3.7, Note 2, 4 | -3.0 | -1.0 | 1.5  | ns    |
| CLK1 to CLK2 Skew                 | T <sub>skew3</sub> | Note 2, 4, 15 pF load                                        | -2.0 | -0.9 | 0    | ns    |

Parameters guaranteed by design and characterization. Not 100% tested in production.

Note 1: It may be possible to operate the IDT9170B outside of these ranges. Consult IDT for your specific application.

Note 2: All AC specifications are measured with a  $50\Omega$  transmission line, load teminated with  $50\Omega$  to 1.4 V.

Note 3: Duty cycle measured at 1.4 V.

Note 4: Skew measured at 1.4 V on rising edges. Positive sign indicates the first signal precedes the second signal.

#### **General Layout Precautions**

- 1) Use a ground plane on the top layer of the PCB in all areas not used by traces.
- 2) Make all power traces and vias as wide as possible to lower inductance.



Note: All clock outputs should have series terminating resistor. Not shown in all places to improve readibility of diagram.

#### **Connections to VDD**



### **Thermal Characteristics**

| Parameter                                  | Symbol          | Conditions     | Min. | Тур. | Max. | Units |
|--------------------------------------------|-----------------|----------------|------|------|------|-------|
| Thermal Resistance Junction to             | $\theta_{JA}$   | Still air      |      | 150  |      | °C/W  |
| Ambient                                    | $\theta_{JA}$   | 1 m/s air flow |      | 140  |      | °C/W  |
|                                            | $\theta_{JA}$   | 3 m/s air flow |      | 120  |      | °C/W  |
| Thermal Resistance Junction to Case        | θ <sub>JC</sub> |                |      | 40   |      | °C/W  |
| Thermal Resistance Junction to Top of Case | $\Psi_{JT}$     | Still air      |      | 20   |      | °C/W  |

### Package Outline and Package Dimensions (8-pin SOIC, 150 Mil. Body)

Package dimensions are kept current with JEDEC Publication No. 95



|        | Millin       | neters     | Inches |             |  |  |
|--------|--------------|------------|--------|-------------|--|--|
| Symbol | Min          | Max        | Min    | Max         |  |  |
| A      | 1.35         | 1.75       | .0532  | .0688       |  |  |
| A1     | 0.10         | 0.25       | .0040  | .0098       |  |  |
| В      | 0.33         | 0.51       | .013   | .020        |  |  |
| С      | 0.19         | 0.25       | .0075  | .0098       |  |  |
| D      | 4.80         | 5.00       | .1890  | .1968       |  |  |
| E      | 3.80         | 4.00       | .1497  | .1574       |  |  |
| е      | 1.27 BASIC ( |            | 0.050  | 0.050 BASIC |  |  |
| Н      | 5.80         | 6.20       | .2284  | .2440       |  |  |
| h      | 0.25         | 0.50       | .010   | .020        |  |  |
| L      | 0.40         | 1.27       | .016   | .050        |  |  |
| α      | 0°           | <b>8</b> ° | 0°     | 8°          |  |  |



### **Ordering Information**

| Part / Order Number | Marking | Shipping Packaging | Package    | Temperature |
|---------------------|---------|--------------------|------------|-------------|
| 9170B-01CS08LF      | TBD     | Tubes              | 8-pin SOIC | 0 to +70° C |
| 9170B-01CS08LFT     |         | Tape and Reel      | 8-pin SOIC | 0 to +70° C |
| 9170B-02CS08LF      |         | Tubes              | 8-pin SOIC | 0 to +70° C |
| 9170B-02CS08LFT     |         | Tape and Reel      | 8-pin SOIC | 0 to +70° C |

#### Parts ordered with a "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

### **Revision History**

| Rev. | Originator | Date     | Description of Change |  |
|------|------------|----------|-----------------------|--|
| А    | R.Willner  | 09/23/08 | lew datasheet.        |  |
| В    | R. Willner | 05/26/09 | Datasheet release.    |  |
|      |            |          |                       |  |
|      |            |          |                       |  |
|      |            |          |                       |  |

#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use o any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. **Contact Information** 

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <u>www.renesas.com/contact/</u>