

#### STD845DN40

#### Dual NPN high voltage transistors in a single package

Datasheet — production data

#### **Features**

- Low V<sub>CE(sat)</sub>
- Simplified circuit design
- Reduced component count
- Fast switching speed

#### **Applications**

- Compact fluorescent lamp (CFL) 220 V mains
- Electronic ballast for fluorescent lighting



The device is a dual NPN high voltage power transistor manufactured using multi-epitaxial planar technology. It is housed in dual-island DIP-8 package with separated terminals to provide a high degree of assembly flexibility.



Figure 1. Internal schematic diagram



Table 1. Device summary

| Order code | Marking  | Package | Packaging |
|------------|----------|---------|-----------|
| STD845DN40 | D845DN40 | DIP-8   | Tube      |

Electrical ratings STD845DN40

# 1 Electrical ratings

Table 2. Absolute maximum ratings

| Symbol           | Parameter                                                        | Value                | Unit |
|------------------|------------------------------------------------------------------|----------------------|------|
| $V_{CBO}$        | Collector-base voltage (I <sub>E</sub> = 0)                      | 700                  | V    |
| V <sub>CEO</sub> | Collector-emitter voltage (I <sub>B</sub> = 0)                   | 400                  | V    |
| V <sub>EBO</sub> | Emitter-base voltage ( $I_C = 0$ , $I_B = 2$ A, $t_p < 10$ ms)   | V <sub>(BR)EBO</sub> | V    |
| I <sub>C</sub>   | Collector current                                                | 4                    | Α    |
| I <sub>CM</sub>  | Collector peak current (t <sub>P</sub> < 5 ms)                   | 8                    | А    |
| I <sub>B</sub>   | Base current                                                     | 2                    | Α    |
| $I_{BM}$         | Base peak current (t <sub>P</sub> < 5 ms)                        | 4                    | Α    |
| D.               | Total dissipation at T <sub>amb</sub> = 25 °C single transistor  | 3                    | W    |
| P <sub>TOT</sub> | Total dissipation at T <sub>case</sub> = 25 °C single transistor | 45                   | W    |
| T <sub>STG</sub> | Storage temperature                                              | -65 to 150           | °C   |
| T <sub>J</sub>   | Max. operating junction temperature                              | 150                  | °C   |

Table 3. Thermal data

| Symbol                           | Parameter                                               | Value | Unit |
|----------------------------------|---------------------------------------------------------|-------|------|
| R <sub>thJA</sub> <sup>(1)</sup> | Thermal resistance junction-ambient (single transistor) | 42    | °C/W |
| R <sub>thJC</sub>                | Thermal resistance junction-case (single transistor)    | 2.7   | °C/W |

Device mounted on PCB area of 25 mm².

#### 2 Electrical characteristics

 $T_{case}$  = 25 °C unless otherwise specified.

Table 4. Electrical characteristics

| Symbo                          | Parameter                                                 | Test conditions                                                                             | Min. | Тур. | Max.       | Unit     |
|--------------------------------|-----------------------------------------------------------|---------------------------------------------------------------------------------------------|------|------|------------|----------|
| I <sub>CES</sub>               | Collector cut-off current (V <sub>BE</sub> = 0)           | V <sub>CE</sub> = 700 V<br>V <sub>CE</sub> = 700 V T <sub>c</sub> = 125 °C                  |      |      | 100<br>500 | μΑ<br>μΑ |
| I <sub>CEO</sub>               | Collector cut-off current (I <sub>B</sub> = 0)            | V <sub>CE</sub> = 400 V                                                                     |      |      | 250        | μΑ       |
| V <sub>(BR)EB</sub>            | Emitter-base breakdown voltage (I <sub>C</sub> = 0)       | I <sub>E</sub> = 10 mA                                                                      | 9    | 7170 | 18         | V        |
| V <sub>CEO(sus)</sub>          | Collector-emitter sustaining voltage (I <sub>B</sub> = 0) | I <sub>C</sub> = 100 mA                                                                     | 400  | 0.   |            | ٧        |
|                                |                                                           | $I_C = 0.5 \text{ A}$ $I_B = 0.1 \text{ A}$                                                 |      |      | 0.7        | V        |
| V <sub>CE(sat)</sub> (         | Collector-emitter saturation voltage                      | $I_C = 1 \text{ A}$ $I_B = 0.2 \text{ A}$                                                   |      |      | 1          | V        |
|                                | Saturation voltage                                        | $I_{C} = 2.5 \text{ A}$ $I_{B} = 0.5 \text{ A}$ $I_{C} = 4 \text{ A}$ $I_{B} = 1 \text{ A}$ |      | 0.5  | 1.5        | V<br>V   |
|                                | Dana and the n                                            | $I_C = 0.5 \text{ A}$ $I_B = 0.1 \text{ A}$                                                 |      |      | 1.1        | V        |
| V <sub>BE(sat)</sub> (         | Base-emitter saturation voltage                           | $I_C = 1 \text{ A}$ $I_B = 0.2 \text{ A}$                                                   |      |      | 1.2        | V        |
|                                | 13                                                        | $I_C = 2.5 \text{ A}$ $I_B = 0.5 \text{ A}$                                                 |      |      | 1.3        | V        |
| h <sub>FE</sub> <sup>(1)</sup> | DC current gain                                           | $I_C = 10 \text{ mA}$ $V_{CE} = 5 \text{ V}$                                                | 10   |      |            |          |
|                                |                                                           | $I_C = 2 A$ $V_{CE} = 5 V$                                                                  | 12   |      | 32         |          |
| $V_{F}$                        | Diode forward voltage                                     | I <sub>F</sub> = 2 A                                                                        |      |      | 2.5        | V        |
| R                              | Resistive load Storage time                               | I <sub>C</sub> = 2 A                                                                        |      |      |            |          |
| t <sub>f</sub>                 | Fall time                                                 | $I_{B(on)} = -I_{B(off)} = 400 \text{ mA}$                                                  |      | 2.5  |            | μs       |
| 010                            | -                                                         | $V_{CC} = 125 \text{ V}$ $t_p = 30  \mu\text{s}$                                            |      | 0.2  |            | μs       |
| t <sub>s</sub> t <sub>f</sub>  | Inductive load Storage time                               | I <sub>C</sub> = 2 A, V <sub>CC</sub> = 200 V                                               |      |      |            |          |
| t <sub>f</sub>                 | Fall time                                                 | $V_{BE(off)} = -5 \text{ V } I_{B(on)} = 400 \text{ mA}$                                    |      | 0.6  |            | μs       |
| <u> </u>                       |                                                           | $R_{BB} = 0, L = 200 \mu H$                                                                 |      | 0.1  |            | μs       |

<sup>1.</sup> Pulse test: pulse duration  $\leq$ 300 µs, duty cycle  $\leq$  2 %.

57

#### 2.1 Electrical characteristics (curves)

Figure 2. DC current gain  $(V_{CE} = 1.5 \text{ V})$ 

Figure 3. DC current gain  $(V_{CE} = 5 V)$ 



Figure 4. Collector-emitter saturation voltage Figure 5. Base-emitter saturation voltage



Figure 6. Inductive load fall time

Figure 7. Inductive load storage time



Figure 8. Resistive load fall time



Figure 9. Resistive load storage time



Figure 10. Reverse biased safe operating area



Test circuits STD845DN40

#### 3 Test circuits

Figure 11. Resistive load switching test circuit



- 1. Fast electronic switch
- 2. Non-inductive resistor

Figure 12. Inductive load switching test circuit



Doc ID 17211 Rev 3

- 1. Fast electronic switch
- 2. Non-inductive resistor
- 3. Fast recovery rectifier

## 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark.

Table 5. DIP-8 mechanical data

|        |       | mm.  |      |       |  |
|--------|-------|------|------|-------|--|
|        | Dim.  | Min. | Тур. | Max.  |  |
|        | Α     |      |      | 4.80  |  |
|        | A1    | 0.50 |      | 90    |  |
|        | A2    | 3.10 | 210  | 3.50  |  |
|        | A3    | 1.40 |      | 1.60  |  |
|        | b     | 0.38 | 1010 | 0.55  |  |
|        | b1    | 0.38 | 0/6  | 0.51  |  |
|        | b2    | 1.47 | 5    | 1.57  |  |
|        | b3    | 0.89 |      | 1.09  |  |
|        | С     | 0.21 |      | 0.35  |  |
|        | c1    | 0.20 |      | 0.30  |  |
|        | D     | 9.10 |      | 9.30  |  |
|        | D1    | 0.13 |      |       |  |
|        | O É O | 7.62 |      | 8.25  |  |
|        | E1    | 6.25 |      | 6.45  |  |
| 10     | е     |      | 2.54 |       |  |
| Obsole | eA    |      | 7.62 |       |  |
| 2005   | eB    | 7.62 |      | 10.90 |  |
| Ob     | eC    | 0    |      | 1.52  |  |
|        | L     | 2.92 |      | 3.81  |  |

8/10



Figure 13. Drawing dimension DIP-8

STD845DN40 Revision history

## 5 Revision history

Table 6. Document revision history

| Date        | Revision | Changes                                                                                                 |
|-------------|----------|---------------------------------------------------------------------------------------------------------|
| 03-Mar-2010 | 1        | Initial release.                                                                                        |
| 16-Apr-2010 | 2        | Inserted P <sub>TOT</sub> and R <sub>thJA</sub> values <i>Table 2</i> and <i>Table 3 on page 2</i> .    |
| 23-Oct-2012 | 3        | Modified P <sub>TOT</sub> and R <sub>thJA</sub> values in <i>Table 2</i> and <i>Table 3 on page 2</i> . |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2012 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

10/10 Doc ID 17211 Rev 3

