

# **Serial EEPROM Series Standard EEPROM**

# I<sup>2</sup>C BUS EEPROM (2-Wire)

# **BR24G64-3**

### **General Description**

BR24G64-3 is a 64Kbit serial EEPROM of I<sup>2</sup>C BUS interface method

#### **Features**

- Completely conforming to the world standard I<sup>2</sup>C
  - All controls available by 2 ports of serial clock (SCL) and serial data (SDA)
- Other devices than EEPROM can be connected to the same port, saving microcontroller port
- 1.6V to 5.5V Single Power Source Operation most suitable for battery use
- 1.6V to 5.5V wide limit of operating voltage, possible FAST MODE 400KHz operation
- Up to 32 Byte in Page Write Mode
- Bit Format 8K x 8
- Self-timed Programming Cycle
- Low Current Consumption
- Prevention of Write Mistake
  - WP (Write Protect) Function added
  - Prevention of Write Mistake at Low Voltage
- 1 million write cycles
- 40 years data retention
- Noise filter built in SCL / SDA terminal
- Initial delivery state FFh

# Packages W(Typ) x D(Typ) x H(Max)



Figure 1.

**Absolute Maximum Ratings** (Ta=25°C)

| Parameter                                                | Symbol           | Rating                        | Unit | Remark                                                                                                                                                        |
|----------------------------------------------------------|------------------|-------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Supply Voltage                                           | Vcc              | -0.3 to +6.5                  | V    |                                                                                                                                                               |
|                                                          |                  | 0.45 (SOP8)                   |      | Derate by 4.5mW/°C when operating above Ta=25°C                                                                                                               |
|                                                          |                  | 0.45 (SOP-J8)                 |      | Derate by 4.5mW/°C when operating above Ta=25°C                                                                                                               |
|                                                          |                  | 0.30 (SSOP-B8)                |      | Derate by 3.0mW/°C when operating above Ta=25°C                                                                                                               |
| Davis Diaglantian                                        | D-1              | 0.33 (TSSOP-B8)               | 14/  | Derate by 3.3mW/°C when operating above Ta=25°C                                                                                                               |
| Power Dissipation                                        | Pd               | 0.31 (TSSOP-B8J)              | W    | Derate by 3.1mW/°C when operating above Ta=25°C                                                                                                               |
|                                                          |                  | 0.31 (MSOP8)                  |      | Derate by 3.1mW/°C when operating above Ta=25°C                                                                                                               |
|                                                          |                  | 0.30 (VSON008X2030)           |      | Derate by 3.0mW/°C when operating above Ta=25°C                                                                                                               |
|                                                          |                  | 0.80 (DIP-T8 <sup>(1)</sup> ) |      | Derate by 8.0mW/°C when operating above Ta=25°C                                                                                                               |
| Storage Temperature                                      | Tstg             | -65 to +150                   | °C   |                                                                                                                                                               |
| Operating Temperature                                    | Topr             | -40 to +85                    | °C   |                                                                                                                                                               |
| Input Voltage /<br>Output Voltage                        | -                | -0.3 to Vcc+1.0               | V    | The Max value of Input Voltage/Output Voltage is not over 6.5V. When the pulse width is 50ns or less, the Min value of Input Voltage/Output Voltage is -1.0V. |
| Junction<br>Temperature                                  | Tjmax            | 150                           | °C   | Junction temperature at the storage condition                                                                                                                 |
| Electrostatic discharge<br>voltage<br>(human body model) | V <sub>ESD</sub> | -4000 to +4000                | V    |                                                                                                                                                               |

<sup>(1)</sup> Not Recommended for New Designs.

Memory Cell Characteristics (Ta=25°C, Vcc=1.6V to 5.5V)

| Parameter          |  | Unit      |     |     |       |
|--------------------|--|-----------|-----|-----|-------|
| Farameter          |  | Min       | Тур | Max | Offic |
| Write Cycles (2)   |  | 1,000,000 | -   | -   | Times |
| Data Retention (2) |  | 40        | -   | -   | Years |

<sup>(2)</sup> Not 100% TESTED

**Recommended Operating Ratings** 

| Parameter            | Symbol   | Rating     | Unit |
|----------------------|----------|------------|------|
| Power Source Voltage | Vcc      | 1.6 to 5.5 | V    |
| Input Voltage        | $V_{IN}$ | 0 to Vcc   | V    |

**DC Characteristics** (Unless otherwise specified, Ta=-40°C to +85°C, Vcc=1.6V to 5.5V)

| Davamatav              | Coursels al      |                     | Limit |         | l lada | Conditions                                                                          |  |
|------------------------|------------------|---------------------|-------|---------|--------|-------------------------------------------------------------------------------------|--|
| Parameter              | Symbol           | Min                 | Тур   | Max     | Unit   | Conditions                                                                          |  |
| Input High Voltage1    | V <sub>IH1</sub> | 0.7Vcc              | -     | Vcc+1.0 | V      | 1.7V≤Vcc≤5.5V                                                                       |  |
| Input Low Voltage1     | V <sub>IL1</sub> | -0.3 <sup>(3)</sup> | -     | +0.3Vcc | V      | 1.7V≤Vcc≤5.5V                                                                       |  |
| Input High Voltage2    | V <sub>IH2</sub> | 0.8Vcc              | -     | Vcc+1.0 | V      | 1.6V≤Vcc<1.7V                                                                       |  |
| Input Low Voltage2     | V <sub>IL2</sub> | -0.3 <sup>(3)</sup> | -     | +0.2Vcc | V      | 1.6V≤Vcc<1.7V                                                                       |  |
| Output Low Voltage1    | V <sub>OL1</sub> | -                   | -     | 0.4     | V      | I <sub>OL</sub> =3.0mA, 2.5V≤Vcc≤5.5V (SDA)                                         |  |
| Output Low Voltage2    | V <sub>OL2</sub> | -                   | -     | 0.2     | V      | I <sub>OL</sub> =0.7mA, 1.6V≤Vcc<2.5V (SDA)                                         |  |
| Input Leakage Current  | ILI              | -1                  | -     | +1      | μΑ     | V <sub>IN</sub> =0 to Vcc                                                           |  |
| Output Leakage Current | ILO              | -1                  | -     | +1      | μΑ     | V <sub>OUT</sub> =0 to Vcc (SDA)                                                    |  |
| Supply Current (Write) | I <sub>CC1</sub> | -                   | -     | 2.0     | mA     | Vcc=5.5V, f <sub>SCL</sub> =400kHz, t <sub>WR</sub> =5ms,<br>Byte write, Page write |  |
| Supply Current (Read)  | Icc2             | -                   | -     | 0.5     | mA     | Vcc=5.5V, f <sub>SCL</sub> =400kHz<br>Random read, current read, sequential read    |  |
| Standby Current        | I <sub>SB</sub>  | -                   | -     | 2.0     | μΑ     | Vcc=5.5V, SDA, SCL=Vcc<br>A0,A1,A2=GND,WP=GND                                       |  |

<sup>(3)</sup> When the pulse width is 50ns or less, it is -1.0V.

AC Characteristics (Unless otherwise specified, Ta=-40°C to +85°C, Vcc=1.6V to 5.5V)

| Parameter                       | Symbol              |     | Unit |     |     |  |
|---------------------------------|---------------------|-----|------|-----|-----|--|
| Farameter                       | Symbol              | Min | Тур  | Max |     |  |
| Clock Frequency                 | fscL                | -   | -    | 400 | kHz |  |
| Data Clock High Period          | tніgн               | 0.6 | -    | -   | μs  |  |
| Data Clock Low Period           | tLow                | 1.2 | -    | -   | μs  |  |
| SDA, SCL (INPUT) Rise Time (1)  | t <sub>R</sub>      | -   | -    | 1.0 | μs  |  |
| SDA, SCL (INPUT) Fall Time (1)  | t <sub>F1</sub>     | -   | -    | 1.0 | μs  |  |
| SDA (OUTPUT) Fall Time (1)      | t <sub>F2</sub>     | -   | -    | 0.3 | μs  |  |
| Start Condition Hold Time       | thd:sta             | 0.6 | -    | -   | μs  |  |
| Start Condition Setup Time      | tsu:sta             | 0.6 | -    | -   | μs  |  |
| Input Data Hold Time            | thd:dat             | 0   | -    | -   | ns  |  |
| Input Data Setup Time           | tsu:dat             | 100 | -    | -   | ns  |  |
| Output Data Delay Time          | t <sub>PD</sub>     | 0.1 | -    | 0.9 | μs  |  |
| Output Data Hold Time           | tон                 | 0.1 | -    | -   | μs  |  |
| Stop Condition Setup Time       | t <sub>su:sto</sub> | 0.6 | -    | -   | μs  |  |
| Bus Free Time                   | tBUF                | 1.2 | -    | -   | μs  |  |
| Write Cycle Time                | twn                 | -   | -    | 5   | ms  |  |
| Noise Spike Width (SDA and SCL) | tı                  | -   | -    | 0.1 | μs  |  |
| WP Hold Time                    | thd:wp              | 1.0 | -    | -   | μs  |  |
| WP Setup Time                   | t <sub>SU:WP</sub>  | 0.1 | -    | -   | μs  |  |
| WP High Period                  | thigh:wp            | 1.0 | -    |     | μs  |  |

<sup>(1)</sup> Not 100% TESTED.

Condition Input data level:V<sub>IL</sub>=0.2×Vcc V<sub>IH</sub>=0.8×Vcc

Input data timing reference level: 0.3×Vcc/0.7×Vcc Output data timing reference level: 0.3×Vcc/0.7×Vcc

Rise/Fall time : ≤20ns

# **Serial Input / Output Timing**



- ○Input read at the rise edge of SCL ○Data output in sync with the fall of SCL

Figure 2-(a). Serial Input / Output Timing



Figure 2-(b). Start-Stop Bit Timing



Figure 2-(c). Write Cycle Timing



Figure 2-(d). WP Timing at Write Execution



Figure 2-(e). WP Timing at Write Cancel

SCL

WP

# **Block Diagram**



Figure 3. Block Diagram

# **Pin Configuration**



**Pin Descriptions** 

| Descriptions     |                  |                                             |  |  |  |
|------------------|------------------|---------------------------------------------|--|--|--|
| Terminal<br>Name | Input/<br>Output | Descriptions                                |  |  |  |
| A0               | Input            | Slave address setting*                      |  |  |  |
| A1               | Input            | Slave address setting*                      |  |  |  |
| A2               | Input            | Slave address setting*                      |  |  |  |
| GND              | -                | Reference voltage of all input / output, 0V |  |  |  |
| SDA              | Input/<br>output | Serial data input serial data output        |  |  |  |
| SCL              | Input            | Serial clock input                          |  |  |  |
| WP               | Input            | Write protect terminal                      |  |  |  |
| VCC              | 1                | Connect the power source.                   |  |  |  |

<sup>\*</sup>A0, A1 and A2 are not allowed to use as open.

# **Typical Performance Curves**



Figure 4. Input High Voltage1,2 vs Supply Voltage (A0, A1, A2, SCL, SDA, WP)



Figure 5. Input Low Voltage1,2 vs Supply Voltage (A0, A1, A2, SCL, SDA, WP)



Figure 6. Output Low Voltage1 vs Output Low Current (Vcc=2.5V)



Figure 7. Output Low Voltage2 vs Output Low Current (Vcc=1.6V)



Figure 8. Input Leakage Current vs Supply Voltage (A0, A1, A2, SCL, WP)



Figure 9. Output Leakage Current vs Supply Voltage (SDA)



Figure 10. Supply Current (Write) vs Supply Voltage  $(f_{SCL}=400kHz)$ 



Figure 11. Supply Current (Read) vs Supply Voltage (fsct=400kHz)



Figure 12. Standby Current vs Supply Voltage



Figure 13. Clock Frequency vs Supply Voltage



Figure 14. Data Clock High Period vs Supply Voltage



Figure 15. Data Clock Low Period vs Supply Voltage

6

# **Typical Performance Curves - continued**



Start Condition Setup Time: t su:stA (µs) 0.6 Ta=-40°C 0.4 Ta= 25°C Ta= 85°C 0.2 0 -0.2 2 3 4 5 0 1 Supply Voltage: Vcc(v)

SPEC

1

0.8

Figure 16. Start Condition Hold Time vs Supply Voltage

Figure 17. Start Condition Setup Time vs Supply Voltage



Figure 18. Input Data Hold Time vs Supply Voltage (HIGH)



Figure 19. Input Data Hold Time vs Supply Voltage (LOW)



Figure 20. Input Data Setup Time vs Supply Voltage (HIGH)



Figure 21. Input Data Setup Time vs Supply Voltage (LOW)



Figure 22. Output Data Delay Time vs Supply Voltage (LOW)



Figure 23. Output Data Delay Time vs Supply Voltage (HIGH)



Figure 24. Stop Condition Setup Time vs Supply Voltage



Figure 25. Bus Free Time vs Supply Voltage



Figure 26. Write Cycle Time vs Supply Voltage



Figure 27. Noise Spike Width vs Supply Voltage (SCL HIGH)



Figure 28. Noise Spike Width vs Supply Voltage (SCL LOW)

Figure 29. Noise Spike Width vs Supply Voltage (SDA HIGH)



Figure 30. Noise Spike Width vs Supply Voltage (SDA LOW)



Figure 31. WP Hold Time vs Supply Voltage





Figure 32. WP Setup Time vs Supply Voltage

Figure 33. WP High Period vs Supply Voltage

# **Timing Chart**

## 1. I<sup>2</sup>C BUS Data Communication

I<sup>2</sup>C BUS data communication starts by start condition input, and ends by stop condition input. Data is always 8bit long, and acknowledge is always required after each byte. I<sup>2</sup>C BUS data communication with several devices is possible by connecting with 2 communication lines: serial data (SDA) and serial clock (SCL).

Among the devices, there should be a "master" that generates clock and control communication start and end. The rest is "slave" which are controlled by an address peculiar to each device. EEPROM is a "slave". The device that outputs data to the bus during data communication is called "transmitter", and the device that receives data is called "receiver.



Figure 34. Data Transfer Timing

#### 2. Start condition (Start Bit Recognition)

- (1) Before executing each command, start condition (start bit) that SDA goes from 'HIGH' down to 'LOW' when SCL is 'HIGH' is necessary.
- (2) This IC always detects whether SDA and SCL are in start condition (start bit) or not. Therefore, unless this condition is satisfied, any command cannot be executed.

#### 3. Stop Condition (Stop Bit Recognition)

(1) Each command can be ended by a stop condition (stop bit), namely, SDA goes from 'LOW' to 'HIGH' while SCL is 'HIGH'.

### 4. Acknowledge (ACK) Signal

- (1) This acknowledge (ACK) signal is a software rule to indicate whether or not data transfer was performed normally. In both master and slave communication, the device at the transmitter (sending) side releases the bus after outputting 8 bit data. When a slave address of a write command or a read command is input, microcontroller is the device at the transmitter side. When output the data of read command, this IC is the device at the transmitter side.
- (2) The device on the receiver (receiving) side sets SDA 'LOW' during the 9<sup>th</sup> clock cycle, and outputs an ACK signal showing that the 8-bit data has been received. When a slave address of a write command or a read command is input, this IC is the device at the receiver side. When output the data of read command, microcontroller is the device at the receiver side.
- (3) This IC outputs ACK signal 'LOW' after recognizing start condition and slave address (8 bit).
- (4) Each write operation outputs ACK signal 'LOW' every 8 bit data (a word address and write data) reception.
- (5) During read operation, this IC outputs 8 bit data (read data) and detects the ACK signal 'LOW'. When ACK signal is detected, and no stop condition is sent from the master (microcontroller) side, this IC continues to output data. If the ACK signal is not detected, this IC stops data transfer, recognizes the stop condition (stop bit), and ends the read operation. Then this IC is ready for another transmission.

#### 5. Device Addressing

- (1) Slave address comes after start condition from master.
- (2) The significant 4 bits of slave address are used for recognizing a device type. The device code of this IC is fixed to '1010'.
- (3) Next slave addresses (A2 A1 A0 --- device address) are for selecting devices, and plural ones can be used on a same bus according to the number of device addresses. It is possible to select and operate only EEPROM that has matched 'HIGH' 'LOW' input conditions of the A0, A1, A2 pin and the 'HIGH' 'LOW' input conditions of slave address sent from the master.
- (4) The most insignificant bit  $(R/\overline{W} --- READ / \overline{WRITE})$  of slave address is used for designating write or read operation, and is as shown below.

Setting R/ $\overline{W}$  to 0 ----- write (setting 0 to word address setting of random read) Setting R/ $\overline{W}$  to 1 ----- read

| Slave address |   |   |   |            |    | Maximum number of<br>Connected buses |                  |   |
|---------------|---|---|---|------------|----|--------------------------------------|------------------|---|
| 1             | 0 | 1 | 0 | <b>A</b> 2 | A1 | Α0                                   | $R/\overline{W}$ | 8 |

#### **Write Command**

## 1. Write Cycle

(1) Arbitrary data can be written to EEPROM. When writing only 1 Byte, Byte Write is normally used, and when writing continuous data of 2 Bytes or more, simultaneous write is possible by Page Write cycle. Up to 32 arbitrary Bytes can be written.



Figure 35. Byte Write Cycle



Figure 36. Page Write Cycle

- (2) During internal write execution, all input commands are ignored, therefore ACK is not returned.
- (3) Data is written to the address designated by word address (n-th address)
- (4) By issuing stop bit after 8bit data input, internal write to memory cell starts.
- (5) When internal write is started, command is not accepted for twR (5ms at maximum).
- (6) Using Page Write, it is possible to write one lump sum up to 32 bytes. When data with the maximum number of bytes + 1 byte or more is sent, the bytes in excess overwrite from the first byte. (Refer to "Internal Address Increment").
- (7) As for page write cycle of BR24G64-3, after the 7 significant bits of word address are designated arbitrarily, data up to 32 bytes can be written. Because keep inputting data 2 bytes or more, the value of 5 least significant bits in the address is incremented internally.

In the case BR24G64-3, 1 page=32bytes, but the page write cycle time is 5ms at maximum for 32byte bulk write. It does not stand 5ms at maximum × 32byte=160ms (Max).

#### 2. Internal Address Increment

Page Write Mode (in the case of BR24G64-3)



For example, when it is started from address 1Eh, then, increment is made as below,  $1Eh \rightarrow 1Fh \rightarrow 00h \rightarrow 01h \cdots$ . Please take note.

\*1Eh...1E in hexadecimal, therefore, 00011110 is a binary number.

## 3. Write Protect (WP) Terminal

Write protect (WP) function

When WP terminal is set at Vcc (H level), data rewrite of all addresses is prohibited. When it is set GND (L level), data rewrite of all address is enabled. Be sure to connect this terminal to Vcc or GND, or control it to H level or L level. Do not leave it open.

In case of using it as ROM, it is recommended to connect it to pull up or Vcc.

At extremely low voltage at power ON/OFF, by setting the WP terminal 'H', write error can be prevented.

#### **Read Command**

#### 1. Read Cycle

Read cycle is when data of EEPROM is read. Read cycle could be random read cycle or current read cycle. Random read cycle is a command to read data by designating a specific address, and is used generally. Current read cycle is a command to read data of internal address register without designating an address, and is used when to verify just after write cycle. In both the read cycles, sequential read cycle is available and the next address data can be read in succession.



Figure 37. Random Read Cycle



Figure 38. Current Read Cycle



Figure 39. Sequential Read Cycle (in the case of current read cycle)

- (1) In random read cycle, data of designated word address can be read.
- (2) When the command just before current read cycle is random read cycle or current read cycle (each including sequential read cycle), data of incremented last read address (n)-th, i.e., data of the (n+1)-th address is output.
- (3) When ACK signal 'LOW' after D0 is detected, and stop condition is not sent from master (μ-COM) side, the next address data can be read in succession.
- (4) Read is ended by stop condition that 'H' is input to ACK signal after D0 and SDA signal goes from 'L' to 'H' while at SCL signal is 'H'.
- (5) When 'L' is input at ACK signal after D0 without 'H' input, sequential read gets in, and the next data is output. Therefore, read command cycle cannot be ended. To end read command cycle, be sure to input 'H' to ACK signal after D0, and the stop condition that SDA goes from 'L' to 'H' while SCL signal is 'H'.
- (6) Sequential read is ended by stop condition that 'H' is input to ACK signal after arbitrary D0 and SDA is asserted from 'L' to 'H' while SCL signal is 'H'.

#### **Software Reset**

Software reset is executed to avoid malfunction after power ON, or when it is necessary to reset during command input. Software reset has several kinds, and 3 kinds of them are shown in the figure below. (Refer to Figure 40.-(a), Figure 40.-(b), Figure 40.-(c).) Within the dummy clock input area, the SDA bus is released ('H' by pull up) and ACK output and read data '0' (both 'L' level) may be output from EEPROM. Therefore, if 'H' is input forcibly, output may conflict and over current may flow, leading to instantaneous power failure of system power source or influence upon devices.



Figure 40.-(a) The Case of Dummy Clock×14 + START+START+ Command Input



Figure 40.-(b) The Case of START + Dummy Clock×9 + START + Command Input



•

\*Start command from START input.

# **Acknowledge Polling**

During internal write execution, all input commands are ignored, therefore ACK is not returned. During internal automatic write execution after write cycle input, next command (slave address) is sent. If the first ACK signal sends back 'L', then it means end of write operation, else 'H' is returned, which means writing is still in progress. By the use of acknowledge polling, next command can be executed without waiting for  $t_{WB} = 5ms$ .

To write continuously, send the slave address of  $R/\overline{W}=0$ , and to carry out current read cycle after write, send the slave address of  $R/\overline{W}=1$ . If ACK signal sends back 'L', execute word address input and data output and so forth.



Figure 41. Case to Continuous Write by Acknowledge Polling

# **WP Valid Timing (Write Cancel)**

WP is usually fixed to 'H' or 'L', but when WP is used to cancel write cycle and so on, pay attention to the following WP valid timing. During write cycle execution, inside cancel valid area, by setting WP='H', write cycle can be cancelled. In both byte write cycle and page write cycle, the area from the first start condition of command to the rise of clock to take in D0 of data(in page write cycle, the first byte data) is the cancel invalid area.

WP input in this area is 'Don't care'. The area from the rise of SCL to take in D0 to the stop condition input is the cancel valid area. Furthermore, after the execution of forced end by WP, the IC enters standby status.



Figure 42. WP Valid Timing

### **Command Cancel by Start Condition and Stop Condition**

During command input, by continuously inputting start condition and stop condition, command can be cancelled. (Figure 43.) However, within ACK output area and during data read, SDA bus may output 'L'. In this case, start condition and stop condition cannot be input, so reset is not available. Therefore, execute software reset. When command is cancelled by start-stop condition during random read cycle, sequential read cycle, or current read cycle, internal setting address is not determined. Therefore, it is not possible to carry out current read cycle in succession. To carry out read cycle in succession, carry out random read cycle.



Figure 43. Case of Cancel by Start, Stop Condition during Slave Address Input

# I/O Peripheral Circuit

#### 1. Pull-up Resistance of SDA Terminal

SDA is NMOS open drain, so it requires a pull up resistor. As for this resistor value ( $R_{PU}$ ), select an appropriate value from microcontroller  $V_{IL}$ ,  $I_{L}$ , and  $V_{OL}$ - $I_{OL}$  characteristics of this IC. If  $R_{PU}$  is large, operating frequency is limited. The smaller the  $R_{PU}$ , the larger is the supply current.

#### 2. Maximum Value of RPU

The maximum value of RPU is determined by the following factors.

- (1) SDA rise time determined by the capacitance (C<sub>BUS</sub>) of bus line of SDA and R<sub>PU</sub> should be t<sub>R</sub> or lower. And AC timing should be satisfied even when SDA rise time is slow.
- (2) The bus's electric potential (A) determined by input leak total (I<sub>L</sub>) of device connected to the bus with output of 'H' to SDA line and R<sub>PU</sub> should sufficiently secure the input 'H' level (V<sub>IH</sub>) of microcontroller and EEPROM including recommended noise margin of 0.2Vcc.

$$\begin{split} & \text{Vcc - I}_{L} R_{PU} - 0.2 \text{ Vcc } \ge \text{V}_{IH} \\ & \therefore \quad R_{PU} \le \frac{0.8 \text{Vcc - V}_{IH}}{I_{L}} \\ & \text{Ex.) Vcc = 3V} \quad I_{L} = 10 \mu \text{A} \quad \text{V}_{IH} = 0.7 \text{ Vcc} \\ & \text{From (2)} \\ & R_{PU} \le \frac{0.8 \times 3 - 0.7 \times 3}{10 \times 10^{-6}} \\ & \le 30 \text{ [k}\Omega] \end{split}$$



Figure 44. I/O Circuit Diagram

### 3. Minimum Value of RPU

(1)The minimum value of R<sub>PU</sub> is determined by the following factors. When IC outputs LOW, it should be satisfied that V<sub>OLMAX</sub>=0.4V and I<sub>OLMAX</sub>=3mA.

$$\frac{Vcc - V_{OL}}{R_{PU}} \le I_{OL}$$
∴  $R_{PU} \ge \frac{Vcc - V_{OL}}{I_{OL}}$ 

(2)Volmax=0.4V should secure the input 'L' level (VIL) of microcontroller and EEPROM including recommended noise margin 0.1Vcc.

Volmax ≤ VIL - 0.1 Vcc

Ex.) Vcc =3V, VoL=0.4V, IoL=3mA, microcontroller, EEPROM V<sub>IL</sub>=0.3Vcc from (1)

$$R_{PU} \ge \frac{3 - 0.4}{3 \times 10^{-3}}$$

$$\begin{array}{c} \text{And} & \text{V}_{\text{OL}}{=}0.4 \ [\text{V}] \\ \text{V}_{\text{IL}}{=}0.3{\times}3 \\ = 0.9 \ [\text{V}] \end{array}$$

Therefore, the condition (2) is satisfied.

## 4. Pull-up Resistance of SCL Terminal

When SCL control is made at the CMOS output port, there is no need for a pull up resistor. But when there is a time that SCL becomes 'Hi-Z', add a pull up resistor. As for the pull up resistor value, one of several  $k\Omega$  to several ten  $k\Omega$  is recommended in consideration of drive performance of output port of microcontroller.

#### **Cautions on Microcontroller Connection**

#### 1. Rs

In I<sup>2</sup>C BUS, it is recommended that SDA port is of open drain input/output. However, when using CMOS input / output of tri state to SDA port, insert a series resistance  $R_{\rm S}$  between the pull up resistor  $R_{\rm PU}$  and the SDA terminal of EEPROM. This is to control over current that may occur when PMOS of the microcontroller and NMOS of EEPROM are turned ON simultaneously.  $R_{\rm S}$  also plays the role of protecting the SDA terminal against surge. Therefore, even when SDA port is open drain input/output,  $R_{\rm S}$  can be used.



Figure 45. I/O Circuit Diagram

Figure 46. Input / Output Collision Timing

#### 2. Maximum Value of Rs

The maximum value of Rs is determined by the following relations.

- (1) SDA rise time determined by the capacity (C<sub>BUS</sub>) of bus line of SDA and R<sub>PU</sub> should be t<sub>R</sub> or lower. Furthermore, AC timing should be satisfied even when SDA rise time is slow.
- (2) The bus electric potential (A) determined by R<sub>PU</sub> and Rs the moment when EEPROM outputs 'L' to SDA bus should sufficiently secure the input 'L' level (V<sub>IL</sub>) of microcontroller including recommended noise margin of 0.1Vcc.



Figure 47. I/O Circuit Diagram

$$\frac{(Vcc - V_{OL}) \times R_S}{R_{PU} + R_S} + V_{OL} + 0.1 Vcc \le V_{IL}$$

$$\therefore R_S \le \frac{V_{IL} - V_{OL} - 0.1V_{CC}}{1.1V_{CC} - V_{IL}} \times R_{PU}$$

Ex)VCC=3V V<sub>IL</sub>=0.3VCC V<sub>OL</sub>=0.4V R<sub>PU</sub>=20k $\Omega$ 

R<sub>S</sub> 
$$\leq \frac{0.3 \times 3 - 0.4 - 0.1 \times 3}{1.1 \times 3 - 0.3 \times 3} \times 20 \times 10^{3}$$
  
 $\leq 1.67 \text{ [kΩ]}$ 

#### 3. Minimum Value of Rs

The minimum value of Rs is determined by over current at bus collision. When over current flows, noises in power source line and instantaneous power failure of power source may occur. When allowable over current is defined as I, the following relation must be satisfied. Determine the allowable current in consideration of the impedance of power source line in set and so forth. Set the over current to EEPROM at 10mA or lower.



Figure 48. I/O Circuit Diagram

$$\frac{\text{VCC}}{\text{Rs}} \le \text{I}$$

∴ Rs ≥  $\frac{\text{Vcc}}{\text{I}}$ 

EX) V<sub>CC</sub>=3V I=10mA

Rs ≥  $\frac{3}{10 \times 10^{-3}}$ 

≥ 300 [Ω]

# I/O Equivalence Circuit

1. Input (A0, A1, A2, SCL, WP)



Figure 49. Input Pin Circuit Diagram

# 2. Input / Output (SDA)



Figure 50. Input / Output Pin Circuit Diagram

# Power-Up / Down Conditions

At power on, the IC's internal circuits may go through unstable low voltage area as the Vcc rises, making the IC's internal logic circuit not completely reset, hence, malfunction may occur. To prevent this, the IC is equipped with POR circuit and LVCC circuit. To assure the operation, observe the following conditions at power ON.

- 1. Set SDA = 'H' and SCL ='L' or 'H'
- 2. Start power source to satisfy the recommended conditions of t<sub>B</sub>, t<sub>OFF</sub>, and V<sub>bot</sub> for operating POR circuit.



Figure 51. Rise Waveform Diagram

#### Recommended conditions of tR, toff, Vbot

| t <sub>R</sub> | toff           | $V_{bot}$     |  |
|----------------|----------------|---------------|--|
| 10ms or below  | 10ms or larger | 0.3V or below |  |
| 100ms or below | 10ms or larger | 0.2V or below |  |

#### 3. Set SDA and SCL to avoid being 'Hi-Z'.

When the above conditions 1 and 2 cannot be observed, take the following countermeasures.

(1) In the case when the above condition 1 cannot be observed such that SDA becomes 'L' at power ON. →Control SCL and SDA as shown below, to make SCL and SDA, 'H' and 'H'.



Figure 52. When SCL= 'H' and SDA= 'L'



Figure 53. When SCL='L' and SDA='L'

- (2) In the case when the above condition 2 cannot be observed.
  - →After power source becomes stable, execute software reset(Page16).
- (3) In the case when the above conditions 1 and 2 cannot be observed.
  - →Carry out (1), and then carry out (2).

# **Low Voltage Malfunction Prevention Function**

LVCC circuit prevents data rewrite operation at low power, and prevents write error. At LVCC voltage (Typ =1.2V) or below, data rewrite is prevented.

#### **Noise Countermeasures**

#### 1. Bypass Capacitor

When noise or surge gets in the power source line, malfunction may occur, therefore, it is recommended to connect a bypass capacitor  $(0.1\mu\text{F})$  between the IC's  $V_{\text{CC}}$  and GND pins. Connect the capacitor as close to the IC as possible. In addition, it is also recommended to connect a bypass capacitor between board's  $V_{\text{CC}}$  and GND.

# **Operational Notes**

#### Reverse Connection of Power Supply

Connecting the power supply in reverse polarity can damage the IC. Take precautions against reverse polarity when connecting the power supply, such as mounting an external diode between the power supply and the IC's power supply pins.

### 2. Power Supply Lines

Design the PCB layout pattern to provide low impedance supply lines. Separate the ground and supply lines of the digital and analog blocks to prevent noise in the ground and supply lines of the digital block from affecting the analog block. Furthermore, connect a capacitor to ground at all power supply pins. Consider the effect of temperature and aging on the capacitance value when using electrolytic capacitors.

#### 3. Ground Voltage

Ensure that no pins are at a voltage below that of the ground pin at any time, even during transient condition.

#### 4. Ground Wiring Pattern

When using both small-signal and large-current ground traces, the two ground traces should be routed separately but connected to a single ground at the reference point of the application board to avoid fluctuations in the small-signal ground caused by large currents. Also ensure that the ground traces of external components do not cause variations on the ground voltage. The ground lines must be as short and thick as possible to reduce line impedance.

#### 5. Thermal Consideration

Should by any chance the power dissipation rating be exceeded the rise in temperature of the chip may result in deterioration of the properties of the chip. The absolute maximum rating of the Pd stated in this specification is when the IC is mounted on a 70mm x 70mm x 1.6mm glass epoxy board. In case of exceeding this absolute maximum rating, increase the board size and copper area to prevent exceeding the Pd rating.

#### 6. Recommended Operating Conditions

These conditions represent a range within which the expected characteristics of the IC can be approximately obtained. The electrical characteristics are guaranteed under the conditions of each parameter.

#### 7. Inrush Current

When power is first supplied to the IC, it is possible that the internal logic may be unstable and inrush current may flow instantaneously due to the internal powering sequence and delays, especially if the IC has more than one power supply. Therefore, give special consideration to power coupling capacitance, power wiring, width of ground wiring, and routing of connections.

# 8. Operation Under Strong Electromagnetic Field

Operating the IC in the presence of a strong electromagnetic field may cause the IC to malfunction.

### 9. Testing on Application Boards

When testing the IC on an application board, connecting a capacitor directly to a low-impedance output pin may subject the IC to stress. Always discharge capacitors completely after each process or step. The IC's power supply should always be turned off completely before connecting or removing it from the test setup during the inspection process. To prevent damage from static discharge, ground the IC during assembly and use similar precautions during transport and storage.

# 10. Inter-pin Short and Mounting Errors

Ensure that the direction and position are correct when mounting the IC on the PCB. Incorrect mounting may result in damaging the IC. Avoid nearby pins being shorted to each other especially to ground, power supply and output pin. Inter-pin shorts could be due to many reasons such as metal particles, water droplets (in very humid environment) and unintentional solder bridge deposited in between pins during assembly to name a few.

# **Operational Notes - continued**

## 11. Unused Input Pins

Input pins of an IC are often connected to the gate of a MOS transistor. The gate has extremely high impedance and extremely low capacitance. If left unconnected, the electric field from the outside can easily charge it. The small charge acquired in this way is enough to produce a significant effect on the conduction through the transistor and cause unexpected operation of the IC. So unless otherwise specified, unused input pins should be connected to the power supply or ground line.

#### 12. Regarding the Input Pin of the IC

In the construction of this IC, P-N junctions are inevitably formed creating parasitic diodes or transistors. The operation of these parasitic elements can result in mutual interference among circuits, operational faults, or physical damage. Therefore, conditions which cause these parasitic elements to operate, such as applying a voltage to an input pin lower than the ground voltage should be avoided. Furthermore, do not apply a voltage to the input pins when no power supply voltage is applied to the IC. Even if the power supply voltage is applied, make sure that the input pins have voltages within the values specified in the electrical characteristics of this IC.



G : Halogen free Blank : Not Halogen free

As an exception, VSON008X2030 package will be Halogen free with "Blank"

T : 100% Sn Blank : 100% Sn

#### **Packaging and Forming Specification**

E2 : Embossed tape and reel

(SOP8, SOP-J8, SSOP-B8, TSSOP-B8, TSSOP-B8J)

TR : Embossed tape and reel

(MSOP8, VSON008X2030)

None : Tube

(DIP-T8\*1)

\*1 Not Recommended for New Designs.

#### Lineup

| Camaaitu | Packa                | age          | Oudeveble De          | Orderable Part Number |                  | Domosti |  |
|----------|----------------------|--------------|-----------------------|-----------------------|------------------|---------|--|
| Capacity | Туре                 | Quantity     | Orderable Part Number |                       | Remark           |         |  |
|          | DIP-T8 <sup>*1</sup> | Tube of 2000 | BR24G64               | -3                    | Not Halogen free | 100% Sn |  |
|          | SOP8                 | Reel of 2500 | BR24G64F              | -3GTE2                | Halogen free     | 100% Sn |  |
|          | SOP-J8               | Reel of 2500 | BR24G64FJ             | -3GTE2                | Halogen free     | 100% Sn |  |
| 64K      | SSOP-B8              | Reel of 2500 | BR24G64FV             | -3GTE2                | Halogen free     | 100% Sn |  |
| 04N      | TSSOP-B8             | Reel of 3000 | BR24G64FVT            | -3GE2                 | Halogen free     | 100% Sn |  |
|          | TSSOP-B8J            | Reel of 2500 | BR24G64FVJ            | -3GTE2                | Halogen free     | 100% Sn |  |
|          | MSOP8                | Reel of 3000 | BR24G64FVM            | -3GTTR                | Halogen free     | 100% Sn |  |
|          | VSON008X2030         | Reel of 4000 | BR24G64NUX            | -3TTR                 | Halogen free     | 100% Sn |  |

<sup>\*1</sup> Not Recommended for New Designs.

















## Marking Diagrams (TOP VIEW)

















# **Revision History**

| Date        | Revision | Changes                                                                                                                                                                                                                                                                         |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15.Jun.2012 | 001      | New Release                                                                                                                                                                                                                                                                     |
| 25.Feb.2013 | 002      | Update some English words, sentences' descriptions, grammar and formatting.  Add tF2 in AC Characteristic and Serial Input / Output Timing                                                                                                                                      |
| 31.May.2013 | 003      | P.1 Change format of package line-up table. P.2 Add VESD in Absolute Maximum Ratings P.4 Add directions in Pin Descriptions                                                                                                                                                     |
| 04.Jul.2013 | 004      | P.23 Update Part Numbering. Add Lineup table.                                                                                                                                                                                                                                   |
| 24.Oct.2014 | 005      | Add SOP-J8M,TSSOP-B8M Package P1.Add 64Kbit to a General Description P1.Add "Up to 32 Byte in Page Write Mode" P1.Add "Bit Format 8K x 8" P1. List of models deletion P2. Change the unit of Power Dissipation to "W" P22. Change the Operational Notes Change notice to Rev003 |
| 14.Mar.2016 | 006      | P.24 Modified Orderable Part Number of SOP-J8M in Lineup table.                                                                                                                                                                                                                 |
| 28.Nov.2018 | 007      | Remove the SOP-J8M package Remove the TSSOP-B8M package P.21 Reference page modification of the software reset Change the fonts and format                                                                                                                                      |
| 11.Jun.2019 | 800      | Added watermarks and words for Not Recommended New Designs category product.  Changed a format of "Physical Dimension and Packing Information".                                                                                                                                 |
| 28.Dec.2020 | 009      | Updated packages and part numbers                                                                                                                                                                                                                                               |

# **Part Numbering**



Packaging and Forming Specification E2 : Embossed tape and reel

# **Marking Diagrams (TOP VIEW)**



**Physical Dimension and Packing Information** 



# **Notice**

#### **Precaution on using ROHM Products**

Our Products are designed and manufactured for application in ordinary electronic equipment (such as AV equipment, OA equipment, telecommunication equipment, home electronic appliances, amusement equipment, etc.). If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment (Note 1), transport equipment, traffic equipment, aircraft/spacecraft, nuclear power controllers, fuel controllers, car equipment including car accessories, safety devices, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications.

(Note1) Medical Equipment Classification of the Specific Applications

| JAPAN   | USA       | EU         | CHINA     |
|---------|-----------|------------|-----------|
| CLASSⅢ  | CL ACCIII | CLASS II b | CI ACCIII |
| CLASSIV | CLASSⅢ    | CLASSⅢ     | CLASSIII  |

- 2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures:
  - [a] Installation of protection circuits or other protective devices to improve system safety
  - [b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure
- 3. Our Products are designed and manufactured for use under standard conditions and not under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary:
  - [a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents
  - [b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust
  - [c] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves
  - [e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items
  - [f] Sealing or coating our Products with resin or other coating materials
  - [g] Use of our Products without cleaning residue of flux (Exclude cases where no-clean type fluxes is used. However, recommend sufficiently about the residue.); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering
  - [h] Use of the Products in places subject to dew condensation
- 4. The Products are not subject to radiation-proof design.
- 5. Please verify and confirm characteristics of the final or mounted products in using the Products.
- 6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse, is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability.
- 7. De-rate Power Dissipation depending on ambient temperature. When used in sealed area, confirm that it is the use in the range that does not exceed the maximum junction temperature.
- 8. Confirm that operation temperature is within the specified range described in the product specification.
- 9. ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document.

#### Precaution for Mounting / Circuit board design

- 1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability.
- 2. In principle, the reflow soldering method must be used on a surface-mount products, the flow soldering method must be used on a through hole mount products. If the flow soldering method is preferred on a surface-mount products, please consult with the ROHM representative in advance.

For details, please refer to ROHM Mounting specification

# **Precautions Regarding Application Examples and External Circuits**

- 1. If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics.
- You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information.

#### **Precaution for Electrostatic**

This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of lonizer, friction prevention and temperature / humidity control).

### **Precaution for Storage / Transportation**

- 1. Product performance and soldered connections may deteriorate if the Products are stored in the places where:
  - [a] the Products are exposed to sea winds or corrosive gases, including Cl2, H2S, NH3, SO2, and NO2
  - [b] the temperature or humidity exceeds those recommended by ROHM
  - [c] the Products are exposed to direct sunshine or condensation
  - [d] the Products are exposed to high Electrostatic
- Even under ROHM recommended storage condition, solderability of products out of recommended storage time period
  may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is
  exceeding the recommended storage time period.
- 3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton.
- 4. Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period.

### **Precaution for Product Label**

A two-dimensional barcode printed on ROHM Products label is for ROHM's internal use only.

#### **Precaution for Disposition**

When disposing Products please dispose them properly using an authorized industry waste company.

#### **Precaution for Foreign Exchange and Foreign Trade act**

Since concerned goods might be fallen under listed items of export control prescribed by Foreign exchange and Foreign trade act, please consult with ROHM in case of export.

#### **Precaution Regarding Intellectual Property Rights**

- 1. All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data.
- 2. ROHM shall not have any obligations where the claims, actions or demands arising from the combination of the Products with other articles such as components, circuits, systems or external equipment (including software).
- 3. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the Products or the information contained in this document. Provided, however, that ROHM will not assert its intellectual property rights or other rights against you or your customers to the extent necessary to manufacture or sell products containing the Products, subject to the terms and conditions herein.

#### Other Precaution

- 1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM.
- 2. The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM.
- In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons.
- 4. The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties.

Notice-PGA-E Rev.004

#### **General Precaution**

- 1. Before you use our Products, you are requested to carefully read this document and fully understand its contents. ROHM shall not be in any way responsible or liable for failure, malfunction or accident arising from the use of any ROHM's Products against warning, caution or note contained in this document.
- 2. All information contained in this document is current as of the issuing date and subject to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the latest information with a ROHM sales representative.
- 3. The information contained in this document is provided on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate and/or error-free. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information.

Notice – WE Rev.001