











### DAC104S085, DAC104S085-Q1

SNAS362G -MAY 2006-REVISED APRIL 2016

# DAC104S085-xx 10-Bit Micro Power QUAD Digital-to-Analog Converter With Rail-to-Rail Output

#### **Features**

- **Qualified for Automotive Applications**
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: –40°C to 125°C Ambient Operating Temperature
- **Ensured Monotonicity**
- Low Power Operation
- Rail-to-Rail Voltage Output
- Power-On Reset to 0 V
- Simultaneous Output Updating
- Wide Power Supply Range (2.7 V to 5.5 V)
- **Key Specifications** 
  - Resolution: 10 bits
  - INL: ±2 LSB (Maximum)
  - DNL: +0.35 / -0.25 LSB (Maximum)
  - Settling Time: 6 µs (Maximum)
  - Zero Code Error: 15 mV (Maximum)
  - Full-Scale Error: -0.75% FS (Maximum)
  - Typical Supply Power
    - Normal Mode: 1.1 mW (3 V), 2.5 mW (5 V) Power Down: 0.3 μW (3 V), 0.8 μW (5 V)

# 2 Applications

- **Battery-Powered Instruments**
- Digital Gain and Offset Adjustment
- Programmable Voltage and Current Sources
- Programmable Attenuators
- **Automotives**

# 3 Description

The DAC104S085 device is a full-featured, generalpurpose QUAD 10-bit voltage-output digital-to-analog converter (DAC) that can operate from a single 2.7-V to 5.5-V supply and consumes 1.1 mW at 3 V and 2.5 mW at 5 V. The DAC104S085 is packaged in 10pin SON and VSSOP packages. The 10-pin SON package makes the DAC104S085 the smallest QUAD DAC in its class. The on-chip output amplifier allows rail-to-rail output swing and the three wire serial interface operates at clock rates up to 40 MHz over the entire supply voltage range. Competitive devices are limited to 25-MHz clock rates at supply voltages in the 2.7-V to 3.6-V range. The serial interface is compatible with standard SPI, QSPI, MICROWIRE, and DSP interfaces.

The reference for the DAC104S085 serves all four channels and can vary in voltage between 1 V and V<sub>A</sub>, providing the widest possible output dynamic range. The DAC104S085 has a 16-bit input shift register that controls the outputs to be updated, the mode of operation, the power-down condition, and the binary input data. All four outputs can be updated simultaneously or individually depending on the setting of the two mode of operation bits.

### Device Information<sup>(1)</sup>

| PART NUMBER   | PACKAGE    | BODY SIZE (NOM)   |
|---------------|------------|-------------------|
| DAC104S085-xx | VSSOP (10) | 3.00 mm × 3.00 mm |
|               | WSON (10)  | 3.00 mm × 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Block Diagram





| т_  | <b>L</b> | -  | -1 | ^- |     |     |
|-----|----------|----|----|----|-----|-----|
| ı a | D        | ıe | OI | Co | nte | ทเร |

| 1 | Features 1                           |    | 8.3 Feature Description                          | 14              |
|---|--------------------------------------|----|--------------------------------------------------|-----------------|
| 2 | Applications 1                       |    | 8.4 Device Functional Modes                      | 15              |
| 3 | Description 1                        |    | 8.5 Programming                                  | 16              |
| 4 | Revision History2                    | 9  | Application and Implementation                   | 19              |
| 5 | Description (continued)3             |    | 9.1 Application Information                      | 19              |
| 6 | Pin Configuration and Functions3     |    | 9.2 Typical Application                          | 21              |
| 7 | Specifications                       | 10 | Power Supply Recommendations                     | <mark>22</mark> |
| ' | 7.1 Absolute Maximum Ratings         | 11 | Layout                                           | 23              |
|   | 7.2 ESD Ratings – DAC104S0854        |    | 11.1 Layout Guidelines                           | 23              |
|   | 7.3 ESD Ratings – DAC104S085-Q1      |    | 11.2 Layout Example                              | 23              |
|   | 7.4 Recommended Operating Conditions | 12 | Device and Documentation Support                 | 24              |
|   | 7.5 Thermal Information              |    | 12.1 Device Support                              | 24              |
|   | 7.6 Electrical Characteristics       |    | 12.2 Related Links                               | 25              |
|   | 7.7 Timing Requirements              |    | 12.3 Community Resources                         | 25              |
|   | 7.8 Typical Characteristics9         |    | 12.4 Trademarks                                  | 25              |
| 8 | Detailed Description                 |    | 12.5 Electrostatic Discharge Caution             | 25              |
| ٠ | 8.1 Overview                         |    | 12.6 Glossary                                    | 25              |
|   | 8.2 Functional Block Diagram         | 13 | Mechanical, Packaging, and Orderable Information | 25              |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

### Changes from Revision F (March 2013) to Revision G

**Page** 

#### Changes from Revision E (March 2013) to Revision F

**Page** 

Submit Documentation Feedback



## 5 Description (continued)

A power-on reset circuit ensures that the DAC output powers up to zero volts and remains there until there is a valid write to the device. A power-down feature reduces power consumption to less than a microWatt with three different termination options.

The low power consumption and small packages of the DAC104S085 make it an excellent choice for use in battery-operated equipment.

The DAC104S085 is one of a family of pin-compatible DACs, including the 8-bit DAC084S085 and the 12-bit DAC124S085. The DAC104S085 operates over the extended industrial temperature range of  $-40^{\circ}$ C to  $+125^{\circ}$ C.

# 6 Pin Configuration and Functions





#### **Pin Functions**

|          | PIN                | TVDE          | DECODINATION                                                                                                                                                                                                                                                                                                                                                             |  |  |
|----------|--------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NO. NAME |                    | TYPE          | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 1        | V <sub>A</sub>     | Supply        | Power supply input. Must be decoupled to GND.                                                                                                                                                                                                                                                                                                                            |  |  |
| 2        | V <sub>OUTA</sub>  | Analog Output | Channel A Analog Output Voltage.                                                                                                                                                                                                                                                                                                                                         |  |  |
| 3        | V <sub>OUTB</sub>  | Analog Output | Channel B Analog Output Voltage.                                                                                                                                                                                                                                                                                                                                         |  |  |
| 4        | V <sub>OUTC</sub>  | Analog Output | Channel C Analog Output Voltage.                                                                                                                                                                                                                                                                                                                                         |  |  |
| 5        | V <sub>OUTD</sub>  | Analog Output | Channel D Analog Output Voltage.                                                                                                                                                                                                                                                                                                                                         |  |  |
| 6        | GND                | Ground        | Ground reference for all on-chip circuitry.                                                                                                                                                                                                                                                                                                                              |  |  |
| 7        | V <sub>REFIN</sub> | Analog Input  | Unbuffered reference voltage shared by all channels. Must be decoupled to GND.                                                                                                                                                                                                                                                                                           |  |  |
| 8        | D <sub>IN</sub>    | Digital Input | Serial Data Input. Data is clocked into the 16-bit shift register on the falling edges of SCLK after the fall of SYNC.                                                                                                                                                                                                                                                   |  |  |
| 9        | SYNC               | Digital Input | Frame synchronization input for the data input. When this pin goes low, it enables the input shift register and data is transferred on the falling edges of SCLK. The DAC is updated on the 16th clock cycle unless SYNC is brought high before the 16th clock, in which case the rising edge of SYNC acts as an interrupt and the write sequence is ignored by the DAC. |  |  |
| 10       | SCLK               | Digital Input | Serial Clock Input. Data is clocked into the input shift register on the falling edges of this pin.                                                                                                                                                                                                                                                                      |  |  |
| 11       | PAD<br>(SON only)  | Ground        | Exposed die attach pad can be connected to ground or left floating. Soldering the pad to the PCB offers optimal thermal performance and enhances package self-alignment during reflow.                                                                                                                                                                                   |  |  |



# 7 Specifications

# 7.1 Absolute Maximum Ratings (1)(2)(3)

|                                            | MIN  | MAX               | UNIT |
|--------------------------------------------|------|-------------------|------|
| Supply voltage, V <sub>A</sub>             |      | 6.5               | V    |
| Voltage on any input pin                   | -0.3 | 6.5               | V    |
| Input current at any pin (4)               |      | 10                | mA   |
| Package input current <sup>(4)</sup>       |      | 20                | mA   |
| Power consumption at T <sub>A</sub> = 25°C | Se   | ee <sup>(5)</sup> |      |
| Junction temperature                       |      | 150               | °C   |
| Storage temperature, T <sub>stg</sub>      | -65  | 150               | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltages are measured with respect to GND = 0 V, unless otherwise specified.
- (3) If Military/Aerospace specified devices are required, please contact the TI Sales Office/Distributors for availability and specifications.
- (4) When the input voltage at any pin exceeds 5.5 V or is less than GND, the current at that pin should be limited to 10 mA. The 20 mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of 10 mA to two.
- (5) The absolute maximum junction temperature (T<sub>J</sub>max) for this device is 150°C. The maximum allowable power dissipation is dictated by T<sub>J</sub>max, the junction-to-ambient thermal resistance (θ<sub>JA</sub>), and the ambient temperature (T<sub>A</sub>), and can be calculated using the formula P<sub>D</sub>MAX = (T<sub>J</sub>max T<sub>A</sub>) / θ<sub>JA</sub>. The values for maximum power dissipation is reached only when the device is operated in a severe fault condition (that is, when input or output pins are driven beyond the operating ratings, or the power supply polarity is reversed).

## 7.2 ESD Ratings - DAC104S085

|        |                                            |                                                            | VALUE | UNIT |
|--------|--------------------------------------------|------------------------------------------------------------|-------|------|
| V      | Flootrostatio discharge                    | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) (2) | ±2500 | V    |
| V(ESD) | V <sub>(ESD)</sub> Electrostatic discharge | Machine model (MM)                                         | ±250  | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) Human body model is 100-pF capacitor discharged through a 1.5-kΩ resistor. Machine model is 220 pF discharged through 0 Ω.

### 7.3 ESD Ratings – DAC104S085-Q1

|             |                         |                                                         | VALUE | UNIT |
|-------------|-------------------------|---------------------------------------------------------|-------|------|
| $V_{(ESD)}$ | Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2500 | V    |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 7.4 Recommended Operating Conditions<sup>(1)</sup>

|                                       | MIN | MAX            | UNIT |
|---------------------------------------|-----|----------------|------|
| Operating temperature                 | -40 | 125            | °C   |
| Supply voltage, V <sub>A</sub>        | 2.7 | 5.5            | V    |
| Reference voltage, V <sub>REFIN</sub> | 1   | V <sub>A</sub> | V    |
| Digital input voltage <sup>(2)</sup>  | 0   | 5.5            | V    |
| Output load                           | 0   | 1500           | pF   |

- (1) All voltages are measured with respect to GND = 0 V, unless otherwise specified.
- (2) The inputs are protected as shown. Input voltage magnitudes up to 5.5 V, regardless of V<sub>A</sub>, does not cause errors in the conversion result. For example, if V<sub>A</sub> is 3 V, the digital input pins can be driven with a 5-V logic device.



Submit Documentation Feedback

Copyright © 2006–2016, Texas Instruments Incorporated



# Recommended Operating Conditions<sup>(1)</sup> (continued)

|                | MIN MAX | UNIT |
|----------------|---------|------|
| SCLK frequency | 40      | MHz  |

#### 7.5 Thermal Information

|                        |                                              | DAC104S085-xx |           |      |
|------------------------|----------------------------------------------|---------------|-----------|------|
|                        | THERMAL METRIC <sup>(1)(2)(3)</sup>          | DGS (VSSOP)   | DSC (SON) | UNIT |
|                        |                                              | 10 PINS       | 10 PINS   |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 159           | 48.9      | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 53.3          | 40.7      | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 78.9          | 23.7      | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 4.8           | 0.4       | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 77.6          | 23.8      | °C/W |
| $R_{\theta JC(bot)}$   | Junction-to-case (bottom) thermal resistance | N/A           | 4.7       | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 7.6 Electrical Characteristics

The following specifications apply for  $V_A = 2.7 \text{ V}$  to 5.5 V,  $V_{REFIN} = V_A$ ,  $C_L = 200 \text{ pF}$  to GND,  $f_{SCLK} = 30 \text{ MHz}$ , input code range from 12 to 1011. All limits are at  $T_A = 25^{\circ}\text{C}$ , unless otherwise specified.

|                 | PARAMETER                                 |                                                | TEST CONDITIONS                                 | MIN <sup>(1)</sup>      | TYP <sup>(1)</sup> | MAX <sup>(1)</sup> | UNIT      |  |
|-----------------|-------------------------------------------|------------------------------------------------|-------------------------------------------------|-------------------------|--------------------|--------------------|-----------|--|
| STATIC          | PERFORMANCE                               |                                                |                                                 |                         |                    |                    |           |  |
|                 | Resolution                                | $T_{MIN} \le T_A \le T_{MAX}$                  |                                                 | 10                      |                    |                    | Bits      |  |
|                 | Monotonicity                              | $T_{MIN} \le T_A \le T_{MAX}$                  |                                                 | 10                      |                    |                    | Bits      |  |
| INL             | Integral non-linearity                    |                                                |                                                 |                         | ±0.7               |                    | LSB       |  |
| IINL            | integral non-linearity                    | $T_{MIN} \le T_A \le T_{MAX}$                  |                                                 |                         |                    | ±2                 | LOD       |  |
| DNL             | Differential new linearity                | V <sub>A</sub> = 2.7 V to 5.5 V                |                                                 | -0.03                   | 0.08               |                    | LSB       |  |
| DINL            | Differential non-linearity                | V <sub>A</sub> = 2.7 V 10 5.5 V                | $T_{MIN} \le T_A \le T_{MAX}$                   | -0.25                   |                    | 0.35               | LOD       |  |
| ZE              | Zero code error                           | . 0                                            |                                                 |                         | 5                  |                    | mV        |  |
| ZE              | Zero code error                           | $I_{OUT} = 0 \text{ mA}$                       | $T_{MIN} \le T_A \le T_{MAX}$                   |                         |                    | 15                 | IIIV      |  |
| FSE             | Full-scale error                          | J 0 mA                                         |                                                 |                         | -0.1               |                    | 0.75 %FSR |  |
| FSE             | Full-Scale effor                          | $I_{OUT} = 0 \text{ mA}$                       | $T_{MIN} \le T_A \le T_{MAX}$                   |                         |                    | -0.75              |           |  |
| GE              | Gain error                                | All ones Loaded to                             |                                                 |                         | -0.2               |                    | %FSR      |  |
| GE              | Gain enoi                                 | DAC register                                   | $T_{MIN} \le T_A \le T_{MAX}$                   |                         |                    | -1                 | 70F3N     |  |
| ZCED            | Zero code error drift                     |                                                |                                                 |                         | -20                |                    | μV/°C     |  |
| TC GE           | Gain error tempco                         | $V_A = 3 V$                                    |                                                 |                         | -0.7               |                    | nnm/°C    |  |
| TO GE           | Gain error tempco                         | $V_A = 5 V$                                    |                                                 |                         | -1                 |                    | ppm/°C    |  |
| OUTPUT          | CHARACTERISTICS                           |                                                |                                                 |                         |                    |                    |           |  |
|                 | Output voltage range                      | See <sup>(2)</sup> , $T_{MIN} \le T_A \le T_A$ | T <sub>MAX</sub>                                | 0<br>V <sub>REFIN</sub> |                    | $V_{REFIN}$        | V         |  |
| I <sub>OZ</sub> | High-impedance output leakage current (2) | $T_{MIN} \le T_A \le T_{MAX}$                  |                                                 |                         |                    | ±1                 | μΑ        |  |
|                 |                                           | $V_A = 3 V, I_{OUT} = 200$                     | V <sub>A</sub> = 3 V, I <sub>OUT</sub> = 200 μA |                         | 1.3                |                    | mV        |  |
| ZCO             | Zero code output                          | $V_A = 3 V$ , $I_{OUT} = 1 n$                  | V <sub>A</sub> = 3 V, I <sub>OUT</sub> = 1 mA   |                         | 6                  |                    |           |  |
| 200             | Zero code odipul                          | $V_A = 5 V, I_{OUT} = 200$                     |                                                 |                         | 7                  |                    | IIIV      |  |
|                 |                                           | $V_A = 5 \text{ V}, I_{OUT} = 1 \text{ n}$     | nA                                              |                         | 10                 |                    | 1         |  |

<sup>(1)</sup> Typical figures are at T<sub>J</sub> = 25°C, and represent most likely parametric norms. Test limits are specified to Tl's AOQL (Average Outgoing Quality Level).

<sup>(2)</sup> Soldering process must comply with Reflow Temperature Profile specifications. See the Absolute Maximum Ratings for Soldering application report, SNOA549, for more information.

<sup>(3)</sup> Reflow temperature profiles are different for lead-free packages.

<sup>(2)</sup> This parameter is ensured by design and/or characterization and is not tested in production.



## **Electrical Characteristics (continued)**

The following specifications apply for  $V_A$  = 2.7 V to 5.5 V,  $V_{REFIN}$  =  $V_A$ ,  $C_L$  = 200 pF to GND,  $f_{SCLK}$  = 30 MHz, input code range from 12 to 1011. All limits are at  $T_A$  = 25°C, unless otherwise specified.

|                     | PARAMETER                                               |                                                                 | TEST CONDITIO                                 | NS                            | MIN <sup>(1)</sup> TY | P <sup>(1)</sup> MAX | (1) UNIT         |  |
|---------------------|---------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------|-------------------------------|-----------------------|----------------------|------------------|--|
|                     |                                                         | V <sub>A</sub> = 3 V, I <sub>OUT</sub> = 20                     | 00 μΑ                                         |                               | 2.                    | 984                  |                  |  |
|                     |                                                         | V <sub>A</sub> = 3 V, I <sub>OUT</sub> = 1                      |                                               |                               | 2.                    | 934                  |                  |  |
| FSO                 | Full-scale output                                       | V <sub>A</sub> = 5 V, I <sub>OUT</sub> = 20                     |                                               |                               | 4.                    | 989                  | V                |  |
|                     |                                                         | V <sub>A</sub> = 5 V, I <sub>OUT</sub> = 1                      |                                               |                               | 4.                    | 958                  |                  |  |
|                     | Output short-circuit current                            | V <sub>A</sub> = 3 V, V <sub>OUT</sub> = 0<br>Input Code = 3FFh | ٧,                                            |                               |                       | -56                  |                  |  |
| I <sub>os</sub>     | (source)                                                | $V_A = 5 \text{ V}, V_{OUT} = 0$<br>Input Code = 3FFh           | V,                                            |                               |                       | -69                  | mA               |  |
|                     | Output short-circuit current                            | $V_A = 3 \text{ V}, V_{OUT} = 3$<br>Input Code = 000h           | ٧,                                            |                               |                       | 52                   |                  |  |
| I <sub>OS</sub>     | (sink)                                                  | V <sub>A</sub> = 5 V, V <sub>OUT</sub> = 5<br>Input Code = 000h | ٧,                                            |                               |                       | 75                   | mA               |  |
| Io                  | Continuous output current <sup>(2)</sup>                | Available on each                                               | DAC output, T <sub>MIN</sub> ≤ T <sub>A</sub> | . ≤ T <sub>MAX</sub>          |                       |                      | I1 mA            |  |
| 0                   | Maximum land conneitones                                | R <sub>L</sub> = ∞                                              |                                               |                               | 1                     | 500                  |                  |  |
| C <sub>L</sub>      | Maximum load capacitance                                | $R_L = 2 k\Omega$                                               |                                               |                               | 1                     | 500                  | — pF             |  |
| Z <sub>OUT</sub>    | DC output impedance                                     |                                                                 |                                               |                               |                       | 7.5                  | Ω                |  |
| REFERE              | NCE INPUT CHARACTERISTICS                               | S                                                               |                                               |                               |                       |                      |                  |  |
|                     | 1                                                       |                                                                 |                                               |                               |                       | 0.2                  | .,               |  |
| Input range minimum | $T_{MIN} \le T_A \le T_{MAX}$                           |                                                                 |                                               | 1                             |                       | V                    |                  |  |
| VREFIN              | Input range maximum                                     | $T_{MIN} \le T_A \le T_{MAX}$                                   |                                               |                               |                       | ,                    | / <sub>A</sub> V |  |
|                     | Input impedance                                         |                                                                 |                                               |                               |                       | 30                   | kΩ               |  |
| LOGIC IN            | NPUT CHARACTERISTICS                                    | l .                                                             |                                               |                               |                       |                      |                  |  |
| I <sub>IN</sub>     | Input current <sup>(2)</sup>                            | $T_{MIN} \le T_A \le T_{MAX}$                                   |                                               |                               |                       | :                    | <u>+</u> 1 μΑ    |  |
|                     | ·                                                       |                                                                 |                                               |                               |                       | 0.9                  |                  |  |
|                     | (0)                                                     | V <sub>A</sub> = 3 V                                            | $T_{MIN} \le T_A \le T_{MAX}$                 |                               |                       | C                    | V                |  |
| $V_{IL}$            | Input low voltage (2)                                   |                                                                 |                                               |                               |                       | 1.5                  |                  |  |
|                     |                                                         | V <sub>A</sub> = 5 V                                            | $T_{MIN} \le T_A \le T_{MAX}$                 |                               |                       | C                    | .8 V             |  |
|                     |                                                         |                                                                 |                                               |                               |                       | 1.4                  |                  |  |
|                     | (0)                                                     | V <sub>A</sub> = 3 V                                            | $T_{MIN} \le T_A \le T_{MAX}$                 |                               | 2.1                   |                      | V                |  |
| $V_{IH}$            | Input high voltage (2)                                  |                                                                 |                                               |                               |                       | 2.1                  |                  |  |
|                     |                                                         | $V_A = 5 V$                                                     | $T_{MIN} \le T_A \le T_{MAX}$                 |                               | 2.4                   |                      | V                |  |
| C <sub>IN</sub>     | Input capacitance (2)                                   | $T_{MIN} \le T_A \le T_{MAX}$                                   | IVIIIN A IVIAA                                |                               |                       |                      | 3 pF             |  |
|                     | REQUIREMENTS                                            | A IVIA                                                          |                                               |                               | 1                     |                      | I*               |  |
|                     | Supply voltage minimum                                  | $T_{MIN} \le T_A \le T_{MAX}$                                   |                                               |                               | 2.7                   |                      | V                |  |
| $V_A^{(3)}$         | Supply voltage maximum                                  | $T_{MIN} \le T_A \le T_{MAX}$                                   |                                               |                               |                       | 5                    | .5 V             |  |
|                     | 117 0                                                   | WIIV 74 WIFU                                                    | V <sub>A</sub> = 2.7 V                        |                               |                       | 350                  |                  |  |
|                     |                                                         |                                                                 | to 3.6 V                                      | $T_{MIN} \le T_A \le T_{MAX}$ |                       |                      | μA               |  |
|                     |                                                         | f <sub>SCLK</sub> = 30 MHz                                      | V <sub>A</sub> = 4.5 V                        | · IMIN - · A - · IMAX         |                       | 500                  |                  |  |
| l.                  | Normal supply current (output                           |                                                                 | to 5.5 V                                      | $T_{MIN} \le T_A \le T_{MAX}$ |                       |                      | μA               |  |
| I <sub>N</sub>      | unloaded)                                               |                                                                 | V <sub>A</sub> = 2.7 V<br>to 3.6 V            | 1000                          |                       | 330                  | μА               |  |
|                     |                                                         | f <sub>SCLK</sub> = 0 MHz                                       | V <sub>A</sub> = 4.5 V<br>to 5.5 V            |                               |                       | 460                  | μА               |  |
|                     | - ·                                                     |                                                                 | V <sub>A</sub> = 2.7 V                        |                               |                       | 0.1                  |                  |  |
|                     | Power-down supply current (output unloaded, SYNC =      | 411.55 (0)                                                      | V <sub>A</sub> = 2.7 V<br>to 3.6 V            | $T_{MIN} \le T_A \le T_{MAX}$ |                       |                      | μA               |  |
| $I_{PD}$            | (output unloaded, SYNC = DIN = 0V after PD mode loaded) | All PD Modes, (2)                                               |                                               |                               |                       | ).15                 |                  |  |
| . 5                 |                                                         | $V_A = 4.5 \text{ V}$ to 5.5 V $T_{MIN} \le T_A \le T_{MAX}$    |                                               |                               |                       | 7.10                 | . μΑ             |  |

Submit Documentation Feedback

Copyright © 2006–2016, Texas Instruments Incorporated

<sup>(3)</sup> To ensure accuracy, it is required that  $V_A$  and  $V_{REFIN}$  be well bypassed.



# **Electrical Characteristics (continued)**

The following specifications apply for  $V_A$  = 2.7 V to 5.5 V,  $V_{REFIN}$  =  $V_A$ ,  $C_L$  = 200 pF to GND,  $f_{SCLK}$  = 30 MHz, input code range from 12 to 1011. All limits are at  $T_A$  = 25°C, unless otherwise specified.

|                 | PARAMETER                                        |                              | MIN <sup>(1)</sup>                 | TYP <sup>(1)</sup>            | MAX <sup>(1)</sup> | UNIT |     |       |
|-----------------|--------------------------------------------------|------------------------------|------------------------------------|-------------------------------|--------------------|------|-----|-------|
|                 |                                                  |                              | V <sub>A</sub> = 2.7 V             |                               |                    | 1.1  |     | mW    |
|                 |                                                  | f <sub>SCLK</sub> = 30 MHz   | to 3.6 V                           | $T_{MIN} \le T_A \le T_{MAX}$ |                    |      | 1.7 | IIIVV |
|                 |                                                  | I <sub>SCLK</sub> = 30 IVITZ | V <sub>A</sub> = 4.5 V             |                               |                    | 2.5  |     | mW    |
| P <sub>N</sub>  | Normal supply power (output unloaded)            |                              | to 5.5 V                           | $T_{MIN} \le T_A \le T_{MAX}$ |                    |      | 3.6 | IIIVV |
|                 |                                                  | f OML-                       | V <sub>A</sub> = 2.7 V<br>to 3.6 V |                               |                    | 1    |     | mW    |
|                 |                                                  | f <sub>SCLK</sub> = 0 MHz    | V <sub>A</sub> = 4.5 V<br>to 5.5 V |                               |                    | 2.3  |     | mW    |
|                 | Davier davin aventy navier                       |                              | V <sub>A</sub> = 2.7 V             |                               |                    | 0.3  |     |       |
| P <sub>PD</sub> | Power-down supply power (output unloaded, SYNC = | All PD Modes, (2)            | to 3.6 V                           | $T_{MIN} \le T_A \le T_{MAX}$ |                    |      | 3.6 | μW    |
| L PD            | DIN = 0V after PD mode loaded)                   |                              | V <sub>A</sub> = 4.5 V             |                               |                    | 8.0  |     | μW    |
| loaded)         | ioaueuj                                          |                              | to 5.5 V                           | $T_{MIN} \le T_A \le T_{MAX}$ |                    |      | 5.5 | μνν   |

### 7.7 Timing Requirements

Values shown in this table are design targets and are subject to change before product release.

The following specifications apply for  $V_A$  = 2.7 V to 5.5 V,  $V_{REFIN}$  =  $V_A$ ,  $C_L$  = 200 pF to GND,  $f_{SCLK}$  = 30 MHz, input code range from 12 to 1011. All limits are at  $T_A$  = 25°C, unless otherwise specified.

|                     |                                         |                                                                           |                               | MIN <sup>(1)</sup> | TYP <sup>(1)</sup> | MAX <sup>(1)</sup> | UNIT   |
|---------------------|-----------------------------------------|---------------------------------------------------------------------------|-------------------------------|--------------------|--------------------|--------------------|--------|
|                     | 00114.6                                 |                                                                           |                               |                    | 40                 |                    |        |
| f <sub>SCLK</sub>   | SCLK frequency                          | $T_{MIN} \le T_A \le T_{MAX}$                                             |                               |                    |                    | 30                 | MHz    |
|                     |                                         | 100h to 300h code                                                         |                               |                    | 4.5                |                    |        |
| t <sub>s</sub>      | Output voltage settling time (2)        | change $R_L = 2 k\Omega$ , $C_L = 200$ pF                                 | $T_{MIN} \le T_A \le T_{MAX}$ |                    |                    | 6                  | μs     |
| SR                  | Output slew rate                        |                                                                           |                               |                    | 1                  |                    | V/µs   |
|                     | Glitch impulse                          | Code change from 200                                                      | )h to 1FFh                    |                    | 12                 |                    | nV-sec |
|                     | Digital feedthrough                     |                                                                           |                               |                    | 0.5                |                    | nV-sec |
|                     | Digital crosstalk                       |                                                                           |                               |                    | 1                  |                    | nV-sec |
|                     | DAC-to-DAC crosstalk                    |                                                                           |                               |                    | 3                  |                    | nV-sec |
|                     | Multiplying bandwidth                   | V <sub>REFIN</sub> = 2.5 V ± 0.1 V                                        | ор                            |                    | 160                |                    | kHz    |
|                     | Total harmonic distortion               | V <sub>REFIN</sub> = 2.5 V ± 0.1 V <sub>I</sub><br>input frequency = 10 k | op<br>Hz                      |                    | 70                 |                    | dB     |
|                     | Wake-up time                            | V <sub>A</sub> = 3 V                                                      |                               |                    | 6                  |                    | μsec   |
| t <sub>WU</sub>     | wake-up time                            | V <sub>A</sub> = 5 V                                                      |                               |                    | 39                 |                    | μsec   |
| 1 /f                | SCLK cycle time                         |                                                                           |                               |                    | 25                 |                    | no     |
| 1/f <sub>SCLK</sub> | SOLK cycle time                         | $T_{MIN} \le T_A \le T_{MAX}$                                             |                               | 33                 |                    |                    | ns     |
| +                   | SCLK high time                          |                                                                           |                               |                    | 7                  |                    | ne     |
| t <sub>CH</sub>     | SOLK High time                          | $T_{MIN} \le T_A \le T_{MAX}$                                             |                               | 10                 |                    |                    | ns     |
| t <sub>CL</sub>     | SCLK low Time                           |                                                                           |                               |                    | 7                  |                    | ns     |
| <sup>1</sup> CL     | SOLK IOW TIME                           | $T_{MIN} \le T_A \le T_{MAX}$                                             |                               | 10                 |                    |                    | 115    |
| +                   | SYNC set-up time prior to SCLK falling  |                                                                           |                               |                    | 4                  |                    | ns     |
| t <sub>SS</sub>     | edge                                    | $T_{MIN} \le T_A \le T_{MAX}$                                             |                               | 10                 |                    |                    | 115    |
| t                   | Data set-up time prior to SCLK falling  |                                                                           |                               |                    | 1.5                |                    | ns     |
| t <sub>DS</sub>     | edge                                    | $T_{MIN} \le T_A \le T_{MAX}$                                             |                               | 3.5                |                    |                    | 115    |
| tou                 | Data hold time after SCLK falling edge  |                                                                           |                               |                    | 1.5                |                    | ns     |
| t <sub>DH</sub>     | Data fiold time after SOLK failing edge | $T_{MIN} \le T_A \le T_{MAX}$                                             |                               | 3.5                |                    |                    | 119    |
| toron               | SCLK fall prior to rise of SYNC         |                                                                           |                               |                    | 0                  |                    | ns     |
| t <sub>CFSR</sub>   | OOLIN Idii piloi to lise di 31NO        | $T_{MIN} \le T_A \le T_{MAX}$                                             |                               | 3                  |                    |                    | 115    |

<sup>(1)</sup> Typical figures are at T<sub>J</sub> = 25°C, and represent most likely parametric norms. Test limits are specified to Tl's AOQL (Average Outgoing Quality Level).

<sup>2)</sup> This parameter is ensured by design and/or characterization and is not tested in production.



### Timing Requirements (continued)

Values shown in this table are design targets and are subject to change before product release.

The following specifications apply for  $V_A = 2.7 \text{ V}$  to 5.5 V,  $V_{REFIN} = V_A$ ,  $C_L = 200 \text{ pF}$  to GND,  $f_{SCLK} = 30 \text{ MHz}$ , input code range from 12 to 1011. All limits are at  $T_A = 25^{\circ}\text{C}$ , unless otherwise specified.

|       |                |                               | MIN <sup>(1)</sup> | TYP <sup>(1)</sup> | MAX <sup>(1)</sup> | UNIT |
|-------|----------------|-------------------------------|--------------------|--------------------|--------------------|------|
|       | CVNC high time |                               |                    | 6                  |                    |      |
| ISYNC | SYNC high time | $T_{MIN} \le T_A \le T_{MAX}$ | 10                 |                    |                    | ns   |



Figure 1. Serial Timing Diagram



Input / Output Transfer Characteristic

Submit Documentation Feedback



# 7.8 Typical Characteristics

 $V_{REF} = V_A$ ,  $f_{SCLK} = 30$  MHz,  $T_A = 25$ °C, Input Code Range from 12 to 1011, unless otherwise stated





# **Typical Characteristics (continued)**

 $V_{REF} = V_A$ ,  $f_{SCLK} = 30$  MHz,  $T_A = 25$ °C, Input Code Range from 12 to 1011, unless otherwise stated



Submit Documentation Feedback

Copyright © 2006–2016, Texas Instruments Incorporated



# **Typical Characteristics (continued)**

 $V_{REF} = V_A$ ,  $f_{SCLK} = 30$  MHz,  $T_A = 25$ °C, Input Code Range from 12 to 1011, unless otherwise stated



Copyright © 2006–2016, Texas Instruments Incorporated

Submit Documentation Feedback



# **Typical Characteristics (continued)**





Submit Documentation Feedback

Copyright © 2006–2016, Texas Instruments Incorporated



## 8 Detailed Description

#### 8.1 Overview

The DAC104S085 is fabricated on a CMOS process with an architecture that consists of switches and resistor strings that are followed by an output buffer. The reference voltage is externally applied at  $V_{REFIN}$  and is shared by all four DACs.

For simplicity, Figure 26 shows a single resistor string. This string consists of 1024 equal valued resistors with a switch at each junction of two resistors, plus a switch to ground. The code loaded into the DAC register determines which switch is closed, connecting the proper node to the amplifier. The input coding is straight binary with an ideal output voltage found in Equation 1:

$$V_{OUTA,B,C,D} = V_{REFIN} \times (D / 1024)$$

#### where

• D is the decimal equivalent of the binary code that is loaded into the DAC register. D can take on any value between 0 and 1023. This configuration ensures that the DAC is monotonic. (1)



Figure 26. DAC Resistor String

 $\label{local_constraints} \textbf{Copyright} @ 2006-2016, \textbf{Texas Instruments Incorporated} \\$ 

Submit Documentation Feedback

### 8.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

#### 8.3 Feature Description

#### 8.3.1 Output Amplifiers

The output amplifiers are rail-to-rail, providing an output voltage range of 0 V to VA when the reference is VA. All amplifiers, even rail-to-rail types, exhibit a loss of linearity as the output approaches the supply rails (0 V and VA, in this case). For this reason, linearity is specified over less than the full output range of the DAC. However, if the reference is less than VA, there is only a loss in linearity in the lowest codes. The output capabilities of the amplifier are described in *Electrical Characteristics*.

The output amplifiers are capable of driving a load of 2 k $\Omega$  in parallel with 1500 pF to ground or to  $V_A$ . The zerocode and full-scale outputs for given load currents are available in *Electrical Characteristics*.

### 8.3.2 Reference Voltage

The DAC104S085 uses a single external reference that is shared by all four channels. The reference pin, V<sub>REFIN</sub>, is not buffered and has an input impedance of 30 k $\Omega$ . TI recommends driving the  $V_{REFIN}$  by a voltage source with low output impedance. The reference voltage range is 1 V to V<sub>A</sub>, providing the widest possible output dynamic range.

#### 8.3.3 Power-On Reset

The power-on reset circuit controls the output voltages of the four DACs during power up. Upon application of power, the DAC registers are filled with zeros and the output voltages are 0 V. The outputs remain at 0 V until a valid write sequence is made to the DAC.

Submit Documentation Feedback

Copyright © 2006-2016, Texas Instruments Incorporated



#### 8.4 Device Functional Modes

#### 8.4.1 Power-Down Modes

The DAC104S085 has four power-down modes, two of which are identical. In power-down mode, the supply current drops to 20  $\mu$ A at 3 V and 30  $\mu$ A at 5 V. The DAC104S085 is set in power-down mode by setting OP1 and OP0 to 11. Because this mode powers down all four DACs, the address bits, A1 and A0, are used to select different output terminations for the DAC outputs. Setting A1 and A0 to 00 or 11 causes the outputs to be tristated (a high impedance state). While setting A1 and A0 to 01 or 10 causes the outputs to be terminated by 2.5 k $\Omega$  or 100 k $\Omega$  to ground respectively (see Table 1).

| A1 | A0 | OP1 | OP0 | OPERATING MODE |  |  |  |  |  |  |  |  |
|----|----|-----|-----|----------------|--|--|--|--|--|--|--|--|
| 0  | 0  | 1   | 1   | High-Z outputs |  |  |  |  |  |  |  |  |
| 0  | 1  | 1   | 1   | 2.5 kΩ to GND  |  |  |  |  |  |  |  |  |
| 1  | 0  | 1   | 1   | 100 kΩ to GND  |  |  |  |  |  |  |  |  |
| 1  | 1  | 1   | 1   | High-Z outputs |  |  |  |  |  |  |  |  |

**Table 1. Power-Down Modes** 

The bias generator, output amplifiers, resistor strings, and other linear circuitry are all shut down in any of the power-down modes. However, the contents of the DAC registers are unaffected when in power down. Each DAC register maintains its value prior to the DAC104S085 being powered down unless it is changed during the write sequence that instructed it to recover from power down. Minimum power consumption is achieved in the power-down mode with  $\overline{\text{SYNC}}$  and  $D_{\text{IN}}$  idled low and SCLK disabled. The time to exit power down (Wake-Up Time) is typically  $t_{\text{WU}}$  µs as stated in  $\overline{\text{Timing Requirements}}$ .

### 8.4.2 Bipolar Operation

The DAC104S085 is designed for single-supply operation and thus has a unipolar output. However, a bipolar output may be obtained with the circuit in Figure 27. This circuit provides an output voltage range of ±5 V. A rail-to-rail amplifier should be used if the amplifier supplies are limited to ±5 V.



Copyright © 2016, Texas Instruments Incorporated

Figure 27. Bipolar Operation

The output voltage of this circuit for any code is found in Equation 2 and Equation 3.

$$V_{O} = (V_{A} \times (D / 1024) \times ((R1 + R2) / R1) - V_{A} \times R2 / R1)$$

where

D is the input code in decimal form

With V<sub>A</sub> = 5 V and R1 = R2

(2)

$$V_O = (10 \times D / 1024) - 5 V$$
 (3)

A list of rail-to-rail amplifiers suitable for this application are indicated in Table 2.

|         |                  | •                   |                         |
|---------|------------------|---------------------|-------------------------|
| AMP     | PKGS             | TYP V <sub>OS</sub> | TYP I <sub>SUPPLY</sub> |
| LMC7111 | DIP-8<br>SOT23-5 | 0.9 mV              | 25 μΑ                   |
| LM7301  | SO-8<br>SOT23-5  | 0.03 mV             | 620 μΑ                  |
| LM8261  | SOT23-5          | 0.7 mV              | 1 mA                    |

Table 2. Some Rail-to-Rail Amplifiers

### 8.5 Programming

#### 8.5.1 Serial Interface

The three-wire interface is compatible with SPI, QSPI, and MICROWIRE, as well as most DSPs and operates at clock rates up to 40 MHz. See the Figure 1 for information on a write sequence.

A write sequence begins by bringing the  $\overline{SYNC}$  line low. Once  $\overline{SYNC}$  is low, the data on the D<sub>IN</sub> line is clocked into the 16-bit serial input register on the falling edges of SCLK. To avoid misclocking data into the shift register, it is critical that  $\overline{SYNC}$  not be brought low simultaneously with a falling edge of SCLK (see Figure 1). On the 16th falling clock edge, the last data bit is clocked in and the programmed function (a change in the DAC channel address, mode of operation and/or register contents) is executed. At this point the  $\overline{SYNC}$  line may be  $\underline{kept}$  low or brought high. Any data and clock pulses after the 16th falling clock edge is ignored. In either case,  $\overline{SYNC}$  must be brought high for the minimum specified time before the next write sequence is initiated with a falling edge of  $\overline{SYNC}$ .

Because the  $\overline{\text{SYNC}}$  and  $D_{\text{IN}}$  buffers draw more current when they are high, they must be idled low between write sequences to minimize power consumption.

### 8.5.2 Input Shift Register

The input shift register, Figure 28, has sixteen bits. The first two bits are address bits. They determine whether the register data is for DAC A, DAC B, DAC C, or DAC D. The address bits are followed by two bits that determine the mode of operation (writing to a DAC register without updating the outputs of all four DACs, writing to a DAC register and updating the outputs of all four DACs, writing to the register of all four DACs and updating their outputs, or powering down all four outputs). The final twelve bits of the shift register are the data bits. The data format is straight binary (MSB first, LSB last), with all 0s corresponding to an output of 0 V and all 1s corresponding to a full-scale output of  $V_{REFIN} - 1$  LSB. The contents of the serial input register are transferred to the DAC register on the sixteenth falling edge of SCLK. See Figure 1.



Figure 28. Input Register Contents

Normally, the SYNC line is kept low for at least 16 falling edges of SCLK and the DAC is updated on the 16th SCLK falling edge. However, if SYNC is brought high before the 16th falling edge, the data transfer to the shift register is aborted and the write sequence is invalid. Under this condition, the DAC register is not updated and there is no change in the mode of operation or in the DAC output voltages.

### 8.5.3 DSP and Microprocessor Interfacing

Interfacing the DAC104S085 to microprocessors and DSPs is quite simple. The following guidelines are offered to hasten the design process.



### **Programming (continued)**

#### 8.5.3.1 ADSP-2101 and ADSP2103 Interfacing

Figure 29 shows a serial interface between the DAC104S085 and the ADSP-2101 or ADSP2103. The DSP must be set to operate in the SPORT Transmit Alternate Framing Mode. It is programmed through the SPORT control register and must be configured for Internal Clock Operation, Active Low Framing and 16-bit Word Length. Transmission is started by writing a word to the Tx register after the SPORT mode has been enabled.



Figure 29. ADSP-2101 and ADSP2103 Interface

#### 8.5.3.2 80C51 and 80L51 Interface

Figure 30 shows a serial interface between the DAC104S085 and the 80C51/80L51 microcontroller. The SYNC signal comes from a bit-programmable pin on the microcontroller. The example shown in Figure 30 uses port line P3.3. This line is taken low when data is transmitted to the DAC104S085. Because the 80C51 and 80L51 transmits 8-bit bytes, only eight falling clock edges occur in the transmit cycle. To load data into the DAC, the P3.3 line must be left low after the first eight bits are transmitted. A second write cycle is initiated to transmit the second byte of data, after which port line P3.3 is brought high. The 80C51 and 80L51 transmit routine must recognize that the 80C51 and 80L51 transmits data with the LSB first while the DAC104S085 requires data with the MSB first.



Figure 30. 80C51 and 80L51 Interface

#### 8.5.3.3 68HC11 Interface

Figure 31 shows a serial interface between the DAC104S085 and the 68HC11 microcontroller. The SYNC line of the DAC104S085 is driven from a port line (PC7 in Figure 31), similar to the 80C51/80L51.

The 68HC11 must be configured with its CPOL bit as a zero and its CPHA bit as a one. This configuration causes data on the MOSI output to be valid on the falling edge of SCLK. PC7 is taken low to transmit data to the DAC. The 68HC11 transmits data in 8-bit bytes with eight falling clock edges. Data is transmitted with the MSB first. PC7 must remain low after the first eight bits are transferred. A second write cycle is initiated to transmit the second byte of data to the DAC, after which PC7 must be raised to end the write sequence.



Figure 31. 68HC11 Interface

#### 8.5.3.4 Microwire Interface

Copyright © 2006-2016, Texas Instruments Incorporated

Figure 32 shows an interface between a Microwire compatible device and the DAC104S085. Data is clocked out on the rising edges of the SK signal. As a result, the SK of the Microwire device needs to be inverted before driving the SCLK of the DAC104S085.

# **Programming (continued)**



Figure 32. Microwire Interface



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

While the simplicity of the DAC104S085 implies ease of use, it is important to recognize that the path from the reference input ( $V_{REFIN}$ ) to the VOUTs has essentially zero Power Supply Rejection Ratio (PSRR). Therefore, it is necessary to provide a noise-free supply voltage to  $V_{REFIN}$ . To use the full dynamic range of the DAC104S085, the supply pin ( $V_A$ ) and  $V_{REFIN}$  can be connected together and share the same supply voltage. Because the DAC104S085 consumes very little power, a reference source may be used as the reference input and/or the supply voltage. The advantages of using a reference source over a voltage regulator are accuracy and stability. Some low noise regulators can also be used. Listed below are a few reference and power-supply options for the DAC104S085.

#### 9.1.1 LM4130

The LM4130, with its 0.05% accuracy over temperature, is a good choice as a reference source for the DAC104S085. The 4.096-V version is useful if a 0 to 4.095-V output range is desirable or acceptable. Bypassing the LM4130 VIN pin with a 0.1-μF capacitor and the VOUT pin with a 2.2-μF capacitor improves stability and reduces output noise. The LM4130 comes in a space-saving, 5-pin SOT-23.



Copyright © 2016, Texas Instruments Incorporated

Figure 33. LM4130 as a Power Supply

### 9.1.2 LP3985

The LP3985 is a low-noise, ultra-low dropout voltage regulator with a 3% accuracy over temperature. It is a good choice for applications that do not require a precision reference for the DAC104S085. It comes in 3-V, 3.3-V, and 5-V versions, among others, and sports a low 30- $\mu$ V noise specification at low frequencies. Because low-frequency noise is relatively difficult to filter, this specification could be important for some applications. The LP3985 device comes in a space-saving, 5-pin SOT-23 and 5-bump DSBGA packages.



## **Application Information (continued)**



Copyright © 2016, Texas Instruments Incorporated

Figure 34. Using the LP3985 Regulator

An input capacitance of 1- $\mu$ F without any ESR requirement is required at the LP3985 input, while a 1- $\mu$ F ceramic capacitor with an ESR requirement of 5 m $\Omega$  to 500 m $\Omega$  is required at the output. Careful interpretation and understanding of the capacitor specification is required to ensure correct device operation.

#### 9.1.3 LP2980

The LP2980 is an ultra-low dropout regulator with a 0.5% or 1% accuracy over temperature, depending upon grade. It is available in 3-V, 3.3-V, and 5-V versions, among others.



Copyright © 2016, Texas Instruments Incorporated

Figure 35. Using the LP2980 Regulator

Like any low dropout regulator, the LP2980 requires an output capacitor for loop stability. This output capacitor must be at least 1  $\mu\text{F}$  over temperature, but values of 2.2  $\mu\text{F}$  or more provides even better performance. The ESR of this capacitor should be within the range specified in the LP2980 data sheet (SNOS733). Surface-mount solid tantalum capacitors offer a good combination of small size and ESR. Ceramic capacitors are attractive due to their small size, but, generally have ESR values that are too low for use with the LP2980. Aluminum electrolytic capacitors are typically not a good choice due to their large size and have ESR values that may be too high at low temperatures.



### 9.2 Typical Application



Copyright © 2016, Texas Instruments Incorporated

Figure 36. The LM4050 as a Power Supply

#### 9.2.1 Design Requirements

While the simplicity of the DAC104S085 implies ease of use, it is important to recognize that the path from the reference input ( $V_{REFIN}$ ) to the VOUTs has essentially zero Power Supply Rejection Ratio (PSRR). Therefore, it is necessary to provide a noise-free supply voltage to  $V_{REFIN}$ . To use the full dynamic range of the DAC104S085, the supply pin ( $V_{A}$ ) and  $V_{REFIN}$  can be connected together and share the same supply voltage. Figure 36 uses an LM4050 as a voltage reference source for the DAC104S085.

## 9.2.2 Detailed Design Procedure

Available with accuracy of 0.44%, the LM4050 shunt reference is also a good choice as a reference for the DAC104S085. It is available in 4.096-V and 5-V versions and comes in a space-saving, 3-pin SOT-23.

The minimum resistor value in the circuit of Figure 36 must be chosen so that the maximum current through the LM4050 does not exceed its 15-mA rating. The conditions for maximum current include the input voltage at its maximum, the LM4050 voltage at its minimum, and the DAC104S085 drawing zero current. The maximum resistor value must allow the LM4050 to draw more than its minimum current for regulation plus the maximum DAC104S085 current in full operation. The conditions for minimum current include the input voltage at its minimum, the LM4050 voltage at its maximum, the resistor value at its maximum due to tolerance, and the DAC104S085 draws its maximum current. Equation 4 and Equation 5 summerize these conditions.

$$R(min) = (V_{IN}(max) - V_{Z}(min)) / I_{Z}(max)$$
(4)

and

 $R(max) = (V_{IN}(min) - V_{Z}(max)) / ((I_{DAC}(max) + I_{Z}(min))$ 

where

- V<sub>Z</sub>(min) and V<sub>Z</sub>(max) are the nominal LM4050 output voltages ± the LM4050 output tolerance over temperature
- I<sub>7</sub>(max) is the maximum allowable current through the LM4050
- I<sub>Z</sub>(min) is the minimum current required by the LM4050 for proper regulation
- I<sub>DAC</sub>(max) is the maximum DAC104S085 supply current.

(5)



## **Typical Application (continued)**

### 9.2.3 Application Curves



# 10 Power Supply Recommendations

The DAC104S085 power supply should be bypassed with a  $10-\mu F$  and a  $0.1-\mu F$  capacitor as close as possible to the device with the  $0.1~\mu F$  right at the device supply pin. The  $10-\mu F$  capacitor should be a tantalum type and the  $0.1-\mu F$  capacitor must be a low ESL, low ESR type. The power supply for the DAC104S085 must only be used for analog circuits.

Submit Documentation Feedback



# 11 Layout

## 11.1 Layout Guidelines

For best accuracy and minimum noise, the printed-circuit board containing the DAC104S085 must have separate analog and digital areas. The areas are defined by the locations of the analog and digital power planes. Both of these planes should be located in the same board layer. There must be a single ground plane. A single ground plane is preferred if digital return current does not flow through the analog ground area. Frequently a single ground plane design uses a *fencing* technique to prevent the mixing of analog and digital ground current. Separate ground planes must only be used when the fencing technique is inadequate. The separate ground planes must be connected in one place, preferably near the DAC104S085. Special care is required to ensure that digital signals with fast edge rates do not pass over split ground planes. They must always have a continuous return path below their traces.

Avoid crossover of analog and digital signals and keep the clock and data lines on the component side of the board. The clock and data lines must have controlled impedances.

### 11.2 Layout Example



Figure 39. DAC104S085 Layout Example

Submit Documentation Feedback



## 12 Device and Documentation Support

#### 12.1 Device Support

#### 12.1.1 Device Nomenclature

#### 12.1.1.1 Specification Definitions

- **DIFFERENTIAL NON-LINEARITY (DNL)** is the measure of the maximum deviation from the ideal step size of 1 LSB, which is  $V_{REF} / 1024 = V_A / 1024$ .
- **DAC-to-DAC CROSSTALK** is the glitch impulse transferred to a DAC output in response to a full-scale change in the output of another DAC.
- **DIGITAL CROSSTALK** is the glitch impulse transferred to a DAC output at mid-scale in response to a full-scale change in the input register of another DAC.
- **DIGITAL FEEDTHROUGH** is a measure of the energy injected into the analog output of the DAC from the digital inputs when the DAC outputs are not updated. It is measured with a full-scale code change on the data bus.
- **FULL-SCALE ERROR** is the difference between the actual output voltage with a full scale code (3FFh) loaded into the DAC and the value of  $V_A \times 1023 / 1024$ .
- **GAIN ERROR** is the deviation from the ideal slope of the transfer function. It can be calculated from Zero and Full-Scale Errors as GE = FSE ZE, where GE is Gain error, FSE is Full-Scale Error and ZE is Zero Error.
- **GLITCH IMPULSE** is the energy injected into the analog output when the input code to the DAC register changes. It is specified as the area of the glitch in nanovolt-seconds.
- **INTEGRAL NON-LINEARITY (INL)** is a measure of the deviation of each individual code from a straight line through the input to output transfer function. The deviation of any given code from this straight line is measured from the center of that code value. The end point method is used. INL for this product is specified over a limited range.
- **LEAST SIGNIFICANT BIT (LSB)** is the bit that has the smallest value or weight of all bits in a word. This value is  $LSB = V_{REF} / 2^n$

#### where

- where V<sub>REF</sub> is the supply voltage for this product, and "n" is the DAC resolution in bits, which is 10 for the DAC104S085.
- **MAXIMUM LOAD CAPACITANCE** is the maximum capacitance that can be driven by the DAC with output stability maintained.
- **MONOTONICITY** is the condition of being monotonic, where the DAC has an output that never decreases when the input code increases.
- **MOST SIGNIFICANT BIT (MSB)** is the bit that has the largest value or weight of all bits in a word. Its value is 1/2 of  $V_A$ .
- **MULTIPLYING BANDWIDTH** is the frequency at which the output amplitude falls 3dB below the input sine wave on V<sub>RFFIN</sub> with a full-scale code loaded into the DAC.
- **POWER EFFICIENCY** is the ratio of the output current to the total supply current. The output current comes from the power supply. The difference between the supply and output currents is the power consumed by the device without a load.
- **SETTLING TIME** is the time for the output to settle to within 1/2 LSB of the final value after the input code is updated.
- **TOTAL HARMONIC DISTORTION (THD)** is the measure of the harmonics present at the output of the DACs with an ideal sine wave applied to V<sub>RFFIN</sub>. THD is measured in dB.
- **WAKE-UP TIME** is the time for the output to exit power-down mode. This is the time from the falling edge of the 16th SCLK pulse to when the output voltage deviates from the power-down voltage of 0V.



### **Device Support (continued)**

**ZERO CODE ERROR** is the output error, or voltage, present at the DAC output after a code of 000h has been entered.

#### 12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 3. Related Links

| PARTS         | PRODUCT FOLDER           | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |  |
|---------------|--------------------------|--------------|---------------------|---------------------|---------------------|--|
| DAC104S085    | Click here               | Click here   | Click here          | Click here          | Click here          |  |
| DAC104S085-Q1 | DAC104S085-Q1 Click here |              | Click here          | Click here          | Click here          |  |

### 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

Copyright © 2006-2016, Texas Instruments Incorporated

All other trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.6 Glossary

SLYZ022 — TI Glossarv.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device     | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|----------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| DAC104S085CIMM/NOPB  | ACTIVE     | VSSOP        | DGS                | 10   | 1000           | RoHS & Green | (6)<br>SN                     | Level-1-260C-UNLIM | -40 to 105   | X68C                    | Samples |
| DAC104S085CIMMX/NOPB | ACTIVE     | VSSOP        | DGS                | 10   | 3500           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 105   | X68C                    | Samples |
| DAC104S085CISD/NOPB  | ACTIVE     | WSON         | DSC                | 10   | 1000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 105   | X69C                    | Samples |
| DAC104S085CISDX/NOPB | ACTIVE     | WSON         | DSC                | 10   | 4500           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 105   | X69C                    | Samples |
| DAC104S085QIMM/NOPB  | ACTIVE     | VSSOP        | DGS                | 10   | 1000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | X68Q                    | Samples |
| DAC104S085QIMMX/NOPB | ACTIVE     | VSSOP        | DGS                | 10   | 3500           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | X68Q                    | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF DAC104S085, DAC104S085-Q1:

Catalog: DAC104S085

Automotive: DAC104S085-Q1

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects



www.ti.com 9-Aug-2022

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All differisions are frominal |                 | 1                  |    |      | 1                        |                          |            |            |            |            |           | ·                |
|-------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| DAC104S085CIMM/NOPB           | VSSOP           | DGS                | 10 | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| DAC104S085CIMMX/<br>NOPB      | VSSOP           | DGS                | 10 | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| DAC104S085CISD/NOPB           | WSON            | DSC                | 10 | 1000 | 178.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q1               |
| DAC104S085CISDX/<br>NOPB      | WSON            | DSC                | 10 | 4500 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q1               |
| DAC104S085QIMM/<br>NOPB       | VSSOP           | DGS                | 10 | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| DAC104S085QIMMX/<br>NOPB      | VSSOP           | DGS                | 10 | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |



www.ti.com 9-Aug-2022



#### \*All dimensions are nominal

| All differsions are norminal |              |                 |      |      |             |            |             |  |  |  |
|------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|--|--|
| Device                       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |  |  |
| DAC104S085CIMM/NOPB          | VSSOP        | DGS             | 10   | 1000 | 210.0       | 185.0      | 35.0        |  |  |  |
| DAC104S085CIMMX/<br>NOPB     | VSSOP        | DGS             | 10   | 3500 | 367.0       | 367.0      | 35.0        |  |  |  |
| DAC104S085CISD/NOPB          | WSON         | DSC             | 10   | 1000 | 210.0       | 185.0      | 35.0        |  |  |  |
| DAC104S085CISDX/<br>NOPB     | WSON         | DSC             | 10   | 4500 | 367.0       | 367.0      | 35.0        |  |  |  |
| DAC104S085QIMM/NOPB          | VSSOP        | DGS             | 10   | 1000 | 210.0       | 185.0      | 35.0        |  |  |  |
| DAC104S085QIMMX/<br>NOPB     | VSSOP        | DGS             | 10   | 3500 | 367.0       | 367.0      | 35.0        |  |  |  |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187, variation BA.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated