

### May 2014

# **FTL75939 Configurable Reset Timer with Integrated Load Switch**

## **Features**

- Factory Programmed Reset Delay: 7.5 s
- Factory Programmed Reset Pulse: 400 ms
- Factory Customized Turn-on Time: 2.3 s
- Factory Customized Turn-off Delay: 7.3 s
- Adjustable Reset Delay Option with External Resistor
- Low I<sub>CCT</sub> Saves Power Interfacing to Low-Voltage Chips
- Off Pin Turns Off Load Switch to Maintain Battery Charge during Shipment and Inventory. Ready to use Right Out of the Box
- Input Voltage Operating Range: 1.2 V to 5.5 V
- Over-Voltage Protection: Allow Input Pins  $>$  V<sub>BAT</sub>
- Typical R<sub>ON</sub>: 21 mΩ (Typ.) at V<sub>BAT</sub>=4.5 V
- Slew Rate / Inrush Control with  $t_R$ : 2.7 ms (Typical)
- 3.8 A / 4.5 A Maximum Continuous Current (JEDEC 2S2P, No VIA / with Thermal VIA)
- Output Capacitor Discharge Function
- Zero-Second Test-Mode Enable
- Low < 0.2 µA Typical Shutdown Current
- IEC61000-4-2, , Level 4 compliant SYS\_WAKE Pin
- ESD Protected: - 8 kV HBM ESD (per JESD22-A114)
	- 10 kV HBM ESD (Pin to Pin,  $V_{BAT}$  &  $V_{OUT}$ )
	- 2 kV CDM (per JESD22-C101)

## **Applications**

Smart Phones, Tablet PCs

**Ordering Information** 

Storage, DSLR, and Portable Devices

## **Description**

The FTL75939 is both a timer for resetting a mobile device and an advanced load management switch for applications requiring a highly integrated solution.

If the mobile device is off, holding /SR0 LOW (by pressing power-on key) for 2.3 s ±20% turns on the PMIC.

As a reset timer, it has one input and one fixed delay output. It generates a fixed delay of 7.5 s ±20% by disconnecting the PMIC from the battery power supply for 400 ms ±20%. Then the load switch is turned on again to reconnect the battery to the PMIC such that PMIC goes into power-on sequence. The reset delay can be customized by connecting an external resistor to the DELAY\_ADJ pin. *Refer t[o Table 4.](#page-11-0)*

As an advanced load management switch, the FTL75939 disconnects loads powered from the DC power rail (<6 V) with stringent off-state current targets and high load capacitances (up to 200 µF). The FTL75939 consists of a slew-rate controlled low-impedance MOSFET switch (21 mΩ typical at 4.5 V) that has exceptionally low off-state current drain (<0.2 µA Typical) to facilitate compliance with standby power requirements. The slew-rate-controlled turn-on characteristic prevents inrush current and the resulting excessive voltage drop on power rails.

The low I<sub>CCT</sub> enables direct interface to lower-voltage chipsets without external translation, while maintaining low power consumption.

The device is packaged in advanced, fully green, 1.31 mm x 1.62 mm, Wafer-Level Chip-Scale Packaging (WLCSP) with backside laminate; providing excellent thermal conductivity, small footprint, and low electrical resistance for a wide application range.

## **Related Resources**

*For additional information, please contact: <http://www.fairchildsemi.com/cf/#Regional-Sales>*





**Figure 1. Typical Application with Stand Alone Switching Charger IC** 

<span id="page-1-0"></span>

**FTL75939** 

**— Configurable Reset Timer with Integrated Load Switch** 

FTL75939 - Configurable Reset Timer with Integrated Load Switch



#### **Note:**

<span id="page-2-0"></span>1. 0-Second Factory Test Mode is for t<sub>VON</sub> and t<sub>PHL1</sub> only.

Load switch disable; Hising Edge Triggered; changes ioad<br>switch from ON state to OFF state.

D3 SYS\_WAKE System wake-up input; changes load switch from OFF state Don't Care

## **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.



**Notes:** 

<span id="page-3-0"></span>2. SYS WAKE operates up to 28 V if an external resistor is attached. A value of 100 kΩ is typically recommended.

<span id="page-3-1"></span>3. Uniform temperature at bottom solder.

<span id="page-3-2"></span>4. Test conditions:  $V_{BAT}$  vs. GND and  $V_{OUT}$  vs. GND.<br>5. A 100 k $\Omega$  resistor is required between SYS WAKI

<span id="page-3-3"></span>5. A 100 kΩ resistor is required between SYS\_WAKE and USB Charger In.

## **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings.



#### **Note:**

<span id="page-3-4"></span>6. V<sub>BAT</sub> should never be allowed to float while input pins are driven.

## **Electrical Characteristics**

Unless otherwise noted,  $V_{BAT}=1.2$  to 5.5 V and T<sub>A</sub>=-40 to +85°C; typical values are at  $V_{BAT}=4.5$  V and T<sub>A</sub>=25°C.



#### **Notes:**

<span id="page-4-0"></span>7. This parameter is guaranteed by design and characterization;  $R_{ON}$  is tested with different voltage and current conditions in production.

<span id="page-4-1"></span>8. Input pins are /SR0, OFF, DSR, and SYS\_WAKE. Input pins should not be floated when VBAT is connected to the power supply.

## **AC Electrical Characteristics**

Unless otherwise noted,  $V_{BAT}=1.2$  to 5.5 V and T<sub>A</sub>=-40 to +85°C; typical values are at  $V_{BAT}=4.5$  V and T<sub>A</sub>=25°C.



**Notes:** 

<span id="page-5-0"></span>9.  $t_{ON}=t_R + t_{DOM}$ .

<span id="page-5-1"></span>10.  $t_{OFF}=t_F + t_{SD}$ .

<span id="page-5-2"></span>11. Output discharge enabled during off-state.

## **Zero-Second Factory Test Mode**

Unless otherwise noted,  $V_{BAT}=1.2$  to 5.5 V and  $T_{A}=-40$  to  $+85^{\circ}$ C; typical values are at  $V_{BAT}=4.5$  V and  $T_{A}=25^{\circ}$ C.









1000



 $C_{L} = 1 \mu F, R_{L} = 50 \Omega$ 



**Load (CL=1 µF, 10 µF, and 100 µF)** 

Figure 25. Turn-On Response (V<sub>BAT</sub>=4.5 V, C<sub>IN</sub>=10 µF, **CL=100 µF, RL=5 )** 



Figure 26. Fall Time as a Function of External Resistive Figure 27. Fall Time as a Function of External Capacitive Load (R<sub>L</sub>=5  $\Omega$ , 50  $\Omega$ , and 500  $\Omega$ )

## **Application Information**

#### **Reset Timer and Advanced Load Management**

The FTL75939 is both a reset IC and an advanced load management device. A typical application is shown in [Figure 1.](#page-1-0)

#### **Disconnect PMIC from Battery (Turn Off)**

After holding the DSR pin HIGH, changing the OFF pin from LOW to HIGH (rising edge triggered) and holding it HIGH for at least 1 ms; the FTL75939 triggers an internal counter to allow a factory-customized 7.3 s delay before turning off internal load switch. The delay is intended to allow the PMIC to complete a power-down sequence before safely disconnecting from the power supply. However, the turn-off sequence is terminated if a higher priority input is detected in t<sub>SD</sub> period *(see Resolving Input Conflicts)*.

Alternatively, after holding the DSR pin LOW, changing the OFF pin from LOW to HIGH (rising edge triggered) and holding it HIGH for at least 1 ms; the FTL75939 triggers the zero-second turn-off. Delay  $t_{SD}$  is significantly reduced to 0.6 ms to avoid the default delay to turn-off load switch  $(t_{SD})$ .

With its stringent shutdown current flow, the FTL75939 significantly reduces the current drain on a battery when the PMIC is turned off. This preserves the battery power for a longer period when a mobile device is in Shutdown Mode.

#### **Power On**

There are two methods to turn on the load switch to wake up the PMIC. When a HIGH is inserted to the SYS\_WAKE pin or when /SR0 is held LOW for > 2.3 s *(see [Figure 30\)](#page-10-0)*; the FTL75939 turns on its load switch to allow PMIC to connect to the battery. The reset feature is disabled when  $V_{\text{OUT}}$  is toggled from OFF to ON. Continuously holding /SR0 LOW does not trigger a reset event.

To enable the reset feature, /SR0 must return to HIGH such that FTL75939 resets its internal counter.

#### **Reset Timer**

During normal operation of a mobile device, if a reset operation is needed for mobile equipmen;, holding the power switch, to which /SR0 is connected and is forced LOW, for at least 7.5 s, causes the FTL75939 to cut off the supply power to PMIC for 400 ms by turning off the load switch. The FTL75939 then automatically turns on the load switch to reconnect the PMIC to battery. This forces PMIC to enter a power-on sequence.

If the power switch is released and /SR0 is returned to HIGH within 7.5 s, the FTL75939 resets its counter and  $V_{\text{OUT}}$ remains in ON state; there is no change on  $V_{\text{OUT}}$  and a reset does not occur.

#### **Power-On Reset**

When FTL75939 is connected to a battery ( $V_{BAT} \ge 1.2$  V), the part enters Power-On Reset (POR) Mode. All internal registers are reset and  $V_{\text{OUT}}$  is ON at the end of POR sequence *(se[e 0\)](#page-9-0)*.

#### **Zero-Second Factory Test Mode**

FTL75939 includes a Zero-Second Factory Test Mode to shorten the turn-on time for  $V_{\text{OUT}}$  (t<sub>VON</sub>) and timer delay before reset  $(t_{PHL1})$  for factory testing.

When  $V_{\text{OUT}}$  is OFF, the default turn-on time (t<sub>VON</sub>) is 2.3 s. If the DSR pin is LOW prior to /SR0 going LOW, the FTL75939 bypasses the 2.3 s delay and  $V_{\text{OUT}}$  changes from OFF to ON immediately.

Similiarly, default reset delay ( $t_{PHL1}$ ) is 7.5 s. If  $V_{OUT}$  is ON and the DSR pin is LOW prior to /SR0 going LOW, the FTL75939 enters Zero-Second Factory Test Mode and bypasses the default reset delay of 7.5 s;  $V_{OUT}$  is pulled from ON to OFF immediately. The reset pulse  $(t_{\text{REC1}})$  remains at 400 ms in Zero-Second Factory Test Mode.

DSR should never be left floating during normal operation.



#### Table 1.  $V_{\text{OUT}}$  and Input Conditions

#### **Notes:**

<span id="page-9-1"></span>12. X=Don't Care,  $\Box$  = Rising Edge,  $\Box$  = HIGH to LOW to HIGH.

<span id="page-9-2"></span><span id="page-9-0"></span>13. Reset delay (tPHL1) is adjustable *(se[eTable 4\)](#page-11-0)*.



**— Configurable Reset Timer with Integrated Load Switch** 

**FTL75939** 

## **Table 2. Pin Condition after POR**



#### **Note:**

14. 1=Input Logic HIGH, 0=Input Logic LOW, ON=load switch is ON state.

## **Timing Diagrams**

<span id="page-10-3"></span>



<span id="page-10-2"></span>



## <span id="page-10-0"></span>**Resolving Input Conflicts**

The FTL75939 allows multiple simultaneous inputs and can resolve conflicts based on priority level *(see [Table 3\)](#page-10-4)*. When two input pins are triggered at the same time, only the higher priority input is served and the lower priority input is ignored. The lower-priority signal must be repeated to be serviced.

### <span id="page-10-4"></span>**Table 3. Input Priority**



## <span id="page-10-1"></span>**Special Note on OFF Pin**

In the t<sub>SD</sub> period (DSR=HIGH only, see [Figure 28](#page-10-3)); if /SR0 or SYS\_WAKE is triggered when  $0 < t < t_{SD}$ , the FTL75939 exits the turn-off sequence and  $V_{\text{OUT}}$  remains in ON state. The higher priority input is served regardless of the condition of OFF pin.

To re-initiate the turn-off sequence, the OFF pins must return to LOW, then toggle from LOW to HIGH again. The same input priority applies (*[Table 3](#page-10-4)*) if DSR = HIGH.

### **Special Note on SYS\_WAKE Pin**

The SYS WAKE pin is designed and characterized to handle high voltage input: at least 20 V. Therefore, in application, a current-limiting resistor (i.e 100 kΩ) is required between SYS\_WAKE and the input signal regardless of input voltage.

### **Adjustable Reset Delay with an External Resistor and DSR**

The reset delay is adjustable by connecting a commonly available, low-power, ±5%, RoHS-compliant resistor between the DELAY\_ADJ pin and the GND pin *(see [Table](#page-11-1)  [4\)](#page-11-1)*. To disable the adjustable delay feature, DELAY\_ADJ should be tied to V<sub>BAT</sub> directly.

The reset delay is factory programmed at 7.5 s.

The additional power consumption caused by using an external resistor is negligible. The external resistor is normally disconnected and is enabled for milliseconds when /SR0 is pulled LOW.

This external adjustment feature provides a simple alternate method for controlling delay time for engineering and production at customer's location.

Fairchild can also factory program a wide range of turn-on times for  $V_{\text{OUT}}$  (t<sub>VON</sub>), timer delay before reset (t<sub>PHL1</sub>), reset timeout delay for  $V_{\text{OUT}}$  (t<sub>REC1</sub>), and load switch turn-off time  $(t<sub>OFF</sub>)$  to match customer applications. In this case, the external resistor (RADJ) can be eliminated.

For more details, contact an authorized sales representative: *[http://www.fairchildsemi.com/cf/#Regional-Sales.](http://www.fairchildsemi.com/cf/#Regional-Sales)* 

<span id="page-11-0"></span>**Table 4. Delay Adjustment vs. External Resistor** 

| <b>External Resistor</b><br>$R_{ADJ}$ (kΩ) | <b>Delay</b><br><b>Multiplier</b> | <b>Adjusted Reset</b><br>Delay t <sub>PHL1</sub> _ADJ,<br>(Seconds) ±20% |
|--------------------------------------------|-----------------------------------|--------------------------------------------------------------------------|
| Tie to GND<br>(No Resistor)                | $0.50 \times t$ <sub>PHL1</sub>   | 3.8                                                                      |
| 3.9                                        | $0.75 \times t$ PHL1              | 5.6                                                                      |
| 10                                         | 1.25 $\times$ t <sub>PHL1</sub>   | 9.4                                                                      |
| 22                                         | $1.50 \times t$ PHL1              | 11.3                                                                     |
| 47                                         | $1.75 \times t$ PHL1              | 13.1                                                                     |
| 120                                        | $2.00 \times t$ PHL1              | 15.0                                                                     |
| Tie to V <sub>BAT</sub><br>(No Resistor)   | $1.00 \times t$ PHL1              | 7.5                                                                      |

## **IntelliMAX™ Switch Inside the FTL75939**

### **Input Capacitor**

The IntelliMAX™ switch inside the reset timer doesn't require an input capacitor. To reduce device inrush current, a 0.1  $\mu$ F ceramic capacitor, C<sub>IN</sub>, is recommended close to the  $V_{BAT}$  pin. A higher value of  $C_{IN}$  can be used to reduce the voltage drop experienced as the switch is turned on into a large capacitive load.

## **Output Capacitor**

While the load switch works without an output capacitor; if parasitic board inductance forces  $V_{\text{OUT}}$  below GND when switching off, a 0.1  $\mu$ F capacitor, C<sub>OUT</sub>, should be placed between  $V_{\text{OUT}}$  and GND.

### **Fall Time**

Device output fall time can be calculated based on the RC constant of the external components, as follows:

$$
t_F = R_L \times C_L \times 2.2 \tag{1}
$$

where  $t_F$  is 90% to 10% fall time;  $R_L$  is output load; and  $C_L$ is output capacitor.

The same equation works for a device with a pull-down output resistor. RL is replaced by a parallel connected pull-down and an external output resistor combination, calculated as:

$$
t_F = \frac{R_L \times R_{\rho D}}{R_L + R_{\rho D}} \times C_L \times 2.2
$$
 (2)

where  $t_F$  is 90% to 10% fall time; R<sub>L</sub> is output load;  $R_{PD}=65 \Omega$  is output pull-down resistor; and C<sub>L</sub> is the output capacitor.

### **Resistive Output Load**

If resistive output load is missing, the IntelliMAX switch without a pull-down output resistor does not discharge the output voltage. Output voltage drop depends, in that case, mainly on external device leaks.

## **Application Specifics**

<span id="page-11-1"></span>At maximum operational voltage ( $V_{BAT}=5.5$  V), device inrush current might be higher than expected. Spike current should be taken into account if  $V<sub>BAT</sub>>5$  V and the output capacitor is much larger than the input capacitor. Input current IBAT can be calculated as:

$$
I_{\text{BAT}}(t) \approx \frac{V_{\text{OUT}}(t)}{R_{\text{LOAD}}} + (C_{\text{LOAD}} - C_{\text{N}}) \frac{dV_{\text{OUT}}(t)}{dt}
$$
(3)

where switch and wire resistances are neglected and capacitors are assumed ideal.

Estimating  $V_{\text{OUT}}(t) = V_{\text{BAT}}/10$  and using experimental formula for slew rate ( $dV_{OUT}(t)/dt$ ), spike current can be written as:

$$
\max(I_{\text{BAT}}) = \frac{V_{\text{BAT}}}{10R_{\text{LOAD}}} + (C_{\text{LOAD}} - C_N)(0.05V_{\text{BAT}} - 0.255)
$$
(4)

where supply voltage  $V_{BAT}$  is in volts; capacitances are in micro farads; and resistance is in ohms.

Example: If  $V_{BAT}=5.5 V$ ,  $C_{LOAD}=100 \mu F$ ,  $C_{IN}=10 \mu F$ , and  $R_{\text{LOAD}}$ =50  $\Omega$ ; calculate the spike current by:

$$
\max(l_{\text{BAT}}) = \frac{5.5}{10 \times 50} + (100 - 10)(0.05 \times 5.5 - 0.255)A = 1.8A
$$

Maximum spike current is 1.8 A, while average ramp-up current is:

$$
I_{\text{BAT}}(t) \approx \frac{V_{\text{OUT}}(t)}{R_{\text{LOAD}}} + (C_{\text{LOAD}} - C_{\text{IN}}) \frac{dV_{\text{BAT}}(t)}{dt}
$$

$$
\approx 2.75/50 + 100 \times 0.0022 = 0.275A
$$

## **Output Discharge**

The device contains a  $R_{PD}=65 \Omega$  on-chip pull-down resistor for quick output discharge. The resistor is activated when the switch is turned off.

## **Recommended Layout**

For best thermal performance and minimal inductance and parasitic effects, keeping the input and output traces short and capacitors as close to the device as possible is recommended. Additional recommended layout considerations include:

- A1, A2, and A3 are interconnected at PCB, as close to the landing pad as possible.
- B1, B2, and B3 are interconnected at PCB, as close to the landing pad as possible.
- C1 (GND) is connected to GND plane of PCB.
- Reserve a pad for capacitor connection  $(C1)$  between  $V_{BAT}$  and GND, if no input capacitor is planned.
- Reserve a pad for capacitor connection (C2) between V<sub>OUT</sub> and GND, if no output capacitor is planned.
- Use a dedicated  $V_{\text{OUT}}$  or  $V_{\text{BAT}}$  plane to improve thermal dissipation.



**Figure 32. Sample Layout** 





*Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.* 

*Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: [http://www.fairchildsemi.com/dwg/UC/UC012AC.pdf.](http://www.fairchildsemi.com/dwg/UC/UC012AC.pdf)* 

*For current packing container specifications, visit Fairchild Semiconductor's online packaging area: [http://www.fairchildsemi.com/packing\\_dwg/PKG-UC012AC.pdf.](http://www.fairchildsemi.com/packing_dwg/PKG-UC012AC.pdf)* 



#### **TRADEMARKS**

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.



F-PFST **FRFET®** Global Power Resource GreenBridge™ Green FPSTM Green FPS™ e-Series™ Gmax™ **GTOTM** IntelliMAX™ **ISOPLANARTM** Making Small Speakers Sound Louder and Better<sup>T</sup> MegaBuck™ **MICROCOUPLER™** MicroFET<sup>1</sup> MicroPak™ MicroPak2™ MillerDrive<sup>™</sup> MotionMax<sup>™</sup> mWSaver OptoHiT<sup>1</sup> OPTOLOGIC® OPTOPI ANAR®

PowerTrench<sup>®</sup> PowerXS<sup>™</sup> Programmable Active Droop™ QFET QS<sub>TM</sub> Quiet Series™ RapidConfigure™ Saving our world, 1mW/W/kW at a time™ SignalWise™ SmartMax™ **SMART START™** Solutions for Your Success™ **SPM** STEALTH™ SuperFET® SuperSOT<sup>TM</sup>-3 SuperSOT<sup>™</sup>-6 SuperSOT<sup>M</sup>-8 SupreMOS® SyncFET™ Sync-Lock™

## **E**SYSTEM **TinyBoost**® **TinyBuck®**

TinyCalc™ TinyLogic® **TINYOPTOM** TinyPower™ TinyPWM™ TinyWire™ TranSiC™ TriFault Detect<sup>™</sup> TRUECURRENT<sup>®\*</sup> µSerDes™  $\mu$ 

Ser **UHC Ultra FRFET™** UniFET<sup>™</sup> **VCX™** VisualMax<sup>™</sup> VoltagePlus™ **XS™** 仙童™

\* Trademarks of System General Corporation, used under license by Fairchild Semiconductor.

#### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN: NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein

- 1. Life support devices or systems are devices or systems which. (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### **ANTI-COUNTERFEITING POLICY**

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### **PRODUCT STATUS DEFINITIONS**



**Rev. 168** 

**FTL75939** 

**— Configurable Reset Timer with Integrated Load Switch** 

FTL75939 — Configurable Reset Timer with Integrated Load Switch