### Freescale Semiconductor Data Sheet: Technical Data Document Number: MPC5602D Rev. 6, 01/2013 ### **MPC5602D** 100 LQFP 14 mm x 14 mm 64 LQFP 10 mm x 10 mm # MPC5602D Microcontroller Data Sheet - Single issue, 32-bit CPU core complex (e200z0h) - Compliant with the Power Architecture<sup>®</sup> embedded category - Includes an instruction set enhancement allowing variable length encoding (VLE) for code size footprint reduction. With the optional encoding of mixed 16-bit and 32-bit instructions, it is possible to achieve significant code size footprint reduction. - Up to 256 KB on-chip Code Flash supported with Flash controller and ECC - 64 KB on-chip Data Flash with ECC - Up to 16 KB on-chip SRAM with ECC - Interrupt controller (INTC) with multiple interrupt vectors, including 20 external interrupt sources and 18 external interrupt/wakeup sources - Frequency modulated phase-locked loop (FMPLL) - Crossbar switch architecture for concurrent access to peripherals, Flash, or SRAM from multiple bus masters - Boot assist module (BAM) supports internal Flash programming via a serial link (CAN or SCI) - Timer supports input/output channels providing a range of 16-bit input capture, output compare, and pulse width modulation functions (eMIOS-lite) - Up to 33 channel 12-bit analog-to-digital converter (ADC) - 2 serial peripheral interface (DSPI) modules - 3 serial communication interface (LINFlex) modules - LINFlex 1 and 2: Master capable - LINFlex 0: Master capable and slave capable; connected to eDMA - 1 enhanced full CAN (FlexCAN) module with configurable buffers - Up to 79 configurable general purpose pins supporting input and output operations (package dependent) - Real Time Counter (RTC) with clock source from 128 kHz or 16 MHz internal RC oscillator supporting autonomous wakeup with 1 ms resolution with max timeout of 2 seconds - Up to 4 periodic interrupt timers (PIT) with 32-bit counter resolution - 1 System Timer Module (STM) - Nexus development interface (NDI) per IEEE-ISTO 5001-2003 Class 1 standard - Device/board boundary Scan testing supported with per Joint Test Action Group (JTAG) of IEEE (IEEE 1149.1) - On-chip voltage regulator (VREG) for regulation of input supply for all internal levels This document contains information on a new product. Specifications and information herein are subject to change without notice. © Freescale Semiconductor, Inc., 2009-2013. All rights reserved. # **Table of Contents** | 4 | laster - | direction 0 | | 440 5 | Name and the second sec | |---|----------|-----------------------------------------------------------|---|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 1.1 | duction | | | Power consumption | | | | | | | Flash memory electrical characteristics | | _ | 1.2 | Description | | | .11.1 Program/Erase characteristics | | 2 | | k diagram4 | | | .11.2 Flash power supply DC characteristics 4 | | 3 | | kage pinouts and signal descriptions | | | .11.3 Start-up/Switch-off timings | | | 3.1 | Package pinouts | | | Electromagnetic compatibility (EMC) characteristics 4 | | | 3.2 | Pad configuration during reset phases | | 4 | .12.1 Designing hardened software to avoid | | | 3.3 | Voltage supply pins | | | noise problems4 | | | 3.4 | Pad types | | 4 | .12.2 Electromagnetic interference (EMI) 40 | | | 3.5 | System pins | | 4 | .12.3 Absolute maximum ratings (electrical sensitivity)4 | | | 3.6 | Functional ports | | 4.13 F | ast external crystal oscillator (4 to 16 MHz) electrical | | 4 | Elect | trical characteristics | | С | haracteristics | | | 4.1 | Introduction | | | MPLL electrical characteristics 5 | | | 4.2 | Parameter classification | | | ast internal RC oscillator (16 MHz) electrical | | | 4.3 | NVUSRO register | | | haracteristics | | | | 4.3.1 NVUSRO[PAD3V5V] field description | | 4.16 S | Slow internal RC oscillator (128 kHz) electrical | | | | 4.3.2 NVUSRO[OSCILLATOR_MARGIN] field | | | haracteristics | | | | description | | 4.17 A | ADC electrical characteristics | | | | 4.3.3 NVUSRO[WATCHDOG_EN] field description22 | | | .17.1 Introduction | | | 4.4 | Absolute maximum ratings | | | .17.2 Input impedance and ADC accuracy 5 | | | 4.5 | Recommended operating conditions | | | .17.3 ADC electrical characteristics | | | 4.6 | Thermal characteristics | | | On-chip peripherals | | | | 4.6.1 Package thermal characteristics | | | .18.1 Current consumption | | | | 4.6.2 Power considerations | | | .18.2 DSPI characteristics | | | 4.7 | I/O pad electrical characteristics | | | .18.3 JTAG characteristics | | | 4.7 | 4.7.1 I/O pad types | 5 | | ge characteristics | | | | 4.7.2 I/O input DC characteristics | 5 | | Package mechanical data | | | | | | | 5.1.1 100 LQFP | | | | 4.7.3 I/O output DC characteristics | | | 5.1.2 64 LQFP | | | | 4.7.4 Output pin transition times | _ | | | | | 4.0 | 4.7.5 I/O pad current specification | 6 | | ng information | | | 4.8 | RESET electrical characteristics | 1 | Docum | ent revision history | | | 4.9 | Power management electrical characteristics | | | | | | | 4.9.1 Voltage regulator electrical characteristics 37 | | | | | | | 4.9.2 Low voltage detector electrical characteristics .40 | | | | ### 1 Introduction #### 1.1 Document overview This document describes the device features and highlights the important electrical and physical characteristics. ### 1.2 Description These 32-bit automotive microcontrollers are a family of system-on-chip (SoC) devices designed to be central to the development of the next wave of central vehicle body controller, smart junction box, front module, peripheral body, door control and seat control applications. This family is one of a series of next-generation integrated automotive microcontrollers based on the Power Architecture technology and designed specifically for embedded applications. The advanced and cost-efficient e200z0h host processor core of this automotive controller family complies with the Power Architecture technology and only implements the VLE (variable-length encoding) APU (auxiliary processing unit), providing improved code density. It operates at speeds of up to 48 MHz and offers high performance processing optimized for low power consumption. It capitalizes on the available development infrastructure of current Power Architecture devices and is supported with software drivers, operating systems and configuration code to assist with the user's implementations. The device platform has a single level of memory hierarchy and can support a wide range of on-chip static random access memory (SRAM) and internal flash memory. **Device Feature** MPC5601DxLH MPC5601DxLL MPC5602DxLL MPC5602DxLH CPU e200z0h Execution speed Static - up to 48 MHz 128 KB 256 KB Code flash memory Data flash memory 64 KB (4 × 16 KB) SRAM 12 KB 16 KB eDMA 16 ch ADC (12-bit) 16 ch 33 ch 16 ch 33 ch CTU 16 ch Total timer I/O1 14 ch, 16-bit 28 ch, 16-bit 14 ch, 16-bit 28 ch, 16-bit eMIOS Type X<sup>2</sup> 5 ch 5 ch 2 ch 2 ch Type Y<sup>3</sup> 9 ch 9 ch Type G<sup>4</sup> 7 ch 7 ch 7 ch 7 ch • Type H<sup>5</sup> 7 ch 7 ch 4 ch 4 ch SCI (LINFlex) 3 SPI (DSPI) 2 CAN (FlexCAN) 1 GPIO<sup>6</sup> 79 79 45 45 Table 1. MPC5602D device comparison MPC5602D Microcontroller Data Sheet, Rev. 6 #### **Block diagram** Table 1. MPC5602D device comparison (continued) | Feature | Device | | | | | | | | |---------|-------------|----------------------------|---------|-------------|--|--|--|--| | reature | MPC5601DxLH | MPC5601DxLL MPC5602DxLH MP | | MPC5602DxLL | | | | | | Debug | | JTAG | | | | | | | | Package | 64 LQFP | 100 LQFP | 64 LQFP | 100 LQFP | | | | | Refer to eMIOS chapter of device reference manual for information on the channel configuration and functions. # 2 Block diagram Figure 1 shows a top-level block diagram of the MPC5602D device series. <sup>&</sup>lt;sup>2</sup> Type X = MC + MCB + OPWMT + OPWMB + OPWFMB + SAIC + SAOC <sup>&</sup>lt;sup>3</sup> Type Y = OPWMT + OPWMB + SAIC + SAOC <sup>&</sup>lt;sup>4</sup> Type G = MCB + IPWM + IPM + DAOC + OPWMT + OPWMB + OPWFMB + OPWMCB + SAIC + SAOC <sup>&</sup>lt;sup>5</sup> Type H = IPWM + IPM + DAOC + OPWMT + OPWMB + SAIC + SAOC <sup>&</sup>lt;sup>6</sup> I/O count based on multiplexing with peripherals Figure 1. MPC5602D series block diagram Table 2 summarizes the functions of all blocks present in the MPC5602D series of microcontrollers. Please note that the presence and number of blocks varies by device and package. ### Block diagram Table 2. MPC5602D series block summary | Block | Function | |-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Analog-to-digital converter (ADC) | Multi-channel, 12-bit analog-to-digital converter | | Boot assist module (BAM) | A block of read-only memory containing VLE code which is executed according to the boot mode of the device | | Clock generation module (MC_CGM) | Provides logic and control required for the generation of system and peripheral clocks | | Clock monitor unit (CMU) | Monitors clock source (internal and external) integrity | | Cross triggering unit (CTU) | Enables synchronization of ADC conversions with a timer event from the eMIOS or from the PIT | | Crossbar switch (XBAR) | Supports simultaneous connections between two master ports and three slave ports. The crossbar supports a 32-bit address bus width and a 64-bit data bus width. | | Deserial serial peripheral interface (DSPI) | Provides a synchronous serial interface for communication with external devices | | Enhanced direct memory access (eDMA) | Performs complex data transfers with minimal intervention from a host processor via "n" programmable channels. | | Enhanced modular input output system (eMIOS) | Provides the functionality to generate or measure events | | Error correction status module (ECSM) | Provides a myriad of miscellaneous control functions for the device including program-visible information about configuration and revision levels, a reset status register, wakeup control for exiting sleep modes, and optional features such as information on memory errors reported by error-correcting codes | | Flash memory | Provides non-volatile storage for program code, constants and variables | | FlexCAN (controller area network) | Supports the standard CAN communications protocol | | Frequency-modulated phase-locked loop (FMPLL) | Generates high-speed system clocks and supports programmable frequency modulation | | Internal multiplexer (IMUX) SIU subblock | Allows flexible mapping of peripheral interface on the different pins of the device | | Interrupt controller (INTC) | Provides priority-based preemptive scheduling of interrupt requests | | JTAG controller (JTAGC) | Provides the means to test chip functionality and connectivity while remaining transparent to system logic when not in test mode | | LINFlex controller | Manages a high number of LIN (Local Interconnect Network protocol) messages efficiently with a minimum of CPU load | | Mode entry module (MC_ME) | Provides a mechanism for controlling the device operational mode and mode transition sequences in all functional states; also manages the power control unit, reset generation module and clock generation module, and holds the configuration, control and status registers accessible for applications | | Non-maskable interrupt (NMI) | Handles external events that must produce an immediate response, such as power down detection | | Periodic interrupt timer (PIT) | Produces periodic interrupts and triggers | | Power control unit (MC_PCU) | Reduces the overall power consumption by disconnecting parts of the device from the power supply via a power switching device; device components are grouped into sections called "power domains" which are controlled by the PCU | ### MPC5602D Microcontroller Data Sheet, Rev. 6 Table 2. MPC5602D series block summary (continued) | Block | Function | |-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Real-time counter (RTC) | Provides a free-running counter and interrupt generation capability that can be used for timekeeping applications | | Reset generation module (MC_RGM) | Centralizes reset sources and manages the device reset sequence of the device | | Static random-access memory (SRAM) | Provides storage for program code, constants, and variables | | System integration unit lite (SIUL) | Provides control over all the electrical pad controls and up 32 ports with 16 bits of bidirectional, general-purpose input and output signals and supports up to 32 external interrupts with trigger event configuration | | System status and configuration module (SSCM) | Provides system configuration and status data (such as memory size and status, device mode and security status), device identification data, debug status port enable and selection, and bus and peripheral abort enable/disable | | System timer module (STM) | Provides a set of output compare events to support AUTOSAR (Automotive Open System Architecture) and operating system tasks | | Software watchdog timer (SWT) | Provides protection from runaway code | | Wakeup unit (WKPU) | Supports up to 18 external sources that can generate interrupts or wakeup events, of which 1 can cause non-maskable interrupt requests or wakeup events. | # 3 Package pinouts and signal descriptions # 3.1 Package pinouts The available LQFP pinouts are provided in the following figures. For pin signal descriptions, please refer to Table 5. Figure 2 shows the MPC5602D in the 100 LQFP package. Figure 2. 100 LQFP pin configuration (top view) Figure 3 shows the MPC5602D in the 64 LQFP package. Figure 3. 64 LQFP pin configuration (top view) ### 3.2 Pad configuration during reset phases All pads have a fixed configuration under reset. During the power-up phase, all pads are forced to tristate. After power-up phase, all pads are forced to tristate with the following exceptions: - PA[9] (FAB) is pull-down. Without external strong pull-up the device starts fetching from flash. - PA[8] (ABS[0]) is pull-up. - RESET pad is driven low. This is pull-up only after PHASE2 reset completion. - JTAG pads (TCK, TMS and TDI) are pull-up while TDO remains tristate. - Precise ADC pads (PB[7:4] and PD[11:0]) are left tristate (no output buffer available). - Main oscillator pads (EXTAL, XTAL) are tristate. ### 3.3 Voltage supply pins Voltage supply pins are used to provide power to the device. Two dedicated pins are used for 1.2 V regulator stabilization. Table 3. Voltage supply pin descriptions | Port nin | Function | Pin number | | | | |----------|--------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------|--|--| | Port pin | Function | 64 LQFP | 100 LQFP | | | | VDD_HV | Digital supply voltage | 7, 28, 34, 56 | 15, 37, 52, 70, 84 | | | | VSS_HV | Digital ground | 6, 8, 26, 33, 55 | 14, 16, 35, 51, 69, 83 | | | | | 1.2V decoupling pins. Decoupling capacitor must be connected between these pins and the nearest V <sub>SS_LV</sub> pin. <sup>1</sup> | 11, 23, 57 | 19, 32, 85 | | | | | 1.2V decoupling pins. Decoupling capacitor must be connected between these pins and the nearest $V_{DD\_LV}$ pin. $^1$ | 10, 24, 58 | 18, 33, 86 | | | | VDD_BV | Internal regulator supply voltage | 12 | 20 | | | A decoupling capacitor must be placed between each of the three VDD\_LV/VSS\_LV supply pairs to ensure stable voltage (see the recommended operating conditions in the device datasheet for details). ### 3.4 Pad types In the device the following types of pads are available for system pins and functional port pins: $S = Slow^1$ $M = Medium^{1/2}$ $F = Fast^{1/2}$ I = Input only with analog feature<sup>1</sup> J = Input/Output ('S' pad) with analog feature X = Oscillator ### 3.5 System pins The system pins are listed in Table 4. Table 4. System pin descriptions | Port pin | Function | I/O | Pad type | RESET | Pin number | | |----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------|---------------------------------------------|------------|----------| | Fort pin | runction | direction | rau type | configuration | 64 LQFP | 100 LQFP | | RESET | Bidirectional reset with Schmitt-Trigger characteristics and noise filter. | I/O | М | Input, weak<br>pull-up only<br>after PHASE2 | 9 | 17 | | EXTAL | Analog output of the oscillator amplifier circuit, when the oscillator is not in bypass mode. Analog input for the clock generator when the oscillator is in bypass mode. <sup>1</sup> | I/O | Х | Tristate | 27 | 36 | | XTAL | Analog input of the oscillator amplifier circuit.<br>Needs to be grounded if oscillator is used in<br>bypass mode. <sup>1</sup> | I | Х | Tristate | 25 | 34 | Refer to the relevant section of the device datasheet. MPC5602D Microcontroller Data Sheet, Rev. 6 <sup>1.</sup> See the I/O pad electrical characteristics in the device datasheet for details. <sup>2.</sup> All medium and fast pads are in slow configuration by default at reset and can be configured as fast or medium (see the PCR[SRC] description in the device reference manual). # 3.6 Functional ports The functional port pins are listed in Table 5. Table 5. Functional port pin descriptions | | | | | | | | T | Pin nı | umber | | | | |----------|--------|---------------------------------|---------------------------------------------------------------------|-----------------------------------------------|-------------------------------|-------------|------------------------|---------|----------|--|--|--| | Port pin | PCR | Alternate function <sup>1</sup> | Function | Peripheral | I/O<br>direction <sup>2</sup> | Pad<br>type | RESET<br>configuration | 64 LQFP | 100 LQFP | | | | | | Port A | | | | | | | | | | | | | PA[0] | PCR[0] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[0]<br>E0UC[0]<br>CLKOUT<br>E0UC[13]<br>WKPU[19] <sup>3</sup> | SIUL<br>eMIOS_0<br>CGL<br>eMIOS_0<br>WKPU | I/O<br>I/O<br>O<br>I/O | М | Tristate | 5 | 12 | | | | | PA[1] | PCR[1] | AF0<br>AF1<br>AF2<br>AF3<br>— | GPIO[1]<br>E0UC[1]<br>—<br>NMI <sup>4</sup><br>WKPU[2] <sup>3</sup> | SIUL<br>eMIOS_0<br>—<br>—<br>WKPU<br>WKPU | I/O<br>I/O<br>—<br>—<br>I | S | Tristate | 4 | 7 | | | | | PA[2] | PCR[2] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[2]<br>E0UC[2]<br>—<br>MA[2]<br>WKPU[3] <sup>3</sup> | SIUL<br>eMIOS_0<br>—<br>ADC<br>WKPU | I/O<br>I/O<br>—<br>O | S | Tristate | 3 | 5 | | | | | PA[3] | PCR[3] | AF0<br>AF1<br>AF2<br>AF3<br>— | GPIO[3]<br>E0UC[3]<br>—<br>CS4_0<br>EIRQ[0]<br>ADC1_S[0] | SIUL<br>eMIOS_0<br>—<br>DSPI_0<br>SIUL<br>ADC | I/O<br>I/O<br>—<br>I/O<br>I | S | Tristate | 43 | 68 | | | | | PA[4] | PCR[4] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[4]<br>E0UC[4]<br>—<br>CS0_1<br>WKPU[9] <sup>3</sup> | SIUL<br>eMIOS_0<br>—<br>DSPI_1<br>WKPU | I/O<br>I/O<br>—<br>I/O | S | Tristate | 20 | 29 | | | | | PA[5] | PCR[5] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[5]<br>E0UC[5]<br>—<br>— | SIUL<br>eMIOS_0<br>— | I/O<br>I/O<br>— | М | Tristate | 51 | 79 | | | | | PA[6] | PCR[6] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[6]<br>E0UC[6]<br>—<br>CS1_1<br>EIRQ[1] | SIUL<br>eMIOS_0<br>—<br>DSPI_1<br>SIUL | I/O<br>I/O<br>—<br>I/O<br>I | S | Tristate | 52 | 80 | | | | Table 5. Functional port pin descriptions (continued) | | | | | Peripheral | | | T<br>ıtion | Pin n | umber | |----------|---------|---------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------|--------------------------------|-------------|------------------------|---------|----------| | Port pin | PCR | Alternate function <sup>1</sup> | Function | | | Pad<br>type | RESET<br>configuration | 64 LQFP | 100 LQFP | | PA[7] | PCR[7] | AF0<br>AF1<br>AF2<br>AF3<br>— | GPIO[7]<br>E0UC[7]<br>—<br>—<br>EIRQ[2]<br>ADC1_S[1] | SIUL<br>eMIOS_0<br>—<br>—<br>SIUL<br>ADC | I/O<br>I/O<br>—<br>—<br>I | O | Tristate | 44 | 71 | | PA[8] | PCR[8] | AF0<br>AF1<br>AF2<br>AF3<br>—<br>N/A <sup>5</sup> | GPIO[8]<br>E0UC[8]<br>E0UC[14]<br>—<br>EIRQ[3]<br>ABS[0] | SIUL<br>eMIOS_0<br>eMIOS_0<br>—<br>SIUL<br>BAM | I/O<br>I/O<br>—<br>—<br>I | S | Input, weak<br>pull-up | 45 | 72 | | PA[9] | PCR[9] | AF0<br>AF1<br>AF2<br>AF3<br>N/A <sup>5</sup> | GPIO[9]<br>E0UC[9]<br>—<br>CS2_1<br>FAB | SIUL<br>eMIOS_0<br>—<br>DSPI_1<br>BAM | I/O<br>I/O<br>—<br>I/O | S | Pull-down | 46 | 73 | | PA[10] | PCR[10] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[10]<br>E0UC[10]<br>—<br>LIN2TX<br>ADC1_S[2] | SIUL<br>eMIOS_0<br>—<br>LINFlex_2<br>ADC | I/O<br>I/O<br>—<br>O | S | Tristate | 47 | 74 | | PA[11] | PCR[11] | AF0<br>AF1<br>AF2<br>AF3<br>—<br>— | GPIO[11]<br>E0UC[11]<br>—<br>EIRQ[16]<br>ADC1_S[3]<br>LIN2RX | SIUL<br>eMIOS_0<br>—<br>SIUL<br>ADC<br>LINFlex_2 | I/O<br>I/O<br>—<br>—<br>I<br>I | S | Tristate | 48 | 75 | | PA[12] | PCR[12] | AF0<br>AF1<br>AF2<br>AF3<br>— | GPIO[12] EIRQ[17] SIN_0 | SIUL SIUL DSPI_0 | I/O<br>—<br>—<br>—<br>I | S | Tristate | 22 | 31 | | PA[13] | PCR[13] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[13]<br>SOUT_0<br>—<br>CS3_1 | SIUL<br>DSPI_0<br>—<br>DSPI_1 | I/O<br>O<br>—<br>I/O | М | Tristate | 21 | 30 | | PA[14] | PCR[14] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[14]<br>SCK_0<br>CS0_0<br>E0UC[0]<br>EIRQ[4] | SIUL<br>DSPI_0<br>DSPI_0<br>eMIOS_0<br>SIUL | I/O<br>I/O<br>I/O<br>I/O | M | Tristate | 19 | 28 | Table 5. Functional port pin descriptions (continued) | | | | | Peripheral | | | r<br>ition | Pin n | umber | |----------|---------|---------------------------------|----------------------------------------------------------------|---------------------------------------------|-------------------------------|-------------|------------------------|---------|----------| | Port pin | PCR | Alternate function <sup>1</sup> | Function | | I/O<br>direction <sup>2</sup> | Pad<br>type | RESET<br>configuration | 64 LQFP | 100 LQFP | | PA[15] | PCR[15] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[15]<br>CS0_0<br>SCK_0<br>E0UC[1]<br>WKPU[10] <sup>3</sup> | SIUL<br>DSPI_0<br>DSPI_0<br>eMIOS_0<br>WKPU | I/O<br>I/O<br>I/O<br>I/O | M | Tristate | 18 | 27 | | | | | | Port | В | | | | | | PB[0] | PCR[16] | AF0<br>AF1<br>AF2 | GPIO[16]<br>CAN0TX | SIUL<br>FlexCAN_0 | I/O<br>O | М | Tristate | 14 | 23 | | | | AF3 | LIN2TX | LINFlex_2 | 0 | | | | | | PB[1] | PCR[17] | AF0<br>AF1<br>AF2<br>AF3<br>— | GPIO[17] LIN0RX WKPU[4] <sup>3</sup> CAN0RX | SIUL LINFlex_0 WKPU FlexCAN_0 | I/O<br>—<br>—<br>I<br>I | S | Tristate | 15 | 24 | | PB[2] | PCR[18] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[18]<br>LIN0TX<br>—<br>— | SIUL<br>LINFlex_0<br>— | I/O<br>O<br>— | М | Tristate | 64 | 100 | | PB[3] | PCR[19] | AF0<br>AF1<br>AF2<br>AF3<br>— | GPIO[19] WKPU[11] <sup>3</sup> LIN0RX | SIUL — — WKPU LINFlex_0 | I/O<br>—<br>—<br>—<br>—<br>I | S | Tristate | 1 | 1 | | PB[4] | PCR[20] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[20] ADC1_P[0] | SIUL<br>—<br>—<br>—<br>ADC | <br> -<br> -<br> -<br> | Ι | Tristate | 32 | 50 | | PB[5] | PCR[21] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[21] ADC1_P[1] | SIUL<br>—<br>—<br>—<br>ADC | <br> -<br> -<br> -<br> | I | Tristate | 35 | 53 | | PB[6] | PCR[22] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[22] ADC1_P[2] | SIUL<br><br><br>ADC | <br> -<br> -<br> -<br> | I | Tristate | 36 | 54 | Table 5. Functional port pin descriptions (continued) | | | | | | | | T<br>ition | Pin nı | umber | |----------|---------|---------------------------------|-------------------------------------------------|---------------------------------------|--------------------------------|-------------|------------------------|---------|----------| | Port pin | PCR | Alternate function <sup>1</sup> | Function | Peripheral | I/O<br>direction <sup>2</sup> | Pad<br>type | RESET<br>configuration | 64 LQFP | 100 LQFP | | PB[7] | PCR[23] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[23]<br>—<br>—<br>—<br>—<br>ADC1_P[3] | SIUL<br>—<br>—<br>—<br>ADC | <br> -<br> -<br> -<br> | _ | Tristate | 37 | 55 | | PB[8] | PCR[24] | AF0<br>AF1<br>AF2<br>AF3<br>— | GPIO[24] ADC1_S[4] WKPU[25] <sup>3</sup> | SIUL ADC WKPU | <br> -<br> -<br> -<br> -<br> - | - | Tristate | 30 | 39 | | PB[9] | PCR[25] | AF0<br>AF1<br>AF2<br>AF3<br>— | GPIO[25] ADC1_S[5] WKPU[26] <sup>3</sup> | SIUL ADC WKPU | <br> -<br> -<br> -<br> | _ | Tristate | 29 | 38 | | PB[10] | PCR[26] | AF0<br>AF1<br>AF2<br>AF3<br>— | GPIO[26] — — — ADC1_S[6] WKPU[8] <sup>3</sup> | SIUL ADC WKPU | I/O<br>—<br>—<br>—<br>I | J | Tristate | 31 | 40 | | PB[11] | PCR[27] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[27]<br>E0UC[3]<br>—<br>CS0_0<br>ADC1_S[12] | SIUL<br>eMIOS_0<br>—<br>DSPI_0<br>ADC | I/O<br>I/O<br>—<br>I/O | J | Tristate | 38 | 59 | | PB[12] | PCR[28] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[28]<br>E0UC[4]<br>—<br>CS1_0<br>ADC1_X[0] | SIUL<br>eMIOS_0<br>—<br>DSPI_0<br>ADC | I/O<br>I/O<br>—<br>O<br>I | J | Tristate | 39 | 61 | | PB[13] | PCR[29] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[29]<br>E0UC[5]<br>—<br>CS2_0<br>ADC1_X[1] | SIUL<br>eMIOS_0<br>—<br>DSPI_0<br>ADC | I/O<br>I/O<br>—<br>O<br>I | J | Tristate | 40 | 63 | | PB[14] | PCR[30] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[30]<br>E0UC[6]<br>—<br>CS3_0<br>ADC1_X[2] | SIUL<br>eMIOS_0<br>—<br>DSPI_0<br>ADC | I/O<br>I/O<br>—<br>O<br>I | J | Tristate | 41 | 65 | Table 5. Functional port pin descriptions (continued) | | | | | | | | T<br>ıtion | Pin n | umber | |--------------------|---------|-------------------------------|------------------------------------------------|---------------------------------------|-------------------------------|-------------|------------------------|---------|----------| | Port pin | PCR | tunction | Function | Peripheral | I/O<br>direction <sup>2</sup> | Pad<br>type | RESET<br>configuration | 64 LQFP | 100 LQFP | | PB[15] | PCR[31] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[31]<br>E0UC[7]<br>—<br>CS4_0<br>ADC1_X[3] | SIUL<br>eMIOS_0<br>—<br>DSPI_0<br>ADC | I/O<br>I/O<br>—<br>O<br>I | J | Tristate | 42 | 67 | | | | L | | Port | С | | | | | | PC[0] <sup>6</sup> | PCR[32] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[32]<br>—<br>TDI<br>— | SIUL<br>—<br>JTAGC<br>— | I/O<br>—<br>I<br>— | М | Input, weak<br>pull-up | 59 | 87 | | PC[1] <sup>6</sup> | PCR[33] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[33]<br>—<br>TDO<br>— | SIUL<br>—<br>JTAGC<br>— | I/O<br>—<br>O<br>— | F | Tristate | 54 | 82 | | PC[2] | PCR[34] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[34]<br>SCK_1<br>—<br>—<br>EIRQ[5] | SIUL<br>DSPI_1<br>—<br>—<br>SIUL | I/O<br>I/O<br>—<br>—<br>I | М | Tristate | 50 | 78 | | PC[3] | PCR[35] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[35]<br>CS0_1<br>MA[0]<br>—<br>EIRQ[6] | SIUL<br>DSPI_1<br>ADC<br>—<br>SIUL | I/O<br>I/O<br>O<br>—<br>I | S | Tristate | 49 | 77 | | PC[4] | PCR[36] | AF0<br>AF1<br>AF2<br>AF3<br>— | GPIO[36] SIN_1 EIRQ[18] | SIUL DSPI_1 SIUL | I/O<br>—<br>—<br>—<br>I | M | Tristate | 62 | 92 | | PC[5] | PCR[37] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[37]<br>SOUT_1<br>—<br>—<br>EIRQ[7] | SIUL<br>DSPI_1<br>—<br>—<br>SIUL | I/O<br>O<br>—<br>—<br>I | M | Tristate | 61 | 91 | | PC[6] | PCR[38] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[38]<br>LIN1TX<br>—<br>— | SIUL<br>LINFlex_1<br>— | I/O<br>O<br>— | S | Tristate | 16 | 25 | Table 5. Functional port pin descriptions (continued) | | | | | | | | ation | Pin nı | ımber | |----------|---------|-------------------------------|-----------------------------------------------------|-----------------------------------|---------------------------------------|-------------|------------------------|---------|----------| | Port pin | PCR | function. | Function Peripl | Peripheral | Peripheral I/O direction <sup>2</sup> | Pad<br>type | RESET<br>configuration | 64 LQFP | 100 LQFP | | PC[7] | PCR[39] | AF0<br>AF1<br>AF2<br>AF3<br>— | GPIO[39] LIN1RX WKPU[12] <sup>3</sup> | SIUL LINFlex_1 WKPU | I/O<br>—<br>—<br>—<br>I | S | Tristate | 17 | 26 | | PC[8] | PCR[40] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[40]<br>LIN2TX<br>E0UC[3]<br>— | SIUL<br>LINFlex_2<br>eMIOS_0 | I/O<br>O<br>I/O<br>— | S | Tristate | 63 | 99 | | PC[9] | PCR[41] | AF0<br>AF1<br>AF2<br>AF3<br>— | GPIO[41] E0UC[7] LIN2RX WKPU[13] <sup>3</sup> | SIUL — eMIOS_0 — LINFlex_2 WKPU | I/O<br>—<br>I/O<br>—<br>I | S | Tristate | 2 | 2 | | PC[10] | PCR[42] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[42]<br>—<br>—<br>MA[1] | SIUL<br>—<br>—<br>ADC | I/O<br>—<br>—<br>O | М | Tristate | 13 | 22 | | PC[11] | PCR[43] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[43]<br>—<br>—<br>MA[2]<br>WKPU[5] <sup>3</sup> | SIUL<br>—<br>—<br>ADC<br>WKPU | I/O<br>—<br>—<br>O<br>I | S | Tristate | _ | 21 | | PC[12] | PCR[44] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[44]<br>E0UC[12]<br>—<br>—<br>EIRQ[19] | SIUL<br>eMIOS_0<br>—<br>—<br>SIUL | I/O<br>I/O<br>—<br>—<br>I | М | Tristate | _ | 97 | | PC[13] | PCR[45] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[45]<br>E0UC[13]<br>—<br>— | SIUL<br>eMIOS_0<br>— | I/O<br>I/O<br>— | S | Tristate | _ | 98 | | PC[14] | PCR[46] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[46]<br>E0UC[14]<br>—<br>—<br>EIRQ[8] | SIUL<br>eMIOS_0<br>—<br>—<br>SIUL | I/O<br>I/O<br>—<br>—<br>I | S | Tristate | _ | 3 | | PC[15] | PCR[47] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[47]<br>E0UC[15]<br>—<br>—<br>EIRQ[20] | SIUL<br>eMIOS_0<br>—<br>—<br>SIUL | I/O<br>I/O<br>—<br>—<br>I | М | Tristate | _ | 4 | Table 5. Functional port pin descriptions (continued) | | | | | | | | T | Pin nı | umber | | | |----------|---------|---------------------------------|--------------------------------------------------|------------------------------------|--------------------------------|-------------|------------------------|---------|----------|--|--| | Port pin | PCR | Alternate function <sup>1</sup> | Function | Peripheral | I/O<br>direction <sup>2</sup> | Pad<br>type | RESET<br>configuration | 64 LQFP | 100 LQFP | | | | | Port D | | | | | | | | | | | | PD[0] | PCR[48] | AF0<br>AF1<br>AF2<br>AF3<br>— | GPIO[48] WKPU[27] <sup>3</sup> ADC1_P[4] | SIUL<br>—<br>—<br>—<br>WKPU<br>ADC | <br> -<br> -<br> -<br> - | _ | Tristate | _ | 41 | | | | PD[1] | PCR[49] | AF0<br>AF1<br>AF2<br>AF3<br>— | GPIO[49] — — — — WKPU[28] <sup>3</sup> ADC1_P[5] | SIUL WKPU ADC | <br> -<br> -<br> -<br> -<br> - | 1 | Tristate | _ | 42 | | | | PD[2] | PCR[50] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[50]<br>—<br>—<br>—<br>—<br>ADC1_P[6] | SIUL<br>—<br>—<br>—<br>ADC | <br> -<br> -<br> -<br> | I | Tristate | _ | 43 | | | | PD[3] | PCR[51] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[51] ADC1_P[7] | SIUL<br>—<br>—<br>—<br>ADC | | _ | Tristate | _ | 44 | | | | PD[4] | PCR[52] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[52]<br>—<br>—<br>—<br>—<br>ADC1_P[8] | SIUL<br>—<br>—<br>—<br>ADC | <br> -<br> -<br> -<br> - | I | Tristate | _ | 45 | | | | PD[5] | PCR[53] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[53]<br>—<br>—<br>—<br>—<br>ADC1_P[9] | SIUL<br>—<br>—<br>—<br>ADC | <br> -<br> -<br> -<br> | - | Tristate | _ | 46 | | | | PD[6] | PCR[54] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[54]<br>—<br>—<br>—<br>—<br>ADC1_P[10] | SIUL<br>—<br>—<br>—<br>ADC | <br> -<br> -<br> -<br> | I | Tristate | _ | 47 | | | | PD[7] | PCR[55] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[55]<br>—<br>—<br>—<br>—<br>ADC1_P[11] | SIUL<br>—<br>—<br>—<br>ADC | <br> -<br> -<br> -<br> | I | Tristate | _ | 48 | | | Table 5. Functional port pin descriptions (continued) | | | | | | | | Tation | Pin nı | umber | |----------|---------|---------------------------------|--------------------------------------------------|---------------------------------------|-------------------------------|-------------|------------------------|---------|----------| | Port pin | PCR | Alternate function <sup>1</sup> | Function | Peripheral | I/O<br>direction <sup>2</sup> | Pad<br>type | RESET<br>configuration | 64 LQFP | 100 LQFP | | PD[8] | PCR[56] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[56]<br>—<br>—<br>—<br>—<br>ADC1_P[12] | SIUL<br>—<br>—<br>—<br>ADC | <br> -<br> -<br> -<br> | I | Tristate | _ | 49 | | PD[9] | PCR[57] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[57] ADC1_P[13] | SIUL<br>—<br>—<br>—<br>ADC | <br> -<br> -<br> -<br> | I | Tristate | _ | 56 | | PD[10] | PCR[58] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[58]<br>—<br>—<br>—<br>ADC1_P[14] | SIUL<br>—<br>—<br>—<br>ADC | <br> -<br> -<br> -<br> | I | Tristate | _ | 57 | | PD[11] | PCR[59] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[59] ADC1_P[15] | SIUL<br>—<br>—<br>—<br>ADC | <br> -<br> -<br> - | I | Tristate | _ | 58 | | PD[12] | PCR[60] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[60]<br>CS5_0<br>E0UC[24]<br>—<br>ADC1_S[8] | SIUL<br>DSPI_0<br>eMIOS_0<br>—<br>ADC | I/O<br>O<br>I/O<br>— | J | Tristate | _ | 60 | | PD[13] | PCR[61] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[61]<br>CS0_1<br>E0UC[25]<br>—<br>ADC1_S[9] | SIUL<br>DSPI_1<br>eMIOS_0<br>—<br>ADC | I/O<br>I/O<br>I/O<br>— | J | Tristate | _ | 62 | | PD[14] | PCR[62] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[62]<br>CS1_1<br>E0UC[26]<br>—<br>ADC1_S[10] | SIUL<br>DSPI_1<br>eMIOS_0<br>—<br>ADC | I/O<br>O<br>I/O<br>—<br>I | J | Tristate | _ | 64 | | PD[15] | PCR[63] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[63]<br>CS2_1<br>E0UC[27]<br>—<br>ADC1_S[11] | SIUL<br>DSPI_1<br>eMIOS_0<br>—<br>ADC | I/O<br>O<br>I/O<br>—<br>I | J | Tristate | _ | 66 | | | | | | Port | E | | | | | Table 5. Functional port pin descriptions (continued) | | | | | | | | T | Pin nı | umber | |----------|---------|---------------------------------|--------------------------------------------------------|---------------------------------------------|-------------------------------|-------------|------------------------|---------|----------| | Port pin | PCR | Alternate function <sup>1</sup> | Function | Peripheral | I/O<br>direction <sup>2</sup> | Pad<br>type | RESET<br>configuration | 64 LQFP | 100 LQFP | | PE[0] | PCR[64] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[64]<br>E0UC[16]<br>—<br>—<br>WKPU[6] <sup>3</sup> | SIUL<br>eMIOS_0<br>—<br>—<br>WKPU | I/O<br>I/O<br>—<br>— | Ø | Tristate | _ | 6 | | PE[1] | PCR[65] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[65]<br>E0UC[17]<br>—<br>— | SIUL<br>eMIOS_0<br>— | I/O<br>I/O<br>— | М | Tristate | _ | 8 | | PE[2] | PCR[66] | AF0<br>AF1<br>AF2<br>AF3<br>— | GPIO[66]<br>E0UC[18]<br>—<br>—<br>EIRQ[21]<br>SIN_1 | SIUL<br>eMIOS_0<br>—<br>—<br>SIUL<br>DSPI_1 | I/O<br>I/O<br>—<br>—<br>I | M | Tristate | _ | 89 | | PE[3] | PCR[67] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[67]<br>E0UC[19]<br>SOUT_1<br>— | SIUL<br>eMIOS_0<br>DSPI_1<br>— | I/O<br>I/O<br>O | М | Tristate | _ | 90 | | PE[4] | PCR[68] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[68]<br>E0UC[20]<br>SCK_1<br>—<br>EIRQ[9] | SIUL<br>eMIOS_0<br>DSPI_1<br>—<br>SIUL | I/O<br>I/O<br>I/O<br>— | M | Tristate | _ | 93 | | PE[5] | PCR[69] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[69]<br>E0UC[21]<br>CS0_1<br>MA[2] | SIUL<br>eMIOS_0<br>DSPI_1<br>ADC | I/O<br>I/O<br>I/O<br>O | М | Tristate | _ | 94 | | PE[6] | PCR[70] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[70]<br>E0UC[22]<br>CS3_0<br>MA[1]<br>EIRQ[22] | SIUL<br>eMIOS_0<br>DSPI_0<br>ADC<br>SIUL | I/O<br>I/O<br>O<br>O | М | Tristate | _ | 95 | | PE[7] | PCR[71] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[71]<br>E0UC[23]<br>CS2_0<br>MA[0]<br>EIRQ[23] | SIUL<br>eMIOS_0<br>DSPI_0<br>ADC<br>SIUL | I/O<br>I/O<br>O<br>O | M | Tristate | _ | 96 | | PE[8] | PCR[72] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[72]<br>—<br>E0UC[22]<br>— | SIUL<br>—<br>eMIOS_0<br>— | I/O<br>—<br>I/O<br>— | М | Tristate | _ | 9 | Table 5. Functional port pin descriptions (continued) | | | | | | | | r<br>ition | Pin nı | umber | |---------------------|----------|---------------------------------|-------------------------------------------------------------|----------------------------------------|-------------------------------|-------------|------------------------|---------|----------| | Port pin | PCR | Alternate function <sup>1</sup> | Function | Peripheral | I/O<br>direction <sup>2</sup> | Pad<br>type | RESET<br>configuration | 64 LQFP | 100 LQFP | | PE[9] | PCR[73] | AF0<br>AF1 | GPIO[73] | SIUL | I/O | S | Tristate | _ | 10 | | | | AF2 | E0UC[23] | eMIOS_0 | I/O | | | | | | | | AF3<br>— | —<br>WKPU[7] <sup>3</sup> | —<br>WKPU | <u> </u> | | | | | | PE[10] | PCR[74] | AF0<br>AF1 | GPIO[74] | SIUL | I/O | S | Tristate | _ | 11 | | | | AF2 | CS3_1 | DSPI_1 | 0 | | | | | | | | AF3<br>— | —<br>EIRQ[10] | SIUL | <u> </u> | | | | | | PE[11] | PCR[75] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[75]<br>E0UC[24]<br>CS4_1<br>—<br>WKPU[14] <sup>3</sup> | SIUL<br>eMIOS_0<br>DSPI_1<br>—<br>WKPU | I/O<br>I/O<br>O<br>— | S | Tristate | _ | 13 | | PE[12] | PCR[76] | AF0<br>AF1<br>AF2<br>AF3<br>— | GPIO[76] ADC1_S[7] EIRQ[11] | SIUL ADC SIUL | I/O<br>—<br>—<br>—<br>I | S | Tristate | _ | 76 | | | | | | Port | Н | | | | | | PH[9] <sup>6</sup> | PCR[121] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[121]<br>—<br>TCK<br>— | SIUL<br>—<br>JTAGC<br>— | I/O<br>—<br>I<br>— | S | Input, weak<br>pull-up | 60 | 88 | | PH[10] <sup>6</sup> | PCR[122] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[122]<br>—<br>TMS<br>— | SIUL<br>—<br>JTAGC<br>— | I/O<br>—<br>—<br>— | S | Input, weak<br>pull-up | 53 | 81 | Alternate functions are chosen by setting the values of the PCR.PA bitfields inside the SIUL module. PCR.PA = 00 → AF0; PCR.PA = 01 → AF1; PCR.PA = 10 → AF2; PCR.PA = 11 → AF3. This is intended to select the output functions; to use one of the input functions, the PCR.IBE bit must be written to '1', regardless of the values selected in the PCR.PA bitfields. For this reason, the value corresponding to an input only function is reported as "—". <sup>&</sup>lt;sup>2</sup> Multiple inputs are routed to all respective modules internally. The input of some modules must be configured by setting the values of the PSMIO.PADSELx bitfields inside the SIUL module. <sup>3</sup> All WKPU pins also support external interrupt capability. See "wakeup unit" chapter of the device reference manual for further details. <sup>&</sup>lt;sup>4</sup> NMI has higher priority than alternate function. When NMI is selected, the PCR.AF field is ignored. <sup>&</sup>lt;sup>5</sup> "Not applicable" because these functions are available only while the device is booting. Refer to "BAM" chapter of the device reference manual for details. 21 ### 4 Electrical characteristics #### 4.1 Introduction This section contains electrical characteristics of the device as well as temperature and power considerations. This product contains devices to protect the inputs against damage due to high static voltages. However, it is advisable to take precautions to avoid application of any voltage higher than the specified maximum rated voltages. To enhance reliability, unused inputs can be driven to an appropriate logic voltage level ( $V_{DD}$ or $V_{SS}$ ). This can be done by the internal pull-up or pull-down, which is provided by the product for most general purpose pins. The parameters listed in the following tables represent the characteristics of the device and its demands on the system. In the tables where the device logic provides signals with their respective timing characteristics, the symbol "CC" for Controller Characteristics is included in the Symbol column. In the tables where the external system must provide signals with their respective timing characteristics to the device, the symbol "SR" for System Requirement is included in the Symbol column. #### 4.2 Parameter classification The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding, the classifications listed in Table 6 are used and the parameters are tagged accordingly in the tables where appropriate. | Classification tag | Tag description | |--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Р | Those parameters are guaranteed during production testing on each individual device. | | С | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations. | | Т | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. | | D | Those parameters are derived mainly from simulations. | Table 6. Parameter classifications #### NOTE The classification is shown in the column labeled "C" in the parameter tables where appropriate. ### 4.3 NVUSRO register Bit values in the Non-Volatile User Options (NVUSRO) Register control portions of the device configuration, namely electrical parameters such as high voltage supply and oscillator margin, as well as digital functionality (watchdog enable/disable after reset). For a detailed description of the NVUSRO register, please refer to the device reference manual. Out of reset all the functional pins except PC[0:1] and PH[9:10] are available to the user as GPIO. PC[0:1] are available as JTAG pins (TDI and TDO respectively). PH[9:10] are available as JTAG pins (TCK and TMS respectively). If the user configures these JTAG pins in GPIO mode the device is no longer compliant with IEEE 1149.1 2001. #### **Electrical characteristics** ### 4.3.1 NVUSRO[PAD3V5V] field description The DC electrical characteristics are dependent on the PAD3V5V bit value. Table 7 shows how NVUSRO[PAD3V5V] controls the device configuration. Table 7. PAD3V5V field description | Value <sup>1</sup> | Description | |--------------------|------------------------------| | 0 | High voltage supply is 5.0 V | | 1 | High voltage supply is 3.3 V | Default manufacturing value is '1'. Value can be programmed by customer in Shadow Flash. ### 4.3.2 NVUSRO[OSCILLATOR\_MARGIN] field description The fast external crystal oscillator consumption is dependent on the OSCILLATOR\_MARGIN bit value. Table 8 shows how NVUSRO[OSCILLATOR\_MARGIN] controls the device configuration. Table 8. OSCILLATOR MARGIN field description | Value <sup>1</sup> | Description | |--------------------|---------------------------------------------| | 0 | Low consumption configuration (4 MHz/8 MHz) | | 1 | High margin configuration (4 MHz/16 MHz) | <sup>&</sup>lt;sup>1</sup> Default manufacturing value is '1'. Value can be programmed by customer in Shadow Flash. ### 4.3.3 NVUSRO[WATCHDOG\_EN] field description The watchdog enable/disable configuration after reset is dependent on the WATCHDOG\_EN bit value. Table 8 shows how NVUSRO[WATCHDOG\_EN] controls the device configuration. Table 9. WATCHDOG EN field description | Value <sup>1</sup> | Description | |--------------------|----------------------| | 0 | Disable after reset) | | 1 | Enable after reset | <sup>&</sup>lt;sup>1</sup> Default manufacturing value is '1'. Value can be programmed by customer in Shadow Flash. # 4.4 Absolute maximum ratings Table 10. Absolute maximum ratings | Symbo | \l | Parameter | Conditions | Va | Unit | | |--------------------|------------|-----------------------------------------------------------------------------------------|------------|-----------------------|-----------------------|-------| | Symbo | <b>/</b> 1 | i didilietei | Conditions | Min | Max | Oiiii | | V <sub>SS</sub> | SR | Digital ground on VSS_HV pins | _ | 0 | 0 | ٧ | | V <sub>DD</sub> | | Voltage on VDD_HV pins with respect to ground ( $V_{SS}$ ) | _ | -0.3 | 6.0 | V | | V <sub>SS_LV</sub> | SR | Voltage on VSS_LV (low voltage digital supply) pins with respect to ground ( $V_{SS}$ ) | | V <sub>SS</sub> - 0.1 | V <sub>SS</sub> + 0.1 | V | MPC5602D Microcontroller Data Sheet, Rev. 6 Table 10. Absolute maximum ratings (continued) | Symbo | _ | Parameter | Conditions | Va | lue | Unit | |----------------------|----|-------------------------------------------------------------------------------------|--------------------------------------------------------|-----------------------|-----------------------|------| | Symbo | • | Faranietei | Conditions | Min | Min Max | | | V <sub>DD_BV</sub> | SR | Voltage on VDD_BV (regulator supply) pin | _ | -0.3 | 6.0 | ٧ | | | | with respect to ground (V <sub>SS</sub> ) | Relative to V <sub>DD</sub> | $V_{DD} - 0.3$ | $V_{DD} + 0.3$ | | | V <sub>SS_ADC</sub> | SR | Voltage on VSS_HV_ADC (ADC reference) pin with respect to ground (V <sub>SS</sub> ) | _ | V <sub>SS</sub> – 0.1 | V <sub>SS</sub> + 0.1 | V | | $V_{DD\_ADC}$ | SR | Voltage on VDD_HV_ADC (ADC | _ | -0.3 | 6.0 | ٧ | | | | reference) pin with respect to ground (V <sub>SS</sub> ) | Relative to V <sub>DD</sub> | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3 | | | V <sub>IN</sub> | SR | Voltage on any GPIO pin with respect to | _ | -0.3 | 6.0 | ٧ | | | | ground (V <sub>SS</sub> ) | Relative to V <sub>DD</sub> | $V_{DD} - 0.3$ | $V_{DD} + 0.3$ | | | I <sub>INJPAD</sub> | SR | Injected input current on any pin during overload condition | _ | -10 | 10 | mA | | I <sub>INJSUM</sub> | SR | Absolute sum of all injected input currents during overload condition | _ | -50 | 50 | mA | | I <sub>AVGSEG</sub> | SR | Sum of all the static I/O current within a | $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | _ | 70 | mA | | | | supply segment <sup>1</sup> | $V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ | _ | 64 | | | I <sub>CORELV</sub> | SR | Low voltage static current sink through VDD_BV | _ | _ | 150 | mA | | T <sub>STORAGE</sub> | SR | Storage temperature | _ | -55 | 150 | °C | <sup>&</sup>lt;sup>1</sup> Supply segments are described in Section 4.7.5, I/O pad current specification. #### **NOTE** Stresses exceeding the recommended absolute maximum ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification are not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. During overload conditions ( $V_{IN} > V_{DD}$ or $V_{IN} < V_{SS}$ ), the voltage on pins with respect to ground ( $V_{SS}$ ) must not exceed the recommended values. ### 4.5 Recommended operating conditions Table 11. Recommended operating conditions (3.3 V) | Symbo | ı | С | Parameter | Conditions | Va | Unit | | |---------------------------------|----|---|-----------------------------------------------------------------------------------------------|------------|-----------------------|-----------------------------------|-------| | Symbo | " | C | r ai ainetei | Conditions | Min | Max 0 3.6 1 V <sub>SS</sub> + 0.1 | Oiiit | | V <sub>SS</sub> | SR | _ | Digital ground on VSS_HV pins | _ | 0 | 0 | ٧ | | V <sub>DD</sub> <sup>1</sup> | SR | | Voltage on VDD_HV pins with respect to ground (Vss) | | 3.0 | 3.6 | V | | V <sub>SS_LV</sub> <sup>2</sup> | SR | | Voltage on VSS_LV (low voltage digital supply) pins with respect to ground (V <sub>SS</sub> ) | _ | V <sub>SS</sub> – 0.1 | V <sub>SS</sub> + 0.1 | V | #### **Electrical characteristics** Table 11. Recommended operating conditions (3.3 V) (continued) | Symbo | | С | Parameter | Conditions | Va | lue | Unit | |--------------------------------|-----------------------------------------------|---|-------------------------------------------------------------------------------------|-----------------------------|-----------------------|-----------------------|-------| | Зушьо | '1 | C | Farameter | Conditions | Min | Max | Oilit | | $V_{DD\_BV}^3$ | SR | _ | Voltage on VDD_BV pin (regulator supply) with | _ | 3.0 | 3.6 | V | | | | | respect to ground (V <sub>SS</sub> ) | Relative to V <sub>DD</sub> | V <sub>DD</sub> – 0.1 | V <sub>DD</sub> + 0.1 | | | V <sub>SS_ADC</sub> | SR | | Voltage on VSS_HV_ADC (ADC reference) pin with respect to ground (V <sub>SS</sub> ) | _ | V <sub>SS</sub> - 0.1 | V <sub>SS</sub> + 0.1 | V | | $V_{DD\_ADC}^4$ | 4 SR — Voltage on VDD_HV_ADC pin (ADC referen | | Voltage on VDD_HV_ADC pin (ADC reference) | _ | 3.0 <sup>5</sup> | 3.6 | ٧ | | | | | with respect to ground (V <sub>SS</sub> ) | Relative to V <sub>DD</sub> | V <sub>DD</sub> – 0.1 | V <sub>DD</sub> + 0.1 | | | V <sub>IN</sub> | | | Voltage on any GPIO pin with respect to ground | _ | V <sub>SS</sub> – 0.1 | _ | V | | | | | (V <sub>SS</sub> ) | Relative to V <sub>DD</sub> | _ | V <sub>DD</sub> + 0.1 | | | I <sub>INJPAD</sub> | SR | | Injected input current on any pin during overload condition | _ | -5 | 5 | mA | | I <sub>INJSUM</sub> | SR | | Absolute sum of all injected input currents during overload condition | _ | -50 | 50 | mA | | $TV_DD$ | SR | _ | V <sub>DD</sub> slope to ensure correct power up <sup>6</sup> | _ | _ | 0.25 | V/µs | | T <sub>A C-Grade</sub><br>Part | SR | _ | Ambient temperature under bias | f <sub>CPU</sub> ≤ 48 MHz | -40 | 85 | °C | | T <sub>J C-Grade</sub><br>Part | SR | | Junction temperature under bias | | -40 | 110 | | | T <sub>A V-Grade</sub><br>Part | SR | _ | Ambient temperature under bias | | -40 | 105 | | | T <sub>J V-Grade</sub><br>Part | SR | _ | Junction temperature under bias | 1 | -40 | 130 | | | T <sub>A M-Grade</sub><br>Part | SR | _ | Ambient temperature under bias | 1 | -40 | 125 | | | T <sub>J M-Grade</sub><br>Part | SR | _ | Junction temperature under bias | | -40 | 150 | | Table 12. Recommended operating conditions (5.0 V) | Symbo | ı. | C | Parameter | Conditions | Va | lue | Unit | |----------|----|---|-------------------------------|------------|-----|-----|------| | Cymbo | , | | T di diffetei | Conditions | Min | Max | | | $V_{SS}$ | SR | _ | Digital ground on VSS_HV pins | _ | 0 | 0 | ٧ | #### MPC5602D Microcontroller Data Sheet, Rev. 6 <sup>1 100</sup> nF capacitance needs to be provided between each V<sub>DD</sub>/V<sub>SS</sub> pair. 2 330 nF capacitance needs to be provided between each V<sub>DD\_LV</sub>/V<sub>SS\_LV</sub> supply pair. <sup>470</sup> nF capacitance needs to be provided between V<sub>DD\_BV</sub> and the nearest V<sub>SS\_LV</sub> (higher value may be needed depending on external regulator characteristics). $<sup>^4</sup>$ 100 nF capacitance needs to be provided between $\rm V_{DD\_ADC}/\rm V_{SS\_ADC}$ pair. <sup>&</sup>lt;sup>5</sup> Full electrical specification cannot be guaranteed when voltage drops below 3.0 V. In particular, ADC electrical characteristics and I/Os DC electrical specification may not be guaranteed. When voltage drops below V<sub>LVDHVL</sub>, device is reset. <sup>&</sup>lt;sup>6</sup> Guaranteed by device validation Table 12. Recommended operating conditions (5.0 V) (continued) | Symbo | ı | С | Parameter | Conditions | Va | lue | Unit | |---------------------------------|----|---|---------------------------------------------------------------------------------------|-----------------------------|-----------------------|-----------------------|-------| | Зушьо | 1 | C | Farameter | Conditions | Min | Max | Ullit | | V <sub>DD</sub> <sup>1</sup> | SR | _ | Voltage on VDD_HV pins with respect to ground | _ | 4.5 | 5.5 | ٧ | | | | | (V <sub>SS</sub> ) | Voltage drop <sup>2</sup> | 3.0 | 5.5 | | | V <sub>SS_LV</sub> <sup>3</sup> | SR | _ | Voltage on VSS_LV (low voltage digital supply) pins with respect to ground $(V_{SS})$ | _ | V <sub>SS</sub> – 0.1 | V <sub>SS</sub> + 0.1 | ٧ | | $V_{DD\_BV}^4$ | SR | _ | Voltage on VDD_BV pin (regulator supply) with | _ | 4.5 | 5.5 | ٧ | | | | | respect to ground (V <sub>SS</sub> ) | Voltage drop <sup>(2)</sup> | 3.0 | 5.5 | | | | | | | Relative to V <sub>DD</sub> | V <sub>DD</sub> – 0.1 | V <sub>DD</sub> + 0.1 | | | V <sub>SS_ADC</sub> | SR | _ | Voltage on VSS_HV_ADC (ADC reference) pin with respect to ground (V $_{\rm SS}$ | _ | V <sub>SS</sub> – 0.1 | V <sub>SS</sub> + 0.1 | V | | V <sub>DD_ADC</sub> 5 | SR | _ | Voltage on VDD_HV_ADC pin (ADC reference) with | _ | 4.5 | 5.5 | V | | | | | respect to ground (V <sub>SS</sub> ) | Voltage drop <sup>(2)</sup> | 3.0 | 5.5 | | | | | | | Relative to V <sub>DD</sub> | V <sub>DD</sub> – 0.1 | V <sub>DD</sub> + 0.1 | | | V <sub>IN</sub> | SR | _ | Voltage on any GPIO pin with respect to ground | _ | V <sub>SS</sub> - 0.1 | _ | ٧ | | | | | (V <sub>SS</sub> ) | Relative to V <sub>DD</sub> | _ | V <sub>DD</sub> + 0.1 | | | I <sub>INJPAD</sub> | SR | | Injected input current on any pin during overload condition | _ | <b>−</b> 5 | 5 | mA | | I <sub>INJSUM</sub> | SR | _ | Absolute sum of all injected input currents during overload condition | _ | -50 | 50 | mA | | TV <sub>DD</sub> | SR | _ | V <sub>DD</sub> slope to ensure correct power up <sup>6</sup> | _ | _ | 0.25 | V/µs | | T <sub>A C-Grade</sub><br>Part | SR | _ | Ambient temperature under bias | f <sub>CPU</sub> ≤ 48 MHz | -40 | 85 | °C | | T <sub>J C-Grade</sub><br>Part | SR | _ | Junction temperature under bias | | -40 | 110 | | | T <sub>A V-Grade</sub><br>Part | SR | _ | Ambient temperature under bias | | -40 | 105 | | | T <sub>J V-Grade</sub><br>Part | SR | _ | Junction temperature under bias | | -40 | 130 | | | T <sub>A M-Grade</sub><br>Part | SR | _ | Ambient temperature under bias | | -40 | 125 | | | T <sub>J M-Grade</sub><br>Part | SR | — | Junction temperature under bias | | -40 | 150 | | $<sup>^{1}</sup>$ 100 nF capacitance needs to be provided between each $V_{DD}/V_{SS}$ pair. Full device operation is guaranteed by design when the voltage drops below 4.5 V down to 3.6 V. However, certain analog electrical characteristics will not be guaranteed to stay within the stated limits. $<sup>^3</sup>$ 330 nF capacitance needs to be provided between each $\rm V_{DD\_LV}/\rm V_{SS\_LV}$ supply pair. <sup>4 470</sup> nF capacitance needs to be provided between V<sub>DD\_BV</sub> and the nearest V<sub>SS\_LV</sub> (higher value may be needed depending on external regulator characteristics). <sup>5 100</sup> nF capacitance needs to be provided between V<sub>DD\_ADC</sub>/V<sub>SS\_ADC</sub> pair. <sup>&</sup>lt;sup>6</sup> Guaranteed by device validation #### **NOTE** SRAM data retention is guaranteed with $V_{DD\ LV}$ not below 1.08 V. #### 4.6 Thermal characteristics ### 4.6.1 Package thermal characteristics Table 13. LQFP thermal characteristics<sup>1</sup> | Sym | bol | С | Parameter | Conditions <sup>2</sup> | | Value | Unit | |-----------------|-----|---|----------------------------------------------------|-------------------------|---------|-------|------| | $R_{\theta JA}$ | CC | D | Thermal resistance, junction-to-ambient natural | Single-layer board —1s | LQFP64 | 72.1 | °C/W | | | | | convection <sup>3</sup> | | LQFP100 | 65.2 | | | | | | | Four-layer board — 2s2p | LQFP64 | 57.3 | | | | | | | | LQFP100 | 51.8 | | | $R_{\thetaJB}$ | CC | D | Thermal resistance, junction-to-board <sup>4</sup> | Four-layer board — 2s2p | LQFP64 | 44.1 | °C/W | | | | | | | LQFP100 | 41.3 | | | $R_{\thetaJC}$ | CC | D | Thermal resistance, junction-to-case <sup>5</sup> | Single-layer board — 1s | LQFP64 | 26.5 | °C/W | | | | | | | LQFP100 | 23.9 | | | | | | | Four-layer board — 2s2p | LQFP64 | 26.2 | | | | | | | | LQFP100 | 23.7 | | | $\Psi_{JB}$ | CC | D | Junction-to-board thermal characterization | Single-layer board — 1s | LQFP64 | 41 | °C/W | | | | | parameter, natural convection | | LQFP100 | 41.6 | | | | | | | Four-layer board — 2s2p | LQFP64 | 43 | | | | | | | | LQFP100 | 43.4 | | | $\Psi_{JC}$ | CC | D | Junction-to-case thermal characterization | Single-layer board — 1s | LQFP64 | 11.5 | °C/W | | | | | parameter, natural convection | | LQFP100 | 10.4 | | | | | | | Four-layer board — 2s2p | LQFP64 | 11.1 | | | | | | | | LQFP100 | 10.2 | | Thermal characteristics are targets based on simulation that are subject to change per device characterization. ### 4.6.2 Power considerations The average chip-junction temperature, T<sub>I</sub>, in degrees Celsius, may be calculated using Equation 1: $<sup>^{2}</sup>$ V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, T<sub>A</sub> = -40 to 125 °C Junction-to-ambient thermal resistance determined per JEDEC JESD51-3 and JESD51-7. Thermal test board meets JEDEC specification for this package. When Greek letters are not available, the symbols are typed as R<sub>thJA</sub>. Junction-to-board thermal resistance determined per JEDEC JESD51-8. Thermal test board meets JEDEC specification for the specified package. When Greek letters are not available, the symbols are typed as R<sub>thJB</sub>. Junction-to-case at the top of the package determined using MIL-STD 883 Method 1012.1. The cold plate temperature is used for the case temperature. Reported value includes the thermal resistance of the interface layer. When Greek letters are not available, the symbols are typed as R<sub>th.IC</sub>. $$T_{J} = T_{A} + (P_{D} \times R_{\theta J A})$$ Eqn. 1 Where: $T_A$ is the ambient temperature in °C. $R_{\theta JA}$ is the package junction-to-ambient thermal resistance, in $^{\circ}\text{C/W}.$ $P_D$ is the sum of $P_{INT}$ and $P_{I/O}$ ( $P_D = P_{INT} + P_{I/O}$ ). $P_{INT}$ is the product of $I_{DD}$ and $V_{DD}$ , expressed in watts. This is the chip internal power. P<sub>I/O</sub> represents the power dissipation on input and output pins; user determined. Most of the time for the applications, $P_{I/O} < P_{INT}$ and may be neglected. On the other hand, $P_{I/O}$ may be significant, if the device is configured to continuously drive external modules and/or memories. An approximate relationship between P<sub>D</sub> and T<sub>J</sub> (if P<sub>I/O</sub> is neglected) is given by: $$P_D = K / (T_J + 273 \, ^{\circ}C)$$ Eqn. 2 Therefore, solving equations 1 and 2: $$K = P_D x (T_A + 273 °C) + R_{\theta JA} x P_D^2$$ Eqn. 3 Where: K is a constant for the particular part, which may be determined from Equation 3 by measuring $P_D$ (at equilibrium) for a known $T_{A.}$ Using this value of K, the values of $P_D$ and $P_D$ and $P_D$ may be obtained by solving equations 1 and 2 iteratively for any value of $P_D$ . ### 4.7 I/O pad electrical characteristics ### 4.7.1 I/O pad types The device provides four main I/O pad types depending on the associated alternate functions: - Slow pads—These pads are the most common pads, providing a good compromise between transition time and low electromagnetic emission. - Medium pads—These pads provide transition fast enough for the serial communication channels with controlled current to reduce electromagnetic emission. - Input only pads—These pads are associated to ADC channels (ADC\_P[X]) providing low input leakage. Medium pads can use slow configuration to reduce electromagnetic emission except for PC[1], that is medium only, at the cost of reducing AC performance. # 4.7.2 I/O input DC characteristics Table 14 provides input DC electrical characteristics as described in Figure 4. #### **Electrical characteristics** Figure 4. Input DC electrical characteristics definition Table 14. I/O input DC electrical characteristics | Symb | ol. | С | Parameter | Condit | ione <sup>1</sup> | | Value | | Unit | |---------------------------------|-----|---|-----------------------------------------|--------------------|-------------------------|---------------------|-------|----------------------|-------| | Jyiiib | OI. | J | i didilictei | Condi | Conditions | | Тур | Max | Oilit | | V <sub>IH</sub> | SR | Р | Input high level CMOS (Schmitt Trigger) | _ | - | 0.65V <sub>DD</sub> | _ | V <sub>DD</sub> +0.4 | V | | V <sub>IL</sub> | SR | Р | Input low level CMOS (Schmitt Trigger) | _ | - | -0.4 | _ | 0.35V <sub>DD</sub> | ٧ | | V <sub>HYS</sub> | CC | С | Input hysteresis CMOS (Schmitt Trigger) | _ | - | 0.1V <sub>DD</sub> | _ | _ | ٧ | | I <sub>LKG</sub> | CC | D | Digital input leakage | No injection | T <sub>A</sub> = -40 °C | _ | 2 | 200 | nA | | | | D | | on adjacent<br>pin | T <sub>A</sub> = 25 °C | _ | 2 | 200 | | | | | D | | | T <sub>A</sub> = 85 °C | _ | 5 | 300 | | | | | D | | | T <sub>A</sub> = 105 °C | _ | 12 | 500 | | | | | Р | | | T <sub>A</sub> = 125 °C | _ | 70 | 1000 | | | W <sub>FI</sub> <sup>2</sup> | SR | Р | Digital input filtered pulse | _ | - | _ | _ | 40 | ns | | W <sub>NFI</sub> <sup>(2)</sup> | SR | Р | Digital input not filtered pulse | _ | - | 1000 | | _ | ns | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified ### 4.7.3 I/O output DC characteristics The following tables provide DC characteristics for bidirectional pads: • Table 15 provides weak pull figures. Both pull-up and pull-down resistances are supported. <sup>&</sup>lt;sup>2</sup> In the range from 40 to 1000 ns, pulses can be filtered or not filtered, according to operating temperature and voltage. - Table 16 provides output driver characteristics for I/O pads when in SLOW configuration. - Table 17 provides output driver characteristics for I/O pads when in MEDIUM configuration. Table 15. I/O pull-up/pull-down DC electrical characteristics | Symb | nol | С | Parameter | Conditions <sup>1</sup> | | | Value | • | Unit | |------------------|-----|---|----------------------|----------------------------------------------------|---------------------|----|-------|-----|------| | | | J | ranancia | | | | Тур | Max | Oint | | I <sub>WPU</sub> | CC | Ρ | Weak pull-up current | $V_{IN} = V_{IL}, V_{DD} = 5.0 V \pm 10\%$ | PAD3V5V = 0 | 10 | _ | 150 | μΑ | | | | С | absolute value | | $PAD3V5V = 1^2$ | 10 | _ | 250 | | | | | Ρ | | $V_{IN} = V_{IL}, V_{DD} = 3.3 V \pm 10\%$ | PAD3V5V = 1 | 10 | _ | 150 | | | I <sub>WPD</sub> | CC | | | $V_{IN} = V_{IH}, V_{DD} = 5.0 \text{ V} \pm 10\%$ | PAD3V5V = 0 | 10 | _ | 150 | μΑ | | | | С | absolute value | | $PAD3V5V = 1^{(2)}$ | 10 | _ | 250 | | | | | Р | | $V_{IN} = V_{IH}, V_{DD} = 3.3 \text{ V} \pm 10\%$ | PAD3V5V = 1 | 10 | _ | 150 | | $<sup>^{1}</sup>$ $\,$ V $_{DD}$ = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, $T_{A}$ = -40 to 125 °C, unless otherwise specified. Table 16. SLOW configuration output buffer electrical characteristics | Sym | hol | ( | Parameter | | Conditions <sup>1</sup> | V | alue | | Unit | |-----------------|------|---|--------------------------------------|-----------|------------------------------------------------------------------------------------------|-----------------------|------|--------------------|-------| | Joyiii | iboi | J | i arameter | | Conditions | Min | Тур | Max | Oiiit | | V <sub>OH</sub> | CC | Р | Output high level SLOW configuration | Push Pull | $I_{OH} = -2$ mA,<br>$V_{DD} = 5.0$ V ± 10%, PAD3V5V = 0<br>(recommended) | 0.8V <sub>DD</sub> | | _ | V | | | | С | | | $I_{OH} = -2 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1^2$ | 0.8V <sub>DD</sub> | — | _ | | | | | С | | | $I_{OH} = -1$ mA,<br>$V_{DD} = 3.3$ V ± 10%, PAD3V5V = 1<br>(recommended) | V <sub>DD</sub> – 0.8 | _ | _ | | | V <sub>OL</sub> | CC | Р | Output low level SLOW configuration | Push Pull | $I_{OL}$ = 2 mA,<br>$V_{DD}$ = 5.0 V ± 10%, PAD3V5V = 0<br>(recommended) | _ | _ | 0.1V <sub>DD</sub> | V | | | | С | | | $I_{OL} = 2 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1^{(2)}$ | _ | — | 0.1V <sub>DD</sub> | | | | | С | | | $I_{OL}$ = 1 mA,<br>$V_{DD}$ = 3.3 V ± 10%, PAD3V5V = 1<br>(recommended) | _ | _ | 0.5 | | $<sup>\</sup>overline{}^1$ V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified Freescale Semiconductor 29 MPC5602D Microcontroller Data Sheet, Rev. 6 The configuration PAD3V5 = 1 when $V_{DD}$ = 5 V is only a transient configuration during power-up. All pads but RESET are configured in input or in high impedance state. <sup>&</sup>lt;sup>2</sup> The configuration PAD3V5 = 1 when $V_{DD}$ = 5 V is only a transient configuration during power-up. All pads but RESET are configured in input or in high impedance state. #### **Electrical characteristics** Table 17. MEDIUM configuration output buffer electrical characteristics | Crem | h al | • | Dozomotov | | Conditions <sup>1</sup> | V | alue | | Unit | |-----------------|------|---|-------------------------------------------|-----------|------------------------------------------------------------------------------------------|-----------------------|------|--------------------|------| | Sym | IDOI | C | Parameter | | Conditions | Min | Тур | Max | Unit | | V <sub>OH</sub> | CC | | Output high level<br>MEDIUM configuration | Push Pull | $I_{OH} = -3.8 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | 0.8V <sub>DD</sub> | _ | _ | V | | | | Р | | | $I_{OH} = -2$ mA,<br>$V_{DD} = 5.0$ V ± 10%, PAD3V5V = 0<br>(recommended) | 0.8V <sub>DD</sub> | _ | _ | | | | | С | | | $I_{OH} = -1 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1^2$ | 0.8V <sub>DD</sub> | _ | _ | | | | | С | | | $I_{OH} = -1$ mA,<br>$V_{DD} = 3.3$ V ± 10%, PAD3V5V = 1<br>(recommended) | V <sub>DD</sub> – 0.8 | | _ | | | | | С | | | $I_{OH} = -100 \ \mu A,$<br>$V_{DD} = 5.0 \ V \pm 10\%, \ PAD3V5V = 0$ | 0.8V <sub>DD</sub> | _ | _ | | | V <sub>OL</sub> | CC | | Output low level MEDIUM configuration | Push Pull | $I_{OL} = 3.8 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | _ | _ | 0.2V <sub>DD</sub> | V | | | | P | | | $I_{OL}$ = 2 mA,<br>$V_{DD}$ = 5.0 V ± 10%, PAD3V5V = 0<br>(recommended) | _ | | 0.1V <sub>DD</sub> | | | | | С | | | $I_{OL} = 1 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1^{(2)}$ | _ | _ | 0.1V <sub>DD</sub> | | | | | С | | | $I_{OL}$ = 1 mA,<br>$V_{DD}$ = 3.3 V ± 10%, PAD3V5V = 1<br>(recommended) | _ | _ | 0.5 | | | | | С | | | $I_{OL} = 100 \mu A,$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | _ | _ | 0.1V <sub>DD</sub> | | ### 4.7.4 Output pin transition times Table 18. Output pin transition times | Sv | mbol | C | Parameter | | Conditions <sup>1</sup> | | Value | е | Unit | |-----------------|------|---|------------------------------------------------|-------------------------|--------------------------------------------------------|-----|-------|-----|------| | | | Ŭ | Turumeer | | Conditions | Min | Тур | Max | | | t <sub>tr</sub> | СС | D | Output transition time output pin <sup>2</sup> | C <sub>L</sub> = 25 pF | $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | _ | _ | 50 | ns | | | | Τ | SLOW configuration | C <sub>L</sub> = 50 pF | | _ | _ | 100 | | | | | D | | C <sub>L</sub> = 100 pF | | _ | _ | 125 | | | | | D | | C <sub>L</sub> = 25 pF | $V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ | _ | _ | 50 | | | | | Τ | | C <sub>L</sub> = 50 pF | | _ | _ | 100 | | | | | D | | C <sub>L</sub> = 100 pF | | _ | _ | 125 | | | t <sub>tr</sub> | СС | | | C <sub>L</sub> = 25 pF | $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | _ | _ | 10 | ns | | | | Τ | pin <sup>(2)</sup><br>MEDIUM configuration | C <sub>L</sub> = 50 pF | SIUL.PCRx.SRC = 1 | _ | _ | 20 | | | | | D | | C <sub>L</sub> = 100 pF | | _ | _ | 40 | | | | | D | | C <sub>L</sub> = 25 pF | $V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ | _ | _ | 12 | | | | | Т | | C <sub>L</sub> = 50 pF | SIUL.PCRx.SRC = 1 | _ | _ | 25 | | | | | D | | C <sub>L</sub> = 100 pF | | _ | _ | 40 | | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified ### 4.7.5 I/O pad current specification The I/O pads are distributed across the I/O supply segment. Each I/O supply segment is associated to a $V_{DD}/V_{SS}$ supply pair as described in Table 19. Table 20 provides I/O consumption figures. In order to ensure device reliability, the average current of the I/O on a single segment should remain below the $I_{AVGSEG}$ maximum value. Table 19. I/O supply segment | Package | Supply segment | | | | | | | | |----------|-----------------|-----------------|-----------------|-----------------|--|--|--|--| | i ackage | 1 | 2 | 3 | 4 | | | | | | 100 LQFP | pin 16 – pin 35 | pin 37 – pin 69 | pin 70 – pin 83 | pin 84 – pin 15 | | | | | | 64 LQFP | pin 8 – pin 26 | pin 28 – pin 55 | pin 56 – pin 7 | _ | | | | | $<sup>^{2}</sup>$ C<sub>L</sub> includes device and package capacitances (C<sub>PKG</sub> < 5 pF). #### **Electrical characteristics** Table 20. I/O consumption | Symbol | | С | Parameter | Condi | tions <sup>1</sup> | | Value | | Unit | |------------------------------------|----|---|-------------------------------------|-----------------------------------------------|---------------------------------------------------|-----|-------|------|-------| | Symbol | | | Farameter | Condi | uons | Min | Тур | Max | Oiiii | | I <sub>SWTSLW</sub> ,2 | CC | D | Dynamic I/O current for SLOW | C <sub>L</sub> = 25 pF | $V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>PAD3V5V = 0 | | _ | 20 | mA | | | | | configuration | | V <sub>DD</sub> = 3.3 V ± 10%,<br>PAD3V5V = 1 | _ | _ | 16 | | | I <sub>SWTMED</sub> <sup>(2)</sup> | CC | D | Dynamic I/O current for MEDIUM | C <sub>L</sub> = 25 pF | V <sub>DD</sub> = 5.0 V ± 10%,<br>PAD3V5V = 0 | _ | _ | 29 | mA | | | | | configuration | | V <sub>DD</sub> = 3.3 V ± 10%,<br>PAD3V5V = 1 | _ | _ | 17 | | | I <sub>RMSSLW</sub> | CC | D | Root mean square | C <sub>L</sub> = 25 pF, 2 MHz | $V_{DD} = 5.0 \text{ V} \pm 10\%,$ | _ | _ | 2.3 | mA | | | | | I/O current for SLOW configuration | C <sub>L</sub> = 25 pF, 4 MHz | PAD3V5V = 0 | _ | _ | 3.2 | | | | | | | C <sub>L</sub> = 100 pF, 2 MHz | | _ | _ | 6.6 | | | | | | | C <sub>L</sub> = 25 pF, 2 MHz | $V_{DD} = 3.3 \text{ V} \pm 10\%,$ | _ | _ | 1.6 | | | | | | | C <sub>L</sub> = 25 pF, 4 MHz | PAD3V5V = 1 | _ | _ | 2.3 | | | | | | | C <sub>L</sub> = 100 pF, 2 MHz | | _ | _ | 4.7 | | | I <sub>RMSMED</sub> | CC | D | Root mean square | C <sub>L</sub> = 25 pF, 13 MHz | $V_{DD} = 5.0 \text{ V} \pm 10\%,$ | _ | _ | 6.6 | mA | | | | | I/O current for MEDIUM | C <sub>L</sub> = 25 pF, 40 MHz | PAD3V5V = 0 | _ | _ | 13.4 | | | | | | configuration | C <sub>L</sub> = 100 pF, 13 MHz | | _ | _ | 18.3 | | | | | | | C <sub>L</sub> = 25 pF, 13 MHz | $V_{DD} = 3.3 \text{ V} \pm 10\%,$ | _ | _ | 5 | | | | | | | C <sub>L</sub> = 25 pF, 40 MHz | PAD3V5V = 1 | _ | _ | 8.5 | | | | | | | C <sub>L</sub> = 100 pF, 13 MHz | | _ | _ | 11 | | | I <sub>AVGSEG</sub> | SR | D | Sum of all the static | $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ Pr}$ | AD3V5V = 0 | _ | _ | 70 | mA | | | | | I/O current within a supply segment | $V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ Pr}$ | AD3V5V = 1 | _ | _ | 65 | | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified Table 21 provides the weight of concurrent switching I/Os. In order to ensure device functionality, the sum of the weight of concurrent switching I/Os on a single segment should remain below 100%. <sup>&</sup>lt;sup>2</sup> Stated maximum values represent peak consumption that lasts only a few ns during I/O transition. Table 21. I/O weight<sup>1</sup> | | | 100 LQFF | P/64 LQFP | | | |--------|----------------------|----------|-----------|---------|--| | Pad | Weigl | nt 5 V | Weigh | t 3.3 V | | | | SRC <sup>2</sup> = 0 | SRC = 1 | SRC = 0 | SRC = 1 | | | PB[3] | 9% | 9% | 10% | 10% | | | PC[9] | 8% | 8% | 10% | 10% | | | PC[14] | 8% | 8% | 10% | 10% | | | PC[15] | 8% | 11% | 9% | 10% | | | PA[2] | 8% | 8% | 9% | 9% | | | PE[0] | 7% | 7% | 9% | 9% | | | PA[1] | 7% | 7% | 8% | 8% | | | PE[1] | 7% | 10% | 8% | 8% | | | PE[8] | 6% | 9% | 8% | 8% | | | PE[9] | 6% | 6% | 7% | 7% | | | PE[10] | 6% | 6% | 7% | 7% | | | PA[0] | 5% | 7% | 6% | 7% | | | PE[11] | 5% | 5% | 6% | 6% | | | PC[11] | 7% | 7% | 9% | 9% | | | PC[10] | 8% | 11% | 9% | 10% | | | PB[0] | 8% | 11% | 9% | 10% | | | PB[1] | 8% | 8% | 10% | 10% | | | PC[6] | 8% | 8% | 10% | 10% | | | PC[7] | 8% | 8% | 10% | 10% | | | PA[15] | 8% | 11% | 9% | 10% | | | PA[14] | 7% | 11% | 9% | 9% | | | PA[4] | 7% | 7% | 8% | 8% | | | PA[13] | 7% | 10% | 8% | 9% | | | PA[12] | 7% | 7% | 8% | 8% | | | PB[9] | 1% | 1% | 1% | 1% | | | PB[8] | 1% | 1% | 1% | 1% | | | PB[10] | 5% | 5% | 6% | 6% | | | PD[0] | 1% | 1% | 1% | 1% | | | PD[1] | 1% | 1% | 1% | 1% | | | PD[2] | 1% | 1% | 1% | 1% | | | PD[3] | 1% | 1% | 1% | 1% | | | PD[4] | 1% | 1% | 1% | 1% | | #### **Electrical characteristics** Table 21. I/O weight<sup>1</sup> (continued) | | | 100 LQFF | P/64 LQFP | | | | |--------|----------------------|----------|-----------|---------|--|--| | Pad | Weigl | nt 5 V | Weigh | t 3.3 V | | | | | SRC <sup>2</sup> = 0 | SRC = 1 | SRC = 0 | SRC = 1 | | | | PD[5] | 1% | 1% | 1% | 1% | | | | PD[6] | 1% | 1% | 1% | 1% | | | | PD[7] | 1% | 1% | 1% | 1% | | | | PD[8] | 1% | 1% | 1% | 1% | | | | PB[4] | 1% | 1% | 1% | 1% | | | | PB[5] | 1% | 1% | 1% | 1% | | | | PB[6] | 1% | 1% | 1% | 1% | | | | PB[7] | 1% | 1% | 1% | 1% | | | | PD[9] | 1% | 1% | 1% | 1% | | | | PD[10] | 1% | 1% | 1% | 1% | | | | PD[11] | 1% | 1% | 1% | 1% | | | | PB[11] | 9% | 9% | 11% | 11% | | | | PD[12] | 8% | 8% | 10% | 10% | | | | PB[12] | 8% | 8% | 10% | 10% | | | | PD[13] | 8% | 8% | 9% | 9% | | | | PB[13] | 8% | 8% | 9% | 9% | | | | PD[14] | 7% | 7% | 9% | 9% | | | | PB[14] | 7% | 7% | 8% | 8% | | | | PD[15] | 7% | 7% | 8% | 8% | | | | PB[15] | 6% | 6% | 7% | 7% | | | | PA[3] | 6% | 6% | 7% | 7% | | | | PA[7] | 4% | 4% | 5% | 5% | | | | PA[8] | 4% | 4% | 5% | 5% | | | | PA[9] | 4% | 4% | 5% | 5% | | | | PA[10] | 5% | 5% | 6% | 6% | | | | PA[11] | 5% | 5% | 6% | 6% | | | | PE[12] | 5% | 5% | 6% | 6% | | | | PC[3] | 5% | 5% | 6% | 6% | | | | PC[2] | 5% | 7% | 6% | 6% | | | | PA[5] | 5% | 6% | 5% | 6% | | | | PA[6] | 4% | 4% | 5% | 5% | | | | PC[1] | 5% | 17% | 4% | 12% | | | MPC5602D Microcontroller Data Sheet, Rev. 6 | Table 21. | I/O weight <sup>1</sup> | (continued) | |-----------|-------------------------|-------------| |-----------|-------------------------|-------------| | | 100 LQFP/64 LQFP | | | | | |--------|----------------------|---------|--------------|---------|--| | Pad | Weight 5 V | | Weight 3.3 V | | | | | SRC <sup>2</sup> = 0 | SRC = 1 | SRC = 0 | SRC = 1 | | | PC[0] | 6% | 9% | 7% | 8% | | | PE[2] | 7% | 10% | 8% | 9% | | | PE[3] | 7% | 10% | 9% | 9% | | | PC[5] | 8% | 11% | 9% | 10% | | | PC[4] | 8% | 11% | 9% | 10% | | | PE[4] | 8% | 12% | 10% | 10% | | | PE[5] | 8% | 12% | 10% | 11% | | | PE[6] | 9% | 12% | 10% | 11% | | | PE[7] | 9% | 12% | 10% | 11% | | | PC[12] | 9% | 13% | 11% | 11% | | | PC[13] | 9% | 9% | 11% | 11% | | | PC[8] | 9% | 9% | 11% | 11% | | | PB[2] | 9% | 13% | 11% | 12% | | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified $^{2}$ SRC: "Slew Rate Control" bit in SIU\_PCR #### RESET electrical characteristics 4.8 The device implements a dedicated bidirectional RESET pin. Figure 5. Start-up reset requirements MPC5602D Microcontroller Data Sheet, Rev. 6 #### **Electrical characteristics** Figure 6. Noise filtering on reset signal Table 22. Reset electrical characteristics | Symbol C | С | Parameter | Conditions <sup>1</sup> | Value | | | Unit | | |------------------|----|-----------|-----------------------------------------|------------------------------------------------------------------------------------------------------|---------------------|-----|-----------------------|---| | 3,501 | | | | Conditions | Min | Тур | Max | O | | V <sub>IH</sub> | SR | Р | Input High Level CMOS (Schmitt Trigger) | _ | 0.65V <sub>DD</sub> | _ | V <sub>DD</sub> + 0.4 | V | | V <sub>IL</sub> | SR | Р | Input low Level CMOS (Schmitt Trigger) | _ | -0.4 | _ | 0.35V <sub>DD</sub> | V | | V <sub>HYS</sub> | CC | С | Input hysteresis CMOS (Schmitt Trigger) | _ | 0.1V <sub>DD</sub> | _ | _ | V | | V <sub>OL</sub> | CC | P | Output low level | Push Pull, $I_{OL} = 2$ mA,<br>$V_{DD} = 5.0$ V ± 10%, PAD3V5V = 0<br>(recommended) | _ | _ | 0.1V <sub>DD</sub> | V | | | | | | Push Pull, $I_{OL} = 1 \text{ mA}$ ,<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ , PAD3V5V = 1 <sup>2</sup> | _ | _ | 0.1V <sub>DD</sub> | | | | | | | Push Pull, $I_{OL} = 1$ mA,<br>$V_{DD} = 3.3$ V $\pm$ 10%, PAD3V5V = 1<br>(recommended) | _ | _ | 0.5 | | Value **Symbol** С Conditions<sup>1</sup> Unit **Parameter** Min Max Typ CCD Output transition time $C_1 = 25 pF$ 10 $t_{tr}$ ns output pin<sup>3</sup> $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ MEDIUM configuration $C_1 = 50 pF$ 20 $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ $C_1 = 100 pF$ 40 $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ $C_1 = 25 pF$ 12 $V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ $C_1 = 50 pF$ 25 $V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ $C_1 = 100 pF$ 40 $V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ RESET input filtered $W_{\mathsf{FRST}}$ SR P 40 ns pulse RESET input not filtered $W_{NFRST}$ 1000 ns pulse CC P Weak pull-up current $V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ |I<sub>WPU</sub>| 10 150 μΑ absolute value $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ 10 150 $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1^4$ 10 250 Table 22. Reset electrical characteristics (continued) ### 4.9 Power management electrical characteristics ### 4.9.1 Voltage regulator electrical characteristics The device implements an internal voltage regulator to generate the low voltage core supply $V_{DD\_LV}$ from the high voltage ballast supply $V_{DD\_BV}$ . The regulator itself is supplied by the common I/O supply $V_{DD}$ . The following supplies are involved: - HV: High voltage external power supply for voltage regulator module. This must be provided externally through V<sub>DD</sub> power pin. - BV: High voltage external power supply for internal ballast module. This must be provided externally through $V_{DD\_BV}$ power pin. Voltage values should be aligned with $V_{DD}$ . - LV: Low voltage internal power supply for core, FMPLL and flash digital logic. This is generated by the internal voltage regulator but provided outside to connect stability capacitor. It is further split into four main domains to ensure noise isolation between critical LV modules within the device: - LV\_COR: Low voltage supply for the core. It is also used to provide supply for FMPLL through double bonding. Freescale Semiconductor 37 MPC5602D Microcontroller Data Sheet, Rev. 6 $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, $T_{A}$ = -40 to 125 °C, unless otherwise specified <sup>&</sup>lt;sup>2</sup> This is a transient configuration during power-up, up to the end of reset PHASE2 (refer to RGM module section of the device reference manual). $<sup>^{3}</sup>$ C<sub>I</sub> includes device and package capacitance (C<sub>PKG</sub> < 5 pF). <sup>&</sup>lt;sup>4</sup> The configuration PAD3V5 = 1 when V<sub>DD</sub> = 5 V is only transient configuration during power-up. All pads but RESET are configured in input or in high impedance state. - LV\_CFLA: Low voltage supply for code flash module. It is supplied with dedicated ballast and shorted to LV\_COR through double bonding. - LV\_DFLA: Low voltage supply for data flash module. It is supplied with dedicated ballast and shorted to LV\_COR through double bonding. - LV\_PLL: Low voltage supply for FMPLL. It is shorted to LV\_COR through double bonding. Figure 7. Voltage regulator capacitance connection The internal voltage regulator requires external capacitance ( $C_{REGn}$ ) to be connected to the device in order to provide a stable low voltage digital supply to the device. Capacitances should be placed on the board as near as possible to the associated pins. Care should also be taken to limit the serial inductance of the board to less than 5 nH. Each decoupling capacitor must be placed between each of the three $V_{DD\_LV}/V_{SS\_LV}$ supply pairs to ensure stable voltage (see Section 4.5, Recommended operating conditions). | Symbol | | C Parameter Conditions <sup>1</sup> | | | Unit | | | | |-------------------|----|-------------------------------------|--------------------------------------------------|----------------------------|------|-----|-----|----| | | | C | i didiliciei | Conditions | Min | Тур | Max | J | | C <sub>REGn</sub> | SR | _ | Internal voltage regulator external capacitance | _ | 200 | _ | 500 | nF | | R <sub>REG</sub> | SR | | Stability capacitor equivalent serial resistance | Range:<br>10 kHz to 20 MHz | _ | _ | 0.2 | Ω | Table 23. Voltage regulator electrical characteristics MPC5602D Microcontroller Data Sheet, Rev. 6 Table 23. Voltage regulator electrical characteristics (continued) | Symbo | | С | Parameter | Conditions <sup>1</sup> | | Value | | Unit | |------------------------|----|---|----------------------------------------------------------------------------|---------------------------------------------------------------------------------|------------------|------------------|------------------|-------| | Syllibo | • | C | Farameter | Conditions | Min | Тур | Max | Ullit | | C <sub>DEC1</sub> | SR | _ | Decoupling capacitance <sup>2</sup> ballast | $V_{DD\_BV}/V_{SS\_LV}$ pair:<br>$V_{DD\_BV} = 4.5 \text{ V to } 5.5 \text{ V}$ | 100 <sup>3</sup> | 470 <sup>4</sup> | _ | nF | | | | | | $V_{DD\_BV}/V_{SS\_LV}$ pair:<br>$V_{DD\_BV} = 3 \text{ V to } 3.6 \text{ V}$ | 400 | | _ | | | C <sub>DEC2</sub> | SR | | Decoupling capacitance regulator supply | V <sub>DD</sub> /V <sub>SS</sub> pair | 10 | 100 | _ | nF | | $V_{MREG}$ | CC | Т | Main regulator output voltage | Before exiting from reset | _ | 1.32 | _ | V | | | | Р | | After trimming | 1.16 | 1.28 | _ | | | I <sub>MREG</sub> | SR | | Main regulator current provided to $V_{DD\_LV}$ domain | _ | _ | _ | 150 | mA | | I <sub>MREGINT</sub> | CC | D | Main regulator module current | I <sub>MREG</sub> = 200 mA | _ | _ | 2 | mA | | | | | consumption | I <sub>MREG</sub> = 0 mA | _ | _ | 1 | | | V <sub>LPREG</sub> | СС | Р | Low-power regulator output voltage | After trimming | 1.16 | 1.28 | _ | V | | I <sub>LPREG</sub> | SR | | Low power regulator current provided to $V_{DD\_LV}$ domain | _ | _ | _ | 15 | mA | | I <sub>LPREGINT</sub> | CC | D | Low-power regulator module current consumption | I <sub>LPREG</sub> = 15 mA;<br>T <sub>A</sub> = 55 °C | _ | _ | 600 | μΑ | | | | _ | | I <sub>LPREG</sub> = 0 mA;<br>T <sub>A</sub> = 55 °C | _ | 5 | _ | | | V <sub>ULPREG</sub> | CC | Р | Ultra low power regulator output voltage | After trimming | 1.16 | 1.28 | _ | V | | I <sub>ULPREG</sub> | SR | | Ultra low power regulator current provided to V <sub>DD_LV</sub> domain | _ | _ | _ | 5 | mA | | I <sub>ULPREGINT</sub> | CC | D | Ultra low power regulator module current consumption | I <sub>ULPREG</sub> = 5 mA;<br>T <sub>A</sub> = 55 °C | _ | _ | 100 | μΑ | | | | | | I <sub>ULPREG</sub> = 0 mA;<br>T <sub>A</sub> = 55 °C | _ | 2 | _ | | | I <sub>DD_BV</sub> | CC | D | In-rush average current on V <sub>DD_BV</sub> during power-up <sup>5</sup> | _ | _ | _ | 300 <sup>6</sup> | mA | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified. <sup>&</sup>lt;sup>2</sup> This capacitance value is driven by the constraints of the external voltage regulator supplying the V<sub>DD\_BV</sub> voltage. A typical value is in the range of 470 nF. $<sup>^{3}\,</sup>$ This value is acceptable to guarantee operation from 4.5 V to 5.5 V. <sup>&</sup>lt;sup>4</sup> External regulator and capacitance circuitry must be capable of providing I<sub>DD\_BV</sub> while maintaining supply V<sub>DD\_BV</sub> in operating range. $<sup>^5\,</sup>$ In-rush average current is seen only for short time during power-up and on standby exit (maximum 20 $\mu s$ , depending on external capacitances to be loaded). The duration of the in-rush current depends on the capacitance placed on LV pins. BV decoupling capacitors must be sized accordingly. Refer to I<sub>MREG</sub> value for minimum amount of current to be provided in cc. ### 4.9.2 Low voltage detector electrical characteristics The device implements a power-on reset (POR) module to ensure correct power-up initialization, as well as five low voltage detectors (LVDs) to monitor the $V_{DD\ LV}$ voltage while device is supplied: - POR monitors V<sub>DD</sub> during the power-up phase to ensure device is maintained in a safe reset state (refer to RGM Destructive Event Status (RGM\_DES) Register flag F\_POR in device reference manual) - LVDHV3 monitors V<sub>DD</sub> to ensure device reset below minimum functional supply (refer to RGM Destructive Event Status (RGM\_DES) Register flag F\_LVD27 in device reference manual) - LVDHV3B monitors V<sub>DD\_BV</sub> to ensure device reset below minimum functional supply (refer to RGM Destructive Event Status (RGM\_DES) Register flag F\_LVD27\_VREG in device reference manual) - LVDHV5 monitors V<sub>DD</sub> when application uses device in the 5.0 V ± 10% range (refer to RGM Functional Event Status (RGM\_FES) Register flag F\_LVD45 in device reference manual) - LVDLVCOR monitors power domain No. 1 (refer to RGM Destructive Event Status (RGM\_DES) Register flag F\_LVD12\_PD1 in device reference manual) - LVDLVBKP monitors power domain No. 0 (refer to RGM Destructive Event Status (RGM\_DES) Register flag F\_LVD12\_PD0 in device reference manual) Figure 8. Low voltage detector vs reset Table 24. Low voltage detector electrical characteristics | Symbol | | С | Parameter | Conditions <sup>1</sup> | | | Unit | | |------------------------|----|---|---------------------------------------------|-------------------------|------|-----|------|-------| | Symbol | | | i arameter | Conditions | Min | Тур | Max | Oiiit | | V <sub>PORUP</sub> | SR | Р | Supply for functional POR module | T <sub>A</sub> = 25 °C, | 1.0 | _ | 5.5 | ٧ | | V <sub>PORH</sub> | СС | Р | Power-on reset threshold | after trimming | 1.5 | _ | 2.6 | ٧ | | V <sub>LVDHV3H</sub> | СС | Т | LVDHV3 low voltage detector high threshold | | _ | _ | 2.95 | ٧ | | V <sub>LVDHV3L</sub> | СС | Р | LVDHV3 low voltage detector low threshold | | 2.6 | _ | 2.9 | V | | V <sub>LVDHV3BH</sub> | СС | Р | LVDHV3B low voltage detector high threshold | | _ | _ | 2.95 | ٧ | | V <sub>LVDHV3BL</sub> | СС | Ρ | LVDHV3B low voltage detector low threshold | ] | 2.6 | _ | 2.9 | ٧ | | V <sub>LVDHV5H</sub> | СС | Т | LVDHV5 low voltage detector high threshold | | _ | _ | 4.5 | V | | V <sub>LVDHV5L</sub> | СС | Ρ | LVDHV5 low voltage detector low threshold | ] | 3.8 | _ | 4.4 | ٧ | | V <sub>LVDLVCORL</sub> | CC | Ρ | LVDLVCOR low voltage detector low threshold | 1 | 1.08 | _ | 1.16 | ٧ | | $V_{LVDLVBKPL}$ | СС | Р | LVDLVBKP low voltage detector low threshold | | 1.08 | _ | 1.16 | ٧ | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified ## 4.10 Power consumption Table 25 provides DC electrical characteristics for significant application modes. These values are indicative values; actual consumption depends on the application. Table 25. Power consumption on VDD\_BV and VDD\_HV | Symbol | | С | Parameter | Conditions <sup>1</sup> | | | Value | | Unit | |---------------------------------|----|---|----------------------------------|-----------------------------|-------------------------|-----|-------|-------------------|------| | Symbol | | O | raiailietei | Conditions | | Min | Тур | Max | Oint | | I <sub>DDMAX</sub> <sup>2</sup> | CC | D | RUN mode maximum average current | _ | | _ | 90 | 130 <sup>3</sup> | mA | | I <sub>DDRUN</sub> <sup>4</sup> | СС | Т | RUN mode typical | f <sub>CPU</sub> = 8 MHz | | _ | 7 | _ | mA | | | | Т | average current <sup>5</sup> | f <sub>CPU</sub> = 16 MHz | | _ | 18 | _ | | | | | Т | | f <sub>CPU</sub> = 32 MHz | | _ | 29 | _ | | | | | Р | | f <sub>CPU</sub> = 48 MHz | | _ | 40 | 100 | | | I <sub>DDHALT</sub> | СС | С | HALT mode current <sup>6</sup> | | T <sub>A</sub> = 25 °C | _ | 8 | 15 | mA | | | | Р | | (128 kHz) running | T <sub>A</sub> = 125 °C | _ | 14 | 25 | | | I <sub>DDSTOP</sub> | СС | Р | STOP mode current <sup>7</sup> | Slow internal RC oscillator | T <sub>A</sub> = 25 °C | _ | 180 | 700 <sup>8</sup> | μΑ | | | | D | | (128 kHz) running | T <sub>A</sub> = 55 °C | _ | 500 | _ | | | | | D | | | T <sub>A</sub> = 85 °C | _ | 1 | 6 <sup>(8)</sup> | mA | | | | D | | | T <sub>A</sub> = 105 °C | _ | 2 | 9 <sup>(8)</sup> | | | | | Р | | | T <sub>A</sub> = 125 °C | _ | 4.5 | 12 <sup>(8)</sup> | | Table 25. Power consumption on VDD BV and VDD HV (continued) (continued) | | Symbol | | С | Parameter | Conditions <sup>1</sup> | | | Value | | Unit | |--|----------------------|----|---|-----------------------------------|-----------------------------|-------------------------|-----|-------|------|-------| | | | | J | i didilictei | Conditions | | Min | Тур | Max | Oiiii | | | I <sub>DDSTDBY</sub> | CC | Р | STANDBY mode current <sup>9</sup> | Slow internal RC oscillator | T <sub>A</sub> = 25 °C | _ | 30 | 100 | μΑ | | | | | D | | (128 kHz) running | T <sub>A</sub> = 55 °C | | 75 | _ | | | | | | D | | | T <sub>A</sub> = 85 °C | _ | 180 | 700 | | | | | | D | | | T <sub>A</sub> = 105 °C | _ | 315 | 1000 | | | | | | Р | | | T <sub>A</sub> = 125 °C | _ | 560 | 1700 | | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, $T_{A}$ = -40 to 125 °C, unless otherwise specified - Data flash power down. Code flash in low power. SIRC (128 kHz) and FIRC (16 MHz) on. 10 MHz XTAL clock. FlexCAN: 0 ON (clocked but no reception or transmission). LINFlex: instances: 0, 1, 2 ON (clocked but no reception or transmission), instance: 3 clocks gated. eMIOS: instance: 0 ON (16 channels on PA[0]–PA[11] and PC[12]–PC[15]) with PWM 20 kHz, instance: 1 clock gated. DSPI: instance: 0 (clocked but no communication). RTC/API ON.PIT ON. STM ON. ADC ON but no conversion except 2 analog watchdogs. - Only for the "P" classification: No clock, FIRC (16 MHz) off, SIRC (128 kHz) on, PLL off, HPVreg off, ULPVreg/LPVreg on. All possible peripherals off and clock gated. Flash in power down mode. - When going from RUN to STOP mode and the core consumption is > 6 mA, it is normal operation for the main regulator module to be kept on by the on-chip current monitoring circuit. This is most likely to occur with junction temperatures exceeding 125 °C and under these circumstances, it is possible for the current to initially exceed the maximum STOP specification by up to 2 mA. After entering stop, the application junction temperature will reduce to the ambient level and the main regulator will be automatically switched off when the load current is below 6 mA. - Only for the "P" classification: ULPVreg on, HP/LPVreg off, 16 KB SRAM on, device configured for minimum consumption, all possible modules switched off. ### 4.11 Flash memory electrical characteristics The data flash operation depends strongly on the code flash operation. If code flash is switched-off, the data flash is disabled. ### 4.11.1 Program/Erase characteristics Table 26 shows the program and erase characteristics. <sup>&</sup>lt;sup>2</sup> Running consumption does not include I/Os toggling which is highly dependent on the application. The given value is thought to be a worst case value with all peripherals running, and code fetched from code flash while modify operation ongoing on data flash. Notice that this value can be significantly reduced by application: switch off not used peripherals (default), reduce peripheral frequency through internal prescaler, fetch from RAM most used functions, use low power mode when possible. Higher current may be sinked by device during power-up and standby exit. Please refer to in-rush average current on Table 23. <sup>&</sup>lt;sup>4</sup> RUN current measured with typical application with accesses on both flash memory and SRAM. Only for the "P" classification: Code fetched from SRAM: serial IPs CAN and LIN in loop-back mode, DSPI as Master, PLL as system clock (3 x Multiplier) peripherals on (eMIOS/CTU/ADC) and running at maximum frequency, periodic SW/WDG timer reset enabled. Table 26. Program and erase specifications (code flash) | | | | Parameter | | Va | lue | | | |--------------------------|----|---|-------------------------------------------------|-----|------------------|-----------------------------|------------------|------| | Symbol | | С | | Min | Typ <sup>1</sup> | Initial<br>max <sup>2</sup> | Max <sup>3</sup> | Unit | | t <sub>dwprogram</sub> | CC | С | Double word (64 bits) program time <sup>4</sup> | _ | 22 | 50 | 500 | μs | | t <sub>16Kpperase</sub> | CC | С | 16 KB block preprogram and erase time | _ | 300 | 500 | 5000 | ms | | t <sub>32Kpperase</sub> | CC | С | 32 KB block preprogram and erase time | _ | 400 | 600 | 5000 | ms | | t <sub>128Kpperase</sub> | CC | С | 128 KB block preprogram and erase time | _ | 800 | 1300 | 7500 | ms | | t <sub>esus</sub> | CC | С | Erase suspend latency | _ | _ | 30 | 30 | μs | Typical program and erase times assume nominal supply values and operation at 25 °C. All times are subject to change pending device characterization. Table 27. Program and erase specifications (data flash) | | | C Parameter | | Value | | | | | |-------------------------|----|-------------|-------------------------------------------------|-------|------------------|-----------------------------|------------------|------| | Symbol | | С | Parameter | Min | Typ <sup>1</sup> | Initial<br>max <sup>2</sup> | Max <sup>3</sup> | Unit | | t <sub>swprogram</sub> | CC | С | Single word (32 bits) program time <sup>4</sup> | _ | 30 | 70 | 300 | μs | | t <sub>16Kpperase</sub> | СС | С | 16 KB block preprogram and erase time | _ | 700 | 800 | 1500 | ms | | t <sub>Bank_D</sub> | СС | С | 64 KB block preprogram and erase time | _ | 1900 | 2300 | 4800 | ms | Typical program and erase times assume nominal supply values and operation at 25 °C. All times are subject to change pending device characterization. <sup>&</sup>lt;sup>2</sup> Initial factory condition: < 100 program/erase cycles, 25 °C, typical supply voltage. <sup>&</sup>lt;sup>3</sup> The maximum program and erase times occur after the specified number of program/erase cycles. These maximum values are characterized but not guaranteed. <sup>&</sup>lt;sup>4</sup> Actual hardware programming times. This does not include software overhead. <sup>&</sup>lt;sup>2</sup> Initial factory condition: < 100 program/erase cycles, 25 °C, typical supply voltage. <sup>&</sup>lt;sup>3</sup> The maximum program and erase times occur after the specified number of program/erase cycles. These maximum values are characterized but not guaranteed. <sup>&</sup>lt;sup>4</sup> Actual hardware programming times. This does not include software overhead. Table 28. Flash module life | Symbo | \I | С | Parameter | Conditions | | Value | | Unit | | |-----------|----|---|-------------------------------------------------------|---------------------------------------|---------|---------|-----|--------|--| | Cymbo | ,, | | i didilicici | Conditions | Min | Тур | Max | | | | P/E | CC | С | Number of program/erase | 16 KB blocks | 100,000 | _ | _ | cycles | | | | | | cycles per block over the operating temperature range | 32 KB blocks | 10,000 | 100,000 | _ | cycles | | | | | | $(\dot{T}_{J})$ | 128 KB blocks | 1,000 | 100,000 | _ | cycles | | | Retention | CC | _ | 4 | Blocks with 0–1,000 P/E cycles | 20 | _ | _ | years | | | | | | | Blocks with 1,001–10,000 P/E cycles | 10 | _ | _ | | | | | | | | Blocks with 10,001–100,000 P/E cycles | 5 | _ | _ | | | <sup>1</sup> Ambient temperature averaged over application duration. It is recommended not to exceed the product operating temperature range. ECC circuitry provides correction of single bit faults and is used to improve further automotive reliability results. Some units will experience single bit corrections throughout the life of the product with no impact to product reliability. Table 29. Flash memory read access timing | Symbo | Symbol | | Parameter | Conditions <sup>1</sup> | Max | Unit | |---------------------|--------|---|------------------------------------------------------------------------------------------------------------|-------------------------|-----|------| | f <sub>CFREAD</sub> | | | Maximum working frequency for reading code flash memory at given | 2 wait states | 48 | MHz | | | | С | number of wait states in worst conditions | 0 wait states | 20 | | | f <sub>DFREAD</sub> | CC | | Maximum working frequency for reading data flash memory at given number of wait states in worst conditions | 6 wait states | 48 | MHz | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified ### 4.11.2 Flash power supply DC characteristics Table 30 shows the power supply DC characteristics on external supply. #### NOTE Power supply for data flash is actually provided by code flash; this means that data flash cannot work if code flash is not powered. Table 30. Flash power supply DC electrical characteristics | Symbo | al. | С | Parameter | Conditions <sup>1</sup> | | | е | Unit | | |---------------------|--------------------------------------------------------|---|-------------------------------------------------------------|---------------------------|------------|-----|-----|------|----| | Symbo | , | J | i didilietei | Conditions | | Min | Тур | Max | | | I <sub>CFREAD</sub> | CC | D | Sum of the current consumption on | Flash module read | Code flash | _ | _ | 33 | mA | | I <sub>DFREAD</sub> | CC | D | V <sub>DDHV</sub> and V <sub>DDBV</sub> on read access | T <sub>CPU</sub> = 48 MHZ | Data flash | _ | _ | 4 | mA | | I <sub>CFMOD</sub> | CC | | Sum of the current consumption on | | Code flash | _ | _ | 33 | mA | | I <sub>DFMOD</sub> | $\begin{array}{ c c c c c c c c c c c c c c c c c c c$ | | while reading flash registers,<br>f <sub>CPU</sub> = 48 MHz | Data flash | _ | — | 6 | mA | | #### MPC5602D Microcontroller Data Sheet, Rev. 6 Table 30. Flash power supply DC electrical characteristics | Symb | ol. | _ | C Parameter | Conditions <sup>1</sup> | Conditions <sup>1</sup> | | | 9 | Unit | |--------------------|-----|---|-------------------------------------------------------------------------------------------------------|-------------------------|-------------------------|-----|-----|-----|------| | Symb | , | | Faiametei | Conditions | | Min | Тур | Max | | | I <sub>FLPW</sub> | CC | | Sum of the current consumption on V <sub>DDHV</sub> and V <sub>DDBV</sub> during flash low-power mode | _ | Code flash | | | 910 | μΑ | | I <sub>CFPWD</sub> | CC | D | Sum of the current consumption on | _ | Code flash | _ | _ | 125 | μΑ | | I <sub>DFPWD</sub> | CC | D | V <sub>DDHV</sub> and V <sub>DDBV</sub> during<br>flash power-down mode | | Data flash | _ | _ | 25 | μΑ | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified ### 4.11.3 Start-up/Switch-off timings Table 31. Start-up time/Switch-off time | Symbol | | С | Parameter | Conditions <sup>1</sup> | | Value | | Unit | |-------------------------|----|---|------------------------------------------------------------|-------------------------|-----|-------|------------------|------| | Cymbol | | | T didinotoi | Conditions | Min | Тур | Max | | | t <sub>FLARSTEXIT</sub> | CC | T | Delay for flash module to exit reset mode | Code flash | _ | _ | 125 | μs | | | | | | Data flash | _ | _ | 150 | μs | | t <sub>FLALPEXIT</sub> | CC | T | Delay for flash module to exit low-power mode <sup>2</sup> | Code flash | _ | _ | 0.5 | μs | | t <sub>FLAPDEXIT</sub> | CC | Т | Delay for flash module to exit power-down | Code flash | _ | _ | 30 | μs | | | | | mode | Data flash | _ | _ | 30 <sup>3</sup> | μs | | t <sub>FLALPENTRY</sub> | CC | Τ | Delay for flash module to enter low-power mode | Code flash | _ | _ | 0.5 | μs | | t <sub>FLAPDENTRY</sub> | CC | T | Delay for flash module to enter | Code flash | _ | _ | 1.5 | μs | | | | | power-down mode | Data flash | _ | _ | 4 <sup>(3)</sup> | μs | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified ### 4.12 Electromagnetic compatibility (EMC) characteristics Susceptibility tests are performed on a sample basis during product characterization. ### 4.12.1 Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user apply EMC software optimization and prequalification tests in relation with the EMC level requested for his application. • Software recommendations – The software flowchart must include the management of runaway conditions such as: MPC5602D Microcontroller Data Sheet, Rev. 6 <sup>&</sup>lt;sup>2</sup> Data flash does not support low-power mode <sup>&</sup>lt;sup>3</sup> If code flash is already switched-on. - Corrupted program counter - Unexpected reset - Critical data corruption (control registers...) - Prequalification trials Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the reset pin or the oscillator pins for 1 second. To complete these trials, ESD stress can be applied directly on the device. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring. ### 4.12.2 Electromagnetic interference (EMI) The product is monitored in terms of emission based on a typical application. This emission test conforms to the IEC 61967-1 standard, which specifies the general conditions for EMI measurements. Value **Symbol** C **Conditions** Unit **Parameter** Min Typ Max SR Scan range 0.150 1000 MHz SR Operating frequency 48 MHz $f_{CPU}$ LV operating voltages 1.28 ٧ $V_{DD_{LV}}$ SR CC T Peak level $V_{DD} = 5 \text{ V}, T_A = 25 \text{ }^{\circ}\text{C},$ No PLL frequency 18 dBu $S_{FMI}$ 100 LQFP package modulation V Test conforming to IEC 61967-2 ± 2% PLL frequency 14 dΒμ $f_{OSC} = 8 \text{ MHz/}f_{CPU} = 48 \text{ MHz}$ modulation ٧ Table 32. EMI radiated emission measurement 12 ### 4.12.3 Absolute maximum ratings (electrical sensitivity) Based on two different tests (ESD and LU) using specific measurement methods, the product is stressed in order to determine its performance in terms of electrical sensitivity. ### 4.12.3.1 Electrostatic discharge (ESD) Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts $\times$ (n + 1) supply pin). This test conforms to the AEC-Q100-002/-003/-011 standard. <sup>1</sup> EMI testing and I/O port waveforms per IEC 61967-1, -2, -4 For information on conducted emission and susceptibility measurement (norm IEC 61967-4), please contact your local marketing representative. Table 33. ESD absolute maximum ratings 1 2 | Symbo | ı | С | Ratings | Conditions | Class | Max value | Unit | |-----------------------|----|---|----------------------------------------------------|---------------------------------------------------|-------|---------------|------| | V <sub>ESD(HBM)</sub> | CC | | Electrostatic discharge voltage (Human Body Model) | T <sub>A</sub> = 25 °C conforming to AEC-Q100-002 | H1C | 2000 | V | | V <sub>ESD(MM)</sub> | CC | | Electrostatic discharge voltage (Machine Model) | T <sub>A</sub> = 25 °C conforming to AEC-Q100-003 | M2 | 200 | V | | V <sub>ESD(CDM)</sub> | CC | | Electrostatic discharge voltage | T <sub>A</sub> = 25 °C | СЗА | 500 | V | | | | | (Charged Device Model) | conforming to AEC-Q100-011 | | 750 (corners) | | All ESD testing is in conformity with CDF-AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits. ### 4.12.3.2 Static latch-up (LU) Two complementary static tests are required on six parts to assess the latch-up performance: - A supply overvoltage is applied to each power supply pin. - A current injection is applied to each input, output and configurable I/O pin. These tests are compliant with the EIA/JESD 78 IC latch-up standard. Table 34. Latch-up results | Syr | nbol | С | Parameter | Conditions | Class | |-----|------|---|-----------------------|--------------------------------------------------|------------| | LU | CC | Т | Static latch-up class | T <sub>A</sub> = 125 °C<br>conforming to JESD 78 | II level A | A device will be defined as a failure if after exposure to ESD pulses the device no longer meets the device specification requirements. Complete DC parametric and functional testing shall be performed per applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification. # 4.13 Fast external crystal oscillator (4 to 16 MHz) electrical characteristics The device provides an oscillator/resonator driver. Figure 9 describes a simple model of the internal oscillator driver and provides an example of a connection for an oscillator or a resonator. Table 35 provides the parameter description of 4 MHz to 16 MHz crystals used for the design simulations. Figure 9. Crystal oscillator and resonator connection scheme | Nominal<br>frequency<br>(MHz) | NDK crystal reference | Crystal<br>equivalent<br>series<br>resistance<br>(ESR) Ω | Crystal<br>motional<br>capacitance<br>(C <sub>m</sub> ) fF | Crystal<br>motional<br>inductance<br>(L <sub>m</sub> ) mH | Load on xtalin/xtalout $C_1 = C_2 (pF)^1$ | Shunt<br>capacitance<br>between xtalout<br>and xtalin<br>C0 <sup>2</sup> (pF) | |-------------------------------|-----------------------|----------------------------------------------------------|------------------------------------------------------------|-----------------------------------------------------------|-------------------------------------------|-------------------------------------------------------------------------------| | 4 | NX8045GB | 300 | 2.68 | 591.0 | 21 | 2.93 | | 8 | NX5032GA | 300 | 2.46 | 160.7 | 17 | 3.01 | | 10 | | 150 | 2.93 | 86.6 | 15 | 2.91 | | 12 | | 120 | 3.11 | 56.5 | 15 | 2.93 | | 16 | | 120 | 3.90 | 25.3 | 10 | 3.00 | The values specified for C1 and C2 are the same as used in simulations. It should be ensured that the testing includes all the parasitics (from the board, probe, crystal, etc.) as the AC / transient behavior depends upon them. <sup>&</sup>lt;sup>2</sup> The value of C0 specified here includes 2 pF additional capacitance for parasitics (to be seen with bond-pads, package, etc.). Figure 10. Fast external crystal oscillator (4 to 16 MHz) timing diagram Table 36. Fast external crystal oscillator (4 to 16 MHz) electrical characteristics | Symbol | | С | Parameter | Conditions <sup>1</sup> | | Value | | Unit | |---------------------------------|----|---|---------------------------------------------------|----------------------------------------------------------------------------|---------------------|-------|----------------------|-------| | Symbol | | | Farameter | Conditions | Min | Тур | Max | Oilit | | f <sub>FXOSC</sub> | SR | | Fast external crystal oscillator frequency | _ | 4.0 | _ | 16.0 | MHz | | 9 <sub>mFXOSC</sub> | СС | С | Fast external crystal oscillator transconductance | $V_{DD} = 3.3 \text{ V} \pm 10\%,$<br>PAD3V5V = 1<br>OSCILLATOR_MARGIN = 0 | 2.2 | _ | 8.2 | mA/V | | | CC | P | | $V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>PAD3V5V = 0<br>OSCILLATOR_MARGIN = 0 | 2.0 | _ | 7.4 | | | | CC | С | | $V_{DD} = 3.3 \text{ V} \pm 10\%,$<br>PAD3V5V = 1<br>OSCILLATOR_MARGIN = 1 | 2.7 | _ | 9.7 | | | | CC | С | | $V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>PAD3V5V = 0<br>OSCILLATOR_MARGIN = 1 | 2.5 | _ | 9.2 | | | V <sub>FXOSC</sub> | CC | Т | Oscillation amplitude at EXTAL | f <sub>OSC</sub> = 4 MHz,<br>OSCILLATOR_MARGIN = 0 | 1.3 | _ | _ | V | | | | | | f <sub>OSC</sub> = 16 MHz,<br>OSCILLATOR_MARGIN = 1 | 1.3 | _ | _ | | | V <sub>FXOSCOP</sub> | CC | Р | Oscillation operating point | _ | _ | 0.95 | | V | | I <sub>FXOSC</sub> <sup>2</sup> | CC | Т | Fast external crystal oscillator consumption | _ | _ | 2 | 3 | mA | | t <sub>FXOSCSU</sub> | CC | Т | Fast external crystal oscillator start-up time | f <sub>OSC</sub> = 4 MHz,<br>OSCILLATOR_MARGIN = 0 | _ | _ | 6 | ms | | | | | | f <sub>OSC</sub> = 16 MHz,<br>OSCILLATOR_MARGIN = 1 | _ | _ | 1.8 | | | V <sub>IH</sub> | SR | Р | Input high level CMOS (Schmitt Trigger) | Oscillator bypass mode | 0.65V <sub>DD</sub> | _ | V <sub>DD</sub> +0.4 | ٧ | | V <sub>IL</sub> | SR | Р | Input low level CMOS<br>(Schmitt Trigger) | Oscillator bypass mode | -0.4 | _ | 0.35V <sub>DD</sub> | V | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified <sup>&</sup>lt;sup>2</sup> Stated values take into account only analog module consumption but not the digital contributor (clock tree and enabled peripherals) ### 4.14 FMPLL electrical characteristics The device provides a frequency-modulated phase-locked loop (FMPLL) module to generate a fast system clock from the main oscillator driver. Table 37. FMPLL electrical characteristics | Symbo | s.I | С | Parameter | Conditions <sup>1</sup> | | Value | | Unit | |-------------------------------|-----|---|-------------------------------------------------|-----------------------------------------------------------------------------------------|-----|-------|-----|------| | Symbo | וכ | O | raidilietei | Conditions | Min | Тур | Max | | | f <sub>PLLIN</sub> | SR | _ | FMPLL reference clock <sup>2</sup> | _ | 4 | _ | 48 | MHz | | $\Delta_{PLLIN}$ | SR | _ | FMPLL reference clock duty cycle <sup>(2)</sup> | _ | 40 | _ | 60 | % | | f <sub>PLLOUT</sub> | CC | D | FMPLL output clock frequency | _ | 16 | _ | 48 | MHz | | f <sub>VCO</sub> <sup>3</sup> | СС | Р | VCO frequency without frequency modulation | _ | 256 | _ | 512 | MHz | | | | | VCO frequency with frequency modulation | _ | 245 | _ | 533 | | | f <sub>CPU</sub> | SR | — | System clock frequency | _ | _ | _ | 48 | MHz | | f <sub>FREE</sub> | CC | Р | Free-running frequency | _ | 20 | _ | 150 | MHz | | t <sub>LOCK</sub> | CC | Р | FMPLL lock time | Stable oscillator (f <sub>PLLIN</sub> = 16 MHz) | _ | 40 | 100 | μs | | Δt <sub>LTJIT</sub> | СС | _ | FMPLL long term jitter | f <sub>PLLIN</sub> = 16 MHz (resonator),<br>f <sub>PLLCLK</sub> at 48 MHz, 4,000 cycles | _ | _ | 10 | ns | | I <sub>PLL</sub> | CC | | FMPLL consumption | T <sub>A</sub> = 25 °C | | _ | 4 | mA | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified. ### 4.15 Fast internal RC oscillator (16 MHz) electrical characteristics The device provides a 16 MHz fast internal RC oscillator (FIRC). This is used as the default clock at the power-up of the device. Table 38. Fast internal RC oscillator (16 MHz) electrical characteristics | Symbol | | С | Parameter | Conditions <sup>1</sup> | | Unit | | | |------------------------------------|----|---|-----------------------------------------------------------------------|---------------------------------|-----|------|-----|-----| | Cymbo. | | | i didiliotoi | Containons | Min | Тур | Max | | | f <sub>FIRC</sub> | CC | Р | Fast internal RC oscillator high | T <sub>A</sub> = 25 °C, trimmed | _ | 16 | _ | MHz | | | SR | _ | frequency | _ | 12 | | 20 | | | I <sub>FIRCRUN</sub> <sup>2,</sup> | CC | | Fast internal RC oscillator high frequency current in running mode | T <sub>A</sub> = 25 °C, trimmed | _ | _ | 200 | μΑ | | I <sub>FIRCPWD</sub> | CC | | Fast internal RC oscillator high frequency current in power down mode | T <sub>A</sub> = 25 °C | _ | _ | 10 | μΑ | <sup>&</sup>lt;sup>2</sup> PLLIN clock retrieved directly from FXOSC clock. Input characteristics are granted when oscillator is used in functional mode. When bypass mode is used, oscillator input clock should verify $f_{PLLIN}$ and $\Delta_{PLLIN}$ . <sup>&</sup>lt;sup>3</sup> Frequency modulation is considered ±4%. Table 38. Fast internal RC oscillator (16 MHz) electrical characteristics (continued) | Symbol | | С | Parameter | C | onditions <sup>1</sup> | | Value | | Unit | |-----------------------|----|---|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------------|------------|-------|-----|------| | Symbol | | | i didiletei | | Containons | | Тур | Max | | | I <sub>FIRCSTOP</sub> | CC | Т | Fast internal RC oscillator high | T <sub>A</sub> = 25 °C | sysclk = off | _ | 500 | _ | μΑ | | | | | frequency and system clock current in stop mode | | sysclk = 2 MHz | _ | 600 | _ | | | | | | ' | | sysclk = 4 MHz | _ | 700 | | | | | | | | | sysclk = 8 MHz | _ | 900 | | | | | | | | | sysclk = 16 MHz | _ | 1250 | _ | | | t <sub>FIRCSU</sub> | CC | С | Fast internal RC oscillator start-up time | V <sub>DD</sub> = 5.0 V | V <sub>DD</sub> = 5.0 V ± 10% | | 1.1 | 2.0 | μs | | $\Delta_{FIRCPRE}$ | CC | С | Fast internal RC oscillator precision after software trimming of f <sub>FIRC</sub> | T <sub>A</sub> = 25 °C | | -1 | _ | 1 | % | | $\Delta_{FIRCTRIM}$ | CC | С | Fast internal RC oscillator trimming step | T <sub>A</sub> = 25 °C | | _ | 1.6 | | % | | ΔFIRCVAR | СС | С | Fast internal RC oscillator variation in temperature and supply with respect to $f_{FIRC}$ at $T_A = 55$ °C in high-frequency configuration | | _ | <b>-</b> 5 | _ | 5 | % | $<sup>^{1}~</sup>V_{DD}$ = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, $T_{A}$ = –40 to 125 °C, unless otherwise specified. ### 4.16 Slow internal RC oscillator (128 kHz) electrical characteristics The device provides a 128 kHz slow internal RC oscillator (SIRC). This can be used as the reference clock for the RTC module. Table 39. Slow internal RC oscillator (128 kHz) electrical characteristics | Symbol | | С | Parameter | Conditions <sup>1</sup> | | | Unit | | |---------------------------------|----|------|------------------------------------------------------------------------------------|----------------------------------------------------------------|-----|-----|------|-----| | Cymbol | | | T didilictor | Conditions | Min | Тур | Max | | | f <sub>SIRC</sub> | CC | 1 1- | | T <sub>A</sub> = 25 °C, trimmed | _ | 128 | _ | kHz | | | SR | _ | frequency | _ | 100 | _ | 150 | | | I <sub>SIRC</sub> <sup>2,</sup> | CC | С | Slow internal RC oscillator low frequency current | T <sub>A</sub> = 25 °C, trimmed | _ | _ | 5 | μΑ | | t <sub>SIRCSU</sub> | CC | Р | Slow internal RC oscillator start-up time | $T_A = 25 ^{\circ}\text{C}, V_{DD} = 5.0 \text{V} \pm 10\%$ | _ | 8 | 12 | μs | | $\Delta_{SIRCPRE}$ | CC | С | Slow internal RC oscillator precision after software trimming of f <sub>SIRC</sub> | T <sub>A</sub> = 25 °C | -2 | _ | 2 | % | | $\Delta_{SIRCTRIM}$ | CC | С | Slow internal RC oscillator trimming step | _ | _ | 2.7 | _ | | <sup>&</sup>lt;sup>2</sup> This does not include consumption linked to clock tree toggling and peripherals consumption when RC oscillator is ON. Table 39. Slow internal RC oscillator (128 kHz) electrical characteristics (continued) | Symbol | | С | Parameter | Conditions <sup>1</sup> | | Unit | | | |------------------|----|---|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------|------|----|---| | Symbol | | | i didilictei | Conditions | Min Typ Max | | | | | $\Delta$ SIRCVAR | СС | | Slow internal RC oscillator variation in temperature and supply with respect to $f_{SIRC}$ at $T_A = 55$ °C in high frequency configuration | | -10 | 1 | 10 | % | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified. $^{2}$ This does not include consumption linked to clock tree toggling and peripherals consumption when RC oscillator is ### 4.17 ADC electrical characteristics ### 4.17.1 Introduction The device provides a 12-bit Successive Approximation Register (SAR) analog-to-digital converter. Figure 11. ADC characteristics and error definitions ### 4.17.2 Input impedance and ADC accuracy In the following analysis, the input circuit corresponding to the precise channels is considered. To preserve the accuracy of the A/D converter, it is necessary that analog input pins have low AC impedance. Placing a capacitor with good high frequency characteristics at the input pin of the device can be effective: the capacitor should be as large as possible, ideally infinite. This capacitor contributes to attenuating the noise present on the input pin; furthermore, it sources charge during the sampling phase, when the analog signal source is a high-impedance source. A real filter can typically be obtained by using a series resistance with a capacitor on the input pin (simple RC filter). The RC filtering may be limited according to the value of source impedance of the transducer or circuit supplying the analog signal to be measured. The filter at the input pins must be designed taking into account the dynamic characteristics of the input signal (bandwidth) and the equivalent input impedance of the ADC itself. In fact a current sink contributor is represented by the charge sharing effects with the sampling capacitance: being $C_S$ and $C_{p2}$ substantially two switched capacitances, with a frequency equal to the conversion rate of the ADC, it can be seen as a resistive path to ground. For instance, assuming a conversion rate of 1 MHz, with $C_S + C_{p2}$ equal to 3 pF, a resistance of 330 k $\Omega$ is obtained ( $R_{EQ} = 1 / (f_c \times (C_S + C_{p2}))$ ), where $f_c$ represents the conversion rate at the considered channel). To minimize the error induced by the voltage partitioning between this resistance (sampled voltage on $C_S + C_{p2}$ ) and the sum of $R_S + R_F$ , the external circuit must be designed to respect the Equation 4: Egn. 4 $$V_A \bullet \frac{R_S + R_F}{R_{EQ}} < \frac{1}{2}LSB$$ Equation 4 generates a constraint for external network design, in particular on a resistive path. Figure 12. Input equivalent circuit (precise channels) Figure 13. Input equivalent circuit (extended channels) A second aspect involving the capacitance network shall be considered. Assuming the three capacitances $C_F$ , $C_{P1}$ and $C_{P2}$ are initially charged at the source voltage $V_A$ (refer to the equivalent circuit in Figure 13): A charge sharing phenomenon is installed when the sampling phase is started (A/D switch close). Figure 14. Transient behavior during sampling phase MPC5602D Microcontroller Data Sheet, Rev. 6 In particular two different transient periods can be distinguished: 1. A first and quick charge transfer from the internal capacitance $C_{P1}$ and $C_{P2}$ to the sampling capacitance $C_S$ occurs ( $C_S$ is supposed initially completely discharged): considering a worst case (since the time constant in reality would be faster) in which $C_{P2}$ is reported in parallel to $C_{P1}$ (call $C_P = C_{P1} + C_{P2}$ ), the two capacitances $C_P$ and $C_S$ are in series, and the time constant is $$\tau_1 = (R_{SW} + R_{AD}) \bullet \frac{C_P \bullet C_S}{C_P + C_S}$$ Equation 5 can again be simplified considering only $C_S$ as an additional worst condition. In reality, the transient is faster, but the A/D converter circuitry has been designed to be robust also in the very worst case: the sampling time $t_s$ is always much longer than the internal time constant: $$\tau_1 < (R_{SW} + R_{AD}) \bullet C_S \ll t_s$$ Eqn. 6 The charge of $C_{P1}$ and $C_{P2}$ is redistributed also on $C_S$ , determining a new value of the voltage $V_{A1}$ on the capacitance according to Equation 7: Eqn. 7 $$V_{A1} \bullet (C_S + C_{P1} + C_{P2}) = V_A \bullet (C_{P1} + C_{P2})$$ 2. A second charge transfer involves also $C_F$ (that is typically bigger than the on-chip capacitance) through the resistance $R_L$ : again considering the worst case in which $C_{P2}$ and $C_S$ were in parallel to $C_{P1}$ (since the time constant in reality would be faster), the time constant is: Eqn. 8 $$\tau_2 < R_L \cdot (C_S + C_{P1} + C_{P2})$$ In this case, the time constant depends on the external circuit: in particular imposing that the transient is completed well before the end of sampling time $t_s$ , a constraints on $R_L$ sizing is obtained: Eqn. 9 $$10 \bullet \tau_2 = 10 \bullet R_L \bullet (C_S + C_{P1} + C_{P2}) < t_s$$ Of course, $R_L$ shall be sized also according to the current limitation constraints, in combination with $R_S$ (source impedance) and $R_F$ (filter resistance). Being $C_F$ definitively bigger than $C_{P1}$ , $C_{P2}$ and $C_S$ , then the final voltage $V_{A2}$ (at the end of the charge transfer transient) will be much higher than $V_{A1}$ . Equation 10 must be respected (charge balance assuming now $C_S$ already charged at $V_{A1}$ ): Egn. 5 $$\mathbf{V}_{\mathbf{A2}}\bullet(\mathbf{C}_{\mathbf{S}}+\mathbf{C}_{\mathbf{P1}}+\mathbf{C}_{\mathbf{P2}}+\mathbf{C}_{\mathbf{F}})=\mathbf{V}_{\mathbf{A}}\bullet\mathbf{C}_{\mathbf{F}}+\mathbf{V}_{\mathbf{A1}}\bullet(\mathbf{C}_{\mathbf{P1}}+\mathbf{C}_{\mathbf{P2}}+\mathbf{C}_{\mathbf{S}})$$ The two transients above are not influenced by the voltage source that, due to the presence of the $R_FC_F$ filter, is not able to provide the extra charge to compensate the voltage drop on $C_S$ with respect to the ideal source $V_A$ ; the time constant $R_FC_F$ of the filter is very high with respect to the sampling time ( $t_s$ ). The filter is typically designed to act as anti-aliasing. MPC5602D Microcontroller Data Sheet, Rev. 6 Figure 15. Spectral representation of input signal Calling $f_0$ the bandwidth of the source signal (and as a consequence the cut-off frequency of the anti-aliasing filter, $f_F$ ), according to the Nyquist theorem the conversion rate $f_C$ must be at least $2f_0$ ; it means that the constant time of the filter is greater than or at least equal to twice the conversion period $(t_c)$ . Again the conversion period $t_c$ is longer than the sampling time $t_s$ , which is just a portion of it, even when fixed channel continuous conversion mode is selected (fastest conversion rate at a specific channel): in conclusion it is evident that the time constant of the filter $R_F C_F$ is definitively much higher than the sampling time $t_s$ , so the charge level on $C_S$ cannot be modified by the analog signal source during the time in which the sampling switch is closed. The considerations above lead to impose new constraints on the external circuit, to reduce the accuracy error due to the voltage drop on $C_S$ ; from the two charge balance equations above, it is simple to derive Equation 11 between the ideal and real sampled voltage on $C_S$ : Eqn. 11 $$\frac{v_{A2}}{v_{A}} = \frac{c_{P1} + c_{P2} + c_{F}}{c_{P1} + c_{P2} + c_{F} + c_{S}}$$ From this formula, in the worst case (when $V_A$ is maximum, that is for instance 5 V), assuming to accept a maximum error of half a count, a constraint is evident on $C_F$ value: Egn. 12 59 $$C_F > 2048 \cdot C_S$$ ### 4.17.3 ADC electrical characteristics Table 40. ADC input leakage current | Sym | Symbol C Paramete | | Parameter | Conditions | | | Value | | | | | |-----------|-------------------|---|-----------------------|-------------------------|--------------------------------------|-----|-------|------|----|--|--| | Symbol | | J | i didilietei | | Min | Тур | Max | Unit | | | | | $I_{LKG}$ | CC | С | Input leakage current | $T_A = -40 ^{\circ}C$ | No current injection on adjacent pin | _ | 1 | | nA | | | | | | С | | T <sub>A</sub> = 25 °C | | _ | 1 | _ | | | | | | | С | | T <sub>A</sub> = 105 °C | | _ | 8 | 200 | | | | | | | Р | | T <sub>A</sub> = 125 °C | | _ | 45 | 400 | | | | Table 41. ADC conversion characteristics | Cumba | | ^ | Davamatav | Conditions <sup>1</sup> | | Value | | l les is | |---------------------|----|---|--------------------------------------------------------------------------------------------------------------|-----------------------------------------------|---------------------------|-------|-----------------------|----------| | Symbo | )1 | С | Parameter | Conditions | Min | Тур | Max | Unit | | V <sub>SS_ADC</sub> | SR | | Voltage on<br>VSS_HV_ADC (ADC<br>reference) pin with<br>respect to ground<br>(V <sub>SS</sub> ) <sup>2</sup> | _ | -0.1 | _ | 0.1 | V | | V <sub>DD_ADC</sub> | SR | _ | Voltage on<br>VDD_HV_ADC pin<br>(ADC reference) with<br>respect to ground<br>(V <sub>SS</sub> ) | _ | V <sub>DD</sub> – 0.1 | _ | V <sub>DD</sub> + 0.1 | V | | V <sub>AINx</sub> | SR | _ | Analog input voltage <sup>3</sup> | _ | V <sub>SS_ADC</sub> - 0.1 | _ | $V_{DD\_ADC} + 0.1$ | ٧ | | f <sub>ADC</sub> | SR | _ | ADC analog frequency | V <sub>DD</sub> = 5.0 V | 3.33 | _ | 32 + 4% | MHz | | | | | | V <sub>DD</sub> = 3.3 V | 3.33 | _ | 20 + 4% | | | $\Delta_{ADC\_SYS}$ | SR | _ | ADC clock duty cycle (ipg_clk) | ADCLKSEL = 1 <sup>4</sup> | 45 | _ | 55 | % | | t <sub>ADC_PU</sub> | SR | _ | ADC power up delay | _ | _ | _ | 1.5 | μs | | t <sub>s</sub> | CC | Т | Sampling time <sup>5</sup><br>V <sub>DD</sub> = 3.3 V | f <sub>ADC</sub> = 20 MHz,<br>INPSAMP = 12 | 600 | _ | _ | ns | | | | | | f <sub>ADC</sub> = 3.33 MHz,<br>INPSAMP = 255 | _ | _ | 76.2 | μs | | | | Т | Sampling time <sup>(5)</sup><br>V <sub>DD</sub> = 5.0 V | f <sub>ADC</sub> = 24 MHz,<br>INPSAMP = 13 | 500 | _ | _ | ns | | | | | | f <sub>ADC</sub> = 3.33 MHz,<br>INPSAMP = 255 | _ | _ | 76.2 | μs | Table 41. ADC conversion characteristics (continued) | Ob | | _ | D | 0 114 | e1 | | Value | | | |-------------------|----|---|-----------------------------------------------------------|----------------------------------------------------------|-------------------------------|-----|-------|-----|------| | Symb | OI | С | Parameter | Condit | lions' | Min | Тур | Max | Unit | | t <sub>c</sub> | СС | Р | Conversion time <sup>6</sup><br>V <sub>DD</sub> = 3.3 V | f <sub>ADC</sub> = 20 MHz,<br>INPCMP = 0 | | 2.4 | 1-1 | _ | μs | | | | | | f <sub>ADC</sub> = 13.33 MH<br>INPCMP = 0 | Hz, | _ | | 3.6 | | | | | Р | Conversion time <sup>(6)</sup><br>V <sub>DD</sub> = 5.0 V | f <sub>ADC</sub> = 32 MHz,<br>INPCMP = 0 | | 1.5 | _ | _ | μs | | | | | | f <sub>ADC</sub> = 13.33 MH<br>INPCMP = 0 | Hz, | _ | | 3.6 | | | C <sub>S</sub> | СС | D | ADC input sampling capacitance | _ | - | | 5 | | pF | | C <sub>P1</sub> | CC | D | ADC input pin capacitance 1 | _ | _ | | 3 | | pF | | C <sub>P2</sub> | CC | D | ADC input pin capacitance 2 | _ | - | | 1 | | pF | | C <sub>P3</sub> | CC | D | ADC input pin capacitance 3 | _ | - | | 1.5 | | pF | | R <sub>SW1</sub> | CC | D | Internal resistance of analog source | _ | - | _ | _ | 1 | kΩ | | R <sub>SW2</sub> | CC | D | Internal resistance of analog source | _ | - | _ | _ | 2 | kΩ | | R <sub>AD</sub> | CC | D | Internal resistance of analog source | _ | - | _ | _ | 0.3 | kΩ | | I <sub>INJ</sub> | SR | _ | Input current Injection | injection on | V <sub>DD</sub> = 3.3 V ± 10% | -5 | _ | 5 | mA | | | | | | one ADC input,<br>different from<br>the converted<br>one | V <sub>DD</sub> = 5.0 V ± 10% | -5 | _ | 5 | | | INLP | СС | T | Absolute Integral non-linearity-precise channels | No overload | | _ | 1 | 3 | LSB | | INLX | CC | Т | Absolute Integral non-linearity-extended channels | No overload | | _ | 1.5 | 5 | LSE | | DNL | CC | Т | Absolute Differential non-linearity | No overload | | _ | 0.5 | 1 | LSB | | E <sub>O</sub> | СС | Т | Absolute Offset error | _ | | _ | 2 | _ | LSB | | E <sub>G</sub> | СС | Т | Absolute Gain error | _ | _ | _ | 2 | _ | LSB | | TUEP <sup>7</sup> | СС | Р | Total unadjusted error | Without current | injection | -6 | | 6 | LSB | | | | Т | for precise channels, input only pins | With current inje | ection | -8 | | 8 | | | Ī | Symbo | ı | С | Parameter | Conditions <sup>1</sup> | | Value | | Unit | |---|---------------------|----|---|----------------------|---------------------------|-----|-------|-----|------| | | Symbo | '1 | J | i arameter | Conditions | Min | Тур | Max | | | | TUEX <sup>(7)</sup> | CC | - | • | Without current injection | -10 | | 10 | LSB | | | | | Т | for extended channel | With current injection | -12 | | 12 | | $<sup>\</sup>overline{}^1$ V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified. ### 4.18 On-chip peripherals ### 4.18.1 Current consumption Table 42. On-chip peripherals current consumption<sup>1</sup> | Symbol | | С | Parameter | Conditions | Typical value <sup>2</sup> | Unit | |---------------------------|----|---|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|------| | I <sub>DD_BV(CAN)</sub> | CC | | CAN (FlexCAN) supply current on V <sub>DD_BV</sub> | 500 Kbyte/s 125 Kbyte/s 125 Kbyte/s Total (static + dynamic) consumption: FlexCAN in loop-back mode XTAL at 8 MHz used as CAN engine clock source Message sending period is 580 μs | $8 \times f_{periph} + 85$<br>$8 \times f_{periph} + 27$ | μΑ | | I <sub>DD_BV(eMIOS)</sub> | CC | | eMIOS supply current<br>on V <sub>DD_BV</sub> | Static consumption: • eMIOS channel OFF • Global prescaler enabled | 29 × f <sub>periph</sub> | μΑ | | | | | | Dynamic consumption: • It does not change varying the frequency (0.003 mA) | 3 | μА | | I <sub>DD_BV(SCI)</sub> | CC | Т | SCI (LINFlex) supply current on V <sub>DD_BV</sub> | Total (static + dynamic) consumption: • LIN mode • Baudrate: 20 Kbyte/s | 5 × f <sub>periph</sub> + 31 | μА | <sup>&</sup>lt;sup>2</sup> Analog and digital $V_{SS}$ must be common (to be tied together externally). <sup>&</sup>lt;sup>3</sup> V<sub>AINx</sub> may exceed V<sub>SS\_ADC</sub> and V<sub>DD\_ADC</sub> limits, remaining on absolute maximum ratings, but the results of the conversion will be clamped respectively to 0x000 or 0xFFF. <sup>&</sup>lt;sup>4</sup> Duty cycle is ensured by using system clock without prescaling. When ADCLKSEL = 0, the duty cycle is ensured by internal divider by 2. During the sampling time the input capacitance C<sub>S</sub> can be charged/discharged by the external source. The internal resistance of the analog source must allow the capacitance to reach its final voltage level within t<sub>S</sub>. After the end of the sampling time t<sub>S</sub>, changes of the analog input voltage have no effect on the conversion result. Values for the sample clock t<sub>S</sub> depend on programming. <sup>&</sup>lt;sup>6</sup> This parameter does not include the sampling time t<sub>S</sub>, but only the time for determining the digital result and the time to load the result's register with the conversion result. Total Unadjusted Error: The maximum error that occurs without adjusting Offset and Gain errors. This error is a combination of Offset, Gain and Integral Linearity errors. Table 42. On-chip peripherals current consumption<sup>1</sup> (continued) | Symbol | | С | Parameter | | Conditions | Typical value <sup>2</sup> | Unit | |-----------------------------|----|---|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|-------------------------------|------| | I <sub>DD_BV(SPI)</sub> | CC | Т | SPI (DSPI) supply | Ballast static consumption (only clocked) | | 1 | μΑ | | | | | current on V <sub>DD_BV</sub> | Ballast dynamic consumption (continuous communication): • Baudrate: 2 Mbit/s • Transmission every 8 µs • Frame: 16 bits | | 16 × f <sub>periph</sub> | μА | | I <sub>DD_BV(ADC)</sub> | CC | Т | ADC supply current on $V_{DD\_BV}$ | V <sub>DD</sub> = 5.5 V | Ballast static consumption (no conversion) | 41 × f <sub>periph</sub> | μΑ | | | | | | | Ballast dynamic consumption (continuous conversion) <sup>3</sup> | 5 × f <sub>periph</sub> | μΑ | | I <sub>DD_HV_ADC(ADC)</sub> | CC | Т | ADC supply current on V <sub>DD_HV_ADC</sub> | V <sub>DD</sub> = 5.5 V | Analog static consumption (no conversion) | 2 × f <sub>periph</sub> | μΑ | | | | | | | Analog dynamic consumption (continuous conversion) | 75 × f <sub>periph</sub> + 32 | μΑ | | I <sub>DD_HV(FLASH)</sub> | CC | Т | CFlash + DFlash supply current on V <sub>DD_HV</sub> | V <sub>DD</sub> = 5.5 V | _ | 8.21 | mA | | I <sub>DD_HV(PLL)</sub> | CC | Т | PLL supply current on V <sub>DD_HV</sub> | V <sub>DD</sub> = 5.5 V | _ | 30 × f <sub>periph</sub> | μΑ | #### 4.18.2 **DSPI** characteristics Table 43. DSPI characteristics<sup>1</sup> | No. | Symbo | N. | С | Paramete | Parameter | | DSPI0/DSPI1 Parameter | | | | Unit | |------|-------------------|----|---|---------------------------------|---------------------------|-----|-----------------------|------------------|-------|--|------| | 110. | Symbo | , | | Falanielei | | Min | Тур | Max | Oilit | | | | 1 | t <sub>SCK</sub> | SR | D | SCK cycle time | Master mode<br>(MTFE = 0) | 125 | _ | _ | ns | | | | | | | D | | Slave mode<br>(MTFE = 0) | 125 | _ | _ | | | | | | | | D | | Master mode<br>(MTFE = 1) | 83 | _ | _ | | | | | | | | D | | Slave mode<br>(MTFE = 1) | 83 | _ | _ | | | | | _ | f <sub>DSPI</sub> | SR | D | DSPI digital controller frequer | су | _ | _ | f <sub>CPU</sub> | MHz | | | Operating conditions: T<sub>A</sub> = 25 °C, f<sub>periph</sub> = 8 MHz to 48 MHz f<sub>periph</sub> is an absolute value. During the conversion, the total current consumption is given from the sum of the static and dynamic consumption, i.e., $(41 + 5) \times f_{periph}$ . Table 43. DSPI characteristics<sup>1</sup> (continued) | No. | Symbo | N. | С | Paramete | r | DSPI | )/DSPI1 | | Unit | |------|----------------------------------|----|---|-----------------------------------------------------------------------------------------------------------|-------------|--------------------------|---------------------|--------------------|-------| | 110. | Cymbo | ,, | | i didilicto | • | Min | Тур | Max | Oilit | | | Δt <sub>CSC</sub> | CC | D | Internal delay between pad associated to SCK and pad associated to CSn in master mode | Master mode | _ | _ | 130 <sup>2</sup> | ns | | _ | ∆t <sub>ASC</sub> | CC | D | Internal delay between pad<br>associated to SCK and pad<br>associated to CSn in master<br>mode for CSn1→1 | Master mode | _ | _ | 130 <sup>(2)</sup> | ns | | 2 | t <sub>CSCext</sub> <sup>3</sup> | SR | D | CS to SCK delay | Slave mode | 32 | _ | _ | ns | | 3 | t <sub>ASCext</sub> <sup>4</sup> | SR | D | After SCK delay | Slave mode | 1/f <sub>DSPI</sub> + 5 | _ | _ | ns | | 4 | t <sub>SDC</sub> | CC | D | SCK duty cycle | Master mode | _ | t <sub>SCK</sub> /2 | _ | ns | | | | SR | D | | Slave mode | t <sub>SCK</sub> /2 | _ | _ | | | 5 | t <sub>A</sub> | SR | D | Slave access time | _ | 1/f <sub>DSPI</sub> + 70 | _ | _ | ns | | 6 | t <sub>DI</sub> | SR | D | Slave SOUT disable time | _ | 7 | _ | _ | ns | | 7 | t <sub>PCSC</sub> | SR | D | PCSx to PCSS time | _ | 0 | _ | _ | ns | | 8 | t <sub>PASC</sub> | SR | D | PCSS to PCSx time | _ | 0 | _ | _ | ns | | 9 | t <sub>SUI</sub> | SR | D | Data setup time for inputs | Master mode | 43 | _ | _ | ns | | | | | | | Slave mode | 5 | _ | _ | | | 10 | t <sub>HI</sub> | SR | D | Data hold time for inputs | Master mode | 0 | _ | _ | ns | | | | | | | Slave mode | 2 <sup>5</sup> | | _ | | | 11 | t <sub>SUO</sub> 6 | CC | D | Data valid after SCK edge | Master mode | _ | _ | 32 | ns | | | | | | | Slave mode | _ | _ | 52 | | | 12 | t <sub>HO</sub> <sup>(6)</sup> | CC | D | Data hold time for outputs | Master mode | 0 | _ | _ | ns | | | | | | | Slave mode | 8 | _ | _ | | <sup>1</sup> Operating conditions: $C_{OUT} = 10$ to 50 pF, $Slew_{IN} = 3.5$ to 15 ns <sup>&</sup>lt;sup>2</sup> Maximum is reached when CSn pad is configured as SLOW pad while SCK pad is configured as MEDIUM pad <sup>&</sup>lt;sup>3</sup> The $t_{CSC}$ delay value is configurable through a register. When configuring $t_{CSC}$ (using PCSSCK and CSSCK fields in DSPI\_CTARx registers), delay between internal CS and internal SCK must be higher than $\Delta t_{CSC}$ to ensure positive $t_{CSCext}$ . The t<sub>ASC</sub> delay value is configurable through a register. When configuring t<sub>ASC</sub> (using PASC and ASC fields in DSPI\_CTARx registers), delay between internal CS and internal SCK must be higher than Δt<sub>ASC</sub> to ensure positive t<sub>ASCext</sub>. <sup>&</sup>lt;sup>5</sup> This delay value corresponds to SMPL\_PT = 00b which is bit field 9 and 8 of DSPI\_MCR. <sup>&</sup>lt;sup>6</sup> SCK and SOUT configured as MEDIUM pad Figure 16. DSPI classic SPI timing – master, CPHA = 0 Figure 17. DSPI classic SPI timing – master, CPHA = 1 Figure 18. DSPI classic SPI timing – slave, CPHA = 0 Figure 19. DSPI classic SPI timing – slave, CPHA = 1 Figure 20. DSPI modified transfer format timing – master, CPHA = 0 Figure 21. DSPI modified transfer format timing – master, CPHA = 1 Figure 22. DSPI modified transfer format timing – slave, CPHA = 0 Figure 23. DSPI modified transfer format timing – slave, CPHA = 1 Figure 24. DSPI PCS strobe (PCSS) timing ### 4.18.3 JTAG characteristics **Table 44. JTAG characteristics** | No. | Symb | ol. | С | Parameter | | Unit | | | | |------|-------------------|------|---|------------------------|-------|------|-----|----|--| | 140. | Syllid | , OI | | Farameter | Min | Тур | Max | | | | 1 | t <sub>JCYC</sub> | СС | D | TCK cycle time | 83.33 | _ | _ | ns | | | 2 | t <sub>TDIS</sub> | СС | D | TDI setup time | 15 | _ | _ | ns | | | 3 | t <sub>TDIH</sub> | СС | D | TDI hold time | 5 | _ | _ | ns | | | 4 | t <sub>TMSS</sub> | СС | D | TMS setup time | 15 | _ | _ | ns | | | 5 | t <sub>TMSH</sub> | CC | D | TMS hold time | 5 | _ | _ | ns | | | 6 | t <sub>TDOV</sub> | СС | D | TCK low to TDO valid | _ | _ | 49 | ns | | | 7 | t <sub>TDOI</sub> | СС | D | TCK low to TDO invalid | 6 | _ | _ | ns | | Figure 25. Timing diagram – JTAG boundary scan ## 5 Package characteristics ## 5.1 Package mechanical data ### 5.1.1 100 LQFP Figure 26. 100 LQFP package mechanical drawing (Part 1 of 3) Figure 27. 100 LQFP package mechanical drawing (Part 2 of 3) | DICTIONARY PAGE: 983 DICTIONARY PAGE: 983 DO NOT SCALE THIS DRAWING REV: H NOTES: 1. ALL DIMENSIONS ARE IN MILLIMETERS. 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M—1994. 3. DATUMS B, C AND D TO BE DETERMINED AT DATUM PLANE H. 4. THE TOP PACKAGE BODY SIZE MAY BE SMALLER THAN THE BOTTOM PACKAGE SIZE BY A MAXIMUM OF 0.1 MM. 5. DIMENSIONS DO NOT INCLUDE MOLD PROTRUSIONS. THE MAXIMUM ALLOWABLE PROTRUSION INCLUDING MOLD MISMATCH. 6. DIMENSION DOES NOT INCLUDE DAM BAR PROTRUSION. PROTRUSIONS SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.35. MINIMUM SPACE BETWEEN PROTRUSION ARE DETERMINED AT THE SEATING PLANE, DATUM A. | | MECHANICAI | L OUTLINES | DOCUMEN | NT NO: 98ASS23308W | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------|----------------|-----------|--------------------| | DO NOT SCALE THIS DRAWING REV: H NOTES: 1. ALL DIMENSIONS ARE IN MILLIMETERS. 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M—1994. 3. DATUMS B, C AND D TO BE DETERMINED AT DATUM PLANE H. 4. THE TOP PACKAGE BODY SIZE MAY BE SMALLER THAN THE BOTTOM PACKAGE SIZE BY A MAXIMUM OF 0.1 MM. 5. DIMENSIONS DO NOT INCLUDE MOLD PROTRUSIONS. THE MAXIMUM ALLOWABLE PROTRUSION IS 0.25 mm PER SIDE. THE DIMENSIONS ARE MAXIMUM BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH. 6. DIMENSION DOES NOT INCLUDE DAM BAR PROTRUSION. PROTRUSIONS SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.35. MINIMUM SPACE BETWEEN PROTRUSION AND AN ADJACENT LEAD SHALL BE 0.07 MM. | Treescale semiconductor semiconductor | DICTIO | NARY | PAGE: | 983 | | 1. ALL DIMENSIONS ARE IN MILLIMETERS. 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M-1994. 3. DATUMS B, C AND D TO BE DETERMINED AT DATUM PLANE H. 4. THE TOP PACKAGE BODY SIZE MAY BE SMALLER THAN THE BOTTOM PACKAGE SIZE BY A MAXIMUM OF 0.1 MM. 5. DIMENSIONS DO NOT INCLUDE MOLD PROTRUSIONS. THE MAXIMUM ALLOWABLE PROTRUSION IS 0.25 mm PER SIDE. THE DIMENSIONS ARE MAXIMUM BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH. 6. DIMENSION DOES NOT INCLUDE DAM BAR PROTRUSION. PROTRUSIONS SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.35. MINIMUM SPACE BETWEEN PROTRUSION AND AN ADJACENT LEAD SHALL BE 0.07 MM. | ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED DIRECTLY FROM THE DOCUMENT CONTROL REPOSITORY, PRINTED VERSIONS | DO NOT SCALE | THIS DRAWING | REV: | Н | | 1. ALL DIMENSIONS ARE IN MILLIMETERS. 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M—1994. 3. DATUMS B, C AND D TO BE DETERMINED AT DATUM PLANE H. 4. THE TOP PACKAGE BODY SIZE MAY BE SMALLER THAN THE BOTTOM PACKAGE SIZE BY A MAXIMUM OF 0.1 MM. 5. DIMENSIONS DO NOT INCLUDE MOLD PROTRUSIONS. THE MAXIMUM ALLOWABLE PROTRUSION IS 0.25 mm PER SIDE. THE DIMENSIONS ARE MAXIMUM BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH. 6. DIMENSION DOES NOT INCLUDE DAM BAR PROTRUSION. PROTRUSIONS SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.35. MINIMUM SPACE BETWEEN PROTRUSION AND AN ADJACENT LEAD SHALL BE 0.07 MM. | NOTES: | | | | | | 3. DATUMS B, C AND D TO BE DETERMINED AT DATUM PLANE H. 4. THE TOP PACKAGE BODY SIZE MAY BE SMALLER THAN THE BOTTOM PACKAGE SIZE BY A MAXIMUM OF 0.1 MM. 5. DIMENSIONS DO NOT INCLUDE MOLD PROTRUSIONS. THE MAXIMUM ALLOWABLE PROTRUSION IS 0.25 mm PER SIDE. THE DIMENSIONS ARE MAXIMUM BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH. 6. DIMENSION DOES NOT INCLUDE DAM BAR PROTRUSION. PROTRUSIONS SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.35. MINIMUM SPACE BETWEEN PROTRUSION AND AN ADJACENT LEAD SHALL BE 0.07 MM. | | IMETERS. | | | | | THE TOP PACKAGE BODY SIZE MAY BE SMALLER THAN THE BOTTOM PACKAGE SIZE BY A MAXIMUM OF 0.1 MM. 5. DIMENSIONS DO NOT INCLUDE MOLD PROTRUSIONS. THE MAXIMUM ALLOWABLE PROTRUSION IS 0.25 mm PER SIDE. THE DIMENSIONS ARE MAXIMUM BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH. 6. DIMENSION DOES NOT INCLUDE DAM BAR PROTRUSION. PROTRUSIONS SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.35. MINIMUM SPACE BETWEEN PROTRUSION AND AN ADJACENT LEAD SHALL BE 0.07 MM. | 2. INTERPRET DIMENSIONS AND | TOLERANCES PER | ASME Y14.5M-1 | 994. | | | THE TOP PACKAGE BODY SIZE MAY BE SMALLER THAN THE BOTTOM PACKAGE SIZE BY A MAXIMUM OF 0.1 MM. 5. DIMENSIONS DO NOT INCLUDE MOLD PROTRUSIONS. THE MAXIMUM ALLOWABLE PROTRUSION IS 0.25 mm PER SIDE. THE DIMENSIONS ARE MAXIMUM BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH. 6. DIMENSION DOES NOT INCLUDE DAM BAR PROTRUSION. PROTRUSIONS SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.35. MINIMUM SPACE BETWEEN PROTRUSION AND AN ADJACENT LEAD SHALL BE 0.07 MM. | 3. DATUMS B, C AND D TO BE | DETERMINED AT [ | DATUM PLANE H. | | | | PROTRUSION IS 0.25 mm PER SIDE. THE DIMENSIONS ARE MAXIMUM BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH. 6. DIMENSION DOES NOT INCLUDE DAM BAR PROTRUSION. PROTRUSIONS SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.35. MINIMUM SPACE BETWEEN PROTRUSION AND AN ADJACENT LEAD SHALL BE 0.07 MM. | 4. THE TOP PACKAGE BODY SIZ | | | OTTOM PAC | KAGE SIZE | | CAUSE THE LEAD WIDTH TO EXCEED 0.35. MINIMUM SPACE BETWEEN PROTRUSION AND AN ADJACENT LEAD SHALL BE 0.07 MM. | PROTRUSION IS 0.25 mm PE | ER SIDE. THE DIME | | | | | 7. DIMENSIONS ARE DETERMINED AT THE SEATING PLANE, DATUM A. | CAUSE THE LEAD WIDTH TO | EXCEED 0.35. MIN | NIMUM SPACE BE | | | | | 7. DIMENSIONS ARE DETERMINED | AT THE SEATING | PLANE, DATUM | Α. | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | T.T. 5 | | 0.05.10 | | | | TITLE: CASE NUMBER: 983-02 STANDARD: NON JEDES | 100 LEAD LQF | ·P | | | | | 14 X 14, 0.5 PITCH, 1.4 THICK STANDARD: NON-JEDEC PACKAGE CODE: 8264 SHEET: 3 | 14 X 14, 0.5 PITCH, | 1.4 THICK | | | SHFFT: 3 | Figure 28. 100 LQFP package mechanical drawing (Part 3 of 3) ### 5.1.2 64 LQFP Figure 29. 64 LQFP mechanical drawing (part 1 of 3) Figure 30. 64 LQFP mechanical drawing (part 2 of 3) | l | | |---|-----------------------------------------------------------| | ١ | * freescale | | I | semiconductor | | I | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | | I | ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED | | ı | DIRECTLY FROM THE DOCUMENT CONTROL REPOSITORY. PRINTED | | ı | VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED "CONTROLLED | | ı | COPY" IN RED. | #### MECHANICAL OUTLINES DICTIONARY DOCUMENT NO: 98ASS23234W PAGE: 840F DO NOT SCALE THIS DRAWING REV: Ε #### NOTES: - 1. DIMENSIONS ARE IN MILLIMETERS. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. - 3. DATUMS A, B AND D TO BE DETERMINED AT DATUM PLANE H. /4, dimensions to be determined at seating plane c. /6\sqrthis dimension does not include dambar protrusion. Allowable dambar PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE UPPER LIMIT BY MORE THAN O.08 mm AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD SHALL NOT BE LESS THAN 0.07 mm. 6 THIS DIMENSION DOES NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 mm PER SIDE. THIS DIMENSION IS MAXIMUM PLASTIC BODY SIZE DIMENSION INCLUDING MOLD MISMATCH. /7. EXACT SHAPE OF EACH CORNER IS OPTIONAL. /8) THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN O. 1 mm AND O. 25 mm FROM THE LEAD TIP. TITLE: 64LD LQFP, 10 X 10 X 1.4 PKG, O. 5 PITCH, CASE OUTLINE CASE NUMBER: 840F-02 STANDARD: JEDEC MS-026 BCD PACKAGE CODE: 8426 SHEET: 3 Figure 31. 64 LQFP mechanical drawing (part 3 of 3) ## 6 Ordering information Figure 32. Commercial product code structure ## 7 Document revision history Table 45 summarizes revisions to this document. Table 45. Revision history | Revision | Date | Description of Changes | |------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 30 Sep 2009 | Initial release | | 2 | 18 Feb 2010 | Updated the following tables: - Absolute maximum ratings - Low voltage power domain electrical characteristics; - On-chip peripherals current consumption - DSPI characteristics; - JTAG characteristics; - ADC conversion characteristics; Inserted a note on "Flash power supply DC characteristics" section. | | 3 | 10 Aug 2010 | "Features" section: Updated information concerning eMIOS, ADC, LINFlex, Nexus and low power capabilities "MPC5602D device comparison" table: updated the "Execution speed" row "MPC5602D series block diagram" figure: • updated max number of Crossbar Switches • updated Legend "MPC5602D series block summary" table: added contents concernig the eDMA block "100 LQFP pin configuration (top view)" figure: • removed alternate functions • updated supply pins "64 LQFP pin configuration (top view)" figure: removed alternate functions Added "Pin muxing" section "NVUSRO register" section: Deleted "NVUSRO[WATCHDOG_EN] field description" section "Recommended operating conditions (3.3 V)" table: • TV <sub>DD</sub> : deleted min value • In footnote No. 3, changed capacitance value between V <sub>DD</sub> BV and V <sub>SS</sub> LV "Recommended operating conditions (5.0 V)" table: deleted TV <sub>DD</sub> min value "LQFP thermal characteristics" table: changed R <sub>0,JC</sub> values "I/O input DC electrical characteristics" table: • W <sub>FI</sub> : updated max value • W <sub>NFI</sub> : updated max value • W <sub>NFI</sub> : updated min value "I/O consumption" table: removed I <sub>DYNSEG</sub> row Added "I/O weight" table "Program and erase specifications (Code Flash)" table: deleted T <sub>Bank_C</sub> row Updated the following tables: • "Voltage regulator electrical characteristics" • "Low voltage power domain electrical characteristics" • "Low voltage power domain electrical characteristics" • "Low voltage power domain electrical characteristics" • "Fast external crystal oscillator (4 to 16 MHz) electrical characteristics" • "Fast external crystal oscillator (16 MHz) electrical characteristics" • "Fast external RC oscillator (16 MHz) electrical characteristics" • "Fast external crystal oscillator (16 MHz) electrical characteristics" • "Fon-chip peripherals current consumption" • "DSPI characteristics" section: removed "DSPI PCS strobe (PCSS) timing" figure | | 3<br>(continued) | 10 Aug 2010 | "Ordering information" section: removed "Orderable part number summary" table | MPC5602D Microcontroller Data Sheet, Rev. 6 #### **Document revision history** ### Table 45. Revision history (continued) | Revision | Date | Description of Changes | |----------|-------------|---------------------------------------------------------------------------------| | 3.1 | 23 Feb 2011 | Deleted the "Freescale Confidential Proprietary" label (the document is public) | #### **Document revision history** Table 45. Revision history (continued) | Revision | Date | Description of Changes | |------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Revision 4 | Date 14 Jul 2011 | Formatting and editorial changes throughout Device comparison table: for the "Total timer I/O eMIOS", changed "13 ch" to "14 ch" Features: Replaced "e200z0" with "e200z0h"; added an explanation of which LINFlex modules support master mode and slave MPC5601D/MPC5602D series block summary: | | | | Updated Flash memory read access timing EMI radiated emission measurement: updated S <sub>EMI</sub> values Updated FMPLL electrical characteristics Crystal oscillator and resonator connection scheme: inserted footnote about possibly requiring a series resistor Fast internal RC oscillator (16 MHz) electrical characteristics: updated t <sub>FIRCSU</sub> values Section "Input impedance and ADC accuracy": changed "V <sub>A</sub> /V <sub>A2</sub> " to "V <sub>A2</sub> /V <sub>A</sub> " in Equation 13 ADC conversion characteristics: • updated conditions for sampling time V <sub>DD</sub> = 5.0 V • updated conditions for conversion time V <sub>DD</sub> = 5.0 V Commercial product code structure: added character for frequency; updated optional fields character and description Restored the revision history table and added an entry for Rev. 3.1 Updated Abbreviations | MPC5602D Microcontroller Data Sheet, Rev. 6 Table 45. Revision history (continued) | Revision | Date | Description of Changes | |----------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | _ | Rev. 5 not published. | | 6 | 29 Jan 2013 | Removed all instances of table footnote "All values need to be confirmed during device validation" Section 4.1, "Introduction, removed Caution note. In Table 42, On-chip peripherals current consumption, replaced "TBD" with "8.21 mA" in IDD_HV(FLASH) cell. Updated Section 4.17.2, "Input impedance and ADC accuracy In Table 24, changed V <sub>LVDHV3L</sub> , V <sub>LVDHV3BL</sub> from 2.7 V to 2.6 V. Revised the Table 28 (Flash module life) Updated Table 43, DSPI characteristics, to add specifications 7 and 8, t <sub>PCSC</sub> and t <sub>PASC</sub> . Inserted Figure 24, DSPI PCS strobe (PCSS) timing. | ## **Appendix A Abbreviations** Table A-1 lists abbreviations used in this document. Table A-1. Abbreviations | Abbreviation | Meaning | |--------------|------------------------------------------------------| | APU | Auxilliary processing unit | | CMOS | Complementary metal-oxide-semiconductor | | СРНА | Clock phase | | CPOL | Clock polarity | | CS | Peripheral chip select | | DAOC | Double action output compare | | ECC | Error code correction | | EVTO | Event out | | GPIO | General purpose input/output | | IPM | Input period measurement | | IPWM | Input pulse width measurement | | MB | Message buffer | | MC | Modulus counter | | MCB | Modulus counter buffered (up / down) | | MCKO | Message clock out | | MDO | Message data out | | MSEO | Message start/end out | | MTFE | Modified timing format enable | | NVUSRO | Non-volatile user options register | | OPWFMB | Output pulse width and frequency modulation buffered | | OPWMB | Output pulse width modulation buffered | #### **Abbreviations** Table A-1. Abbreviations (continued) | Abbreviation | Meaning | |--------------|----------------------------------------------------------------------| | OPWMCB | Center aligned output pulse width modulation buffered with dead time | | OPWMT | Output pulse width modulation trigger | | PWM | Pulse width modulation | | SAIC | Single action input capture | | SAOC | Single action output compare | | SCK | Serial communications clock | | SOUT | Serial data out | | TBD | To be defined | | TCK | Test clock input | | TDI | Test data input | | TDO | Test data output | | TMS | Test mode select | #### How to Reach Us: Home Page: www.freescale.com Web Support: http://www.freescale.com/support **USA/Europe or Locations Not Listed:** Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com For Literature Requests Only: Freescale Semiconductor Literature Distribution Center 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Document Number: MPC5602D Rev. 6 01/2013 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see <a href="http://www.freescale.com">http://www.freescale.com</a> or contact your Freescale sales representative. For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp. Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org © Freescale Semiconductor, Inc. 2009–2013. All rights reserved.