

#### SY89831U

# Ultra-Precision 1:4 LVPECL Fanout Buffer/Translator with Internal Termination

#### Precision Edge®



### Precision Edge®

#### **General Description**

The SY89831U is a high-speed, 2GHz differential LVPECL 1:4 fanout buffer optimized for ultra-low skew applications. Within-device skew is guaranteed to be less than 20ps (5ps typ.) over supply voltage and temperature. The differential input buffer has a unique internal termination design that allows access to the termination network through a VT pin. This feature allows the device to easily interface to different logic standards. A VREF-AC reference output is included for AC-coupled applications.

The SY89831U is a part of Micrel's high-speed clock synchronization family. For applications that require a different I/O combination, consult Micrel's website at: <a href="https://www.micrel.com">www.micrel.com</a>, and choose from a comprehensive product line of high-speed, low-skew fanout buffers, translators, and clock generators.

Datasheets and support documentation are available on Micrel's web site at: <a href="https://www.micrel.com">www.micrel.com</a>.

#### **Features**

- Guaranteed AC performance over temperature and voltage
  - DC-to 2.5GHz throughput (typical)
  - 350ps propagation delay (IN-to-Q) (typical)
  - 5ps within-device skew (typical)
  - 150ps rise/fall time (typical)
- · Ultra-low jitter design
  - 62fs RMS phase jitter (typical)
- Unique patent-pending input termination and VT pin accepts DC- and AC-coupled differential inputs
- 800mV, 100K LVPECL typical output swing
- Power supply 2.5V ±5% or 3.3V ±10%
- Industrial temperature range: -40°C to +85°C
- Available in 16-pin (3mm x 3mm) MLF® package

### **Applications**

- Processor clock distribution
- SONET clock distribution
- Fibre Channel clock distribution
- Gigabit Ethernet clock distribution

United States Patent No. RE44,134

Precision Edge is a registered trademark of Micrel, Inc.

MicroLeadFrame and MLF are registered trademarks of Amkor Technology, Inc.

Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com

## Ordering Information<sup>(1)</sup>

| Part Number                    | Package Type | Operating Range | Package Marking                      | Lead Finish    |
|--------------------------------|--------------|-----------------|--------------------------------------|----------------|
| SY89831UMG <sup>(2)</sup>      | MLF-16       | Industrial      | 831U with Pb-Free bar-line indicator | NiPdAu Pb-Free |
| SY89831UMGTR <sup>(2, 3)</sup> | MLF-16       | Industrial      | 831U with Pb-Free bar-line indicator | NiPdAu Pb-Free |

#### Notes:

- 1. Contact factory for die availability. Dice are guaranteed at  $T_A = 25$ °C, DC electricals only.
- 2. Pb-Free package is recommended for new designs.
- 3. Tape and Reel.

## **Pin Configuration**



16-MLF (MLF-16)

### **Pin Description**

| Pin #  | Pin Name | Functional Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15, 16 | Q0, /Q0  | Differential 100K LVPECL Outputs: These LVPECL outputs are the precision, low-skew copies of the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1, 2   | Q1, /Q1  | inputs. Please refer to the "Truth Table" section for details. Unused output pairs may be left open.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 3, 4   | Q2, /Q2  | Terminate with $50\Omega$ to $V_{CC}$ – 2V. See the "Output Termination Recommendations" section for more details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 5, 6   | Q3, /Q3  | dotails.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 8      | EN       | This single-ended TTL/CMOS-compatible input functions as a synchronous output enable. The synchronous enable ensures that enable/disable only occurs when the outputs are in a logic low state. Note that this input is internally connected to a $25k\Omega$ pull-up resistor and will default to logic high state (enabled) if left open.                                                                                                                                                                                                                                              |
| 9, 12  | /IN, IN  | Differential Inputs: These input pairs are the differential signal inputs to the device. Inputs accept AC-or DC-coupled differential signs as small as 100mV. Each pin of a pair internally terminates to a VT pin through 50Ω. Note that these inputs default to an intermediate state if left open. Please refer to the "Input Interface Applications" section for more details.                                                                                                                                                                                                       |
| 10     | VREF-AC  | Reference Voltage: These outputs bias to VCC $-$ 1.4V. They are used when AC coupling the inputs (IN, /IN). For AC-coupled applications, connect VREF-AC to the VT pin and bypass with a 0.01 $\mu$ F low-ESR capacitor to V <sub>CC</sub> . See the "Input Interface Applications" section for more details. Maximum sink/source current is $\pm 1.5$ mA. Due to the limited drive capability, each VREF-AC pin should only drive its respective VT pin. If VREF-AC is used with a 2.5V supply, make sure the input swing is large enough to comply with the V <sub>IH</sub> min. spec. |

| Pin#  | Pin Name | Functional Description                                                                                                                                                                                                                                       |
|-------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11    | VT       | Input Termination Center-Tap: Each side of the differential input pair terminates to a VT pin. The VT pins provide a center-tap to a termination network for maximum interface flexibility. See the "Input Interface Applications" section for more details. |
| 13    | GND      | Ground. GND pins and exposed pad must be connected to the most negative potential of the device ground.                                                                                                                                                      |
| 7, 14 | VCC      | Positive Power Supply: Bypass with $0.1\mu\text{F}/0.01\mu\text{F}$ low-ESR capacitors placed as close as possible to each VCC pin.                                                                                                                          |

#### **Truth Table**

| IN | /IN | EN | Q                | /Q    |
|----|-----|----|------------------|-------|
| 0  | 1   | 1  | 0                | 1     |
| 1  | 0   | 1  | 1                | 0     |
| Х  | Х   | 0  | 0 <sup>(4)</sup> | 1 (4) |

#### Note:

4. On the next negative transition of the input signal (IN).

## Absolute Maximum Ratings<sup>(5)</sup>

| 0.5V to +4.0V              |
|----------------------------|
| $-0.5V$ to $V_{CC} + 0.5V$ |
|                            |
| 50mA                       |
| 100mA                      |
|                            |
| ±50mA                      |
|                            |
| ±2mA                       |
| 260°C                      |
| 65°C to +150°C             |
|                            |

### Operating Ratings<sup>(6)</sup>

| Supply Voltage Range                      | +2.375V to +2.625V |
|-------------------------------------------|--------------------|
|                                           | +3.0V to +3.6V     |
| Ambient Temperature (T <sub>A</sub> )     | 40°C to +85°C      |
| Package Thermal Resistance <sup>(7)</sup> |                    |
| (θ <sub>JA</sub> ) Still Air              | 60°C/W             |
| $(\theta_{JA})$ Junction to Board         | 32°C/W             |

#### DC Electrical Characteristics<sup>(8)</sup>

 $T_A = -40$ °C to +85°C, unless otherwise noted.

| Symbol               | Parameter                                  | Condition                     | Min.                    | Тур.                    | Max.                    | Units |
|----------------------|--------------------------------------------|-------------------------------|-------------------------|-------------------------|-------------------------|-------|
| V <sub>CC</sub>      | Power Supply                               |                               | 2.375                   |                         | 2.625                   | V     |
|                      |                                            |                               | 3.0                     |                         | 3.6                     |       |
| I <sub>CC</sub>      | Power Supply Current                       | No load, max. V <sub>CC</sub> |                         | 47                      | 70                      | mA    |
| R <sub>IN</sub>      | Input Resistance (IN-to-VT)                |                               | 45                      | 50                      | 55                      | Ω     |
| R <sub>DIFF-IN</sub> | Differential Input Resistance (IN-to-/IN)  |                               | 90                      | 100                     | 110                     | Ω     |
| V <sub>IH</sub>      | Input HIGH Voltage (IN, /IN)               |                               | 1.2                     |                         | V <sub>CC</sub>         | V     |
| V <sub>IL</sub>      | Input LOW Voltage (IN, /IN)                |                               | 0                       |                         | V <sub>IH</sub> - 0.1   | V     |
| V <sub>IN</sub>      | Input Voltage Swing (IN, /IN)              | See Figure 1.                 | 0.1                     |                         | 1.7                     | V     |
| $V_{DIFF\_IN}$       | Differential Input Voltage Swing  IN - /IN | See Figure 2.                 | 0.2                     |                         |                         | V     |
| V <sub>REF-AC</sub>  | Output Reference Voltage                   |                               | V <sub>CC</sub> - 1.525 | V <sub>CC</sub> - 1.425 | V <sub>CC</sub> - 1.325 | V     |

### LVTTL/LVCMOS Input DC Electrical Characteristics

 $V_{CC} = 2.375V$  to 3.60V;  $V_{EE} = 0V$ ;  $T_A = -40^{\circ}C$  to  $+85^{\circ}C$ 

| Symbol          | Parameter          | Condition | Min. | Тур. | Max. | Units |
|-----------------|--------------------|-----------|------|------|------|-------|
| V <sub>IH</sub> | Input HIGH Voltage |           | 2.0  |      | Vcc  | V     |
| V <sub>IL</sub> | Input LOW Voltage  |           | 0    |      | 0.8  | V     |
| I <sub>IH</sub> | Input HIGH Current |           | -125 |      | 20   | μΑ    |
| I <sub>IL</sub> | Input LOW Current  |           | -300 |      |      | μΑ    |

#### Notes:

- 5. Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this datasheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
- 6. The datasheet limits are not guaranteed if the device is operated beyond the operating ratings.
- Package thermal resistance assumes the exposed pad is soldered (or equivalent) to the device's most negative potential on the PCB. Ψ<sub>JB</sub> and θ<sub>JA</sub> values are determined for a 4-layer board at the still-air package thermal resistance, unless otherwise stated.
- 8. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.

## LVPECL Output DC Electrical Characteristics<sup>(8)</sup>

 $V_{CC}$  = 2.5V ±5% or 3.3V ±10%;  $R_L$  = 50 $\Omega$  to  $V_{CC}$  - 2V;  $T_A$  = -40°C to + 85°C, unless otherwise noted.

| Symbol                | Parameter                                    | Condition     | Min.                    | Тур. | Max.                    | Units |
|-----------------------|----------------------------------------------|---------------|-------------------------|------|-------------------------|-------|
| V <sub>OH</sub>       | Output HIGH Voltage (Q, /Q)                  |               | V <sub>CC</sub> - 1.145 |      | V <sub>CC</sub> - 0.895 | V     |
| V <sub>OL</sub>       | Output LOW Voltage (Q, /Q)                   |               | V <sub>CC</sub> - 1.945 |      | V <sub>CC</sub> - 1.695 | V     |
| V <sub>OUT</sub>      | Output Voltage Swing (Q, /Q)                 | See Figure 1. | 550                     | 800  |                         | mV    |
| V <sub>DIFF_OUT</sub> | Differential Output Voltage<br>Swing (Q, /Q) | See Figure 2. | 1100                    | 1600 |                         | mV    |

#### LVTTL/LVCMOS DC Electrical Characteristics<sup>(8)</sup>

 $V_{CC} = 2.5V \pm 5\%$  or  $3.3V \pm 10\%$ ;  $T_A = -40$ °C to +85°C, unless otherwise noted.

| Symbol          | Parameter          | Condition | Min. | Тур. | Max.            | Units |
|-----------------|--------------------|-----------|------|------|-----------------|-------|
| V <sub>IH</sub> | Input HIGH Voltage |           | 2.0  |      | V <sub>CC</sub> | V     |
| V <sub>IL</sub> | Input LOW Voltage  |           | 0    |      | 0.8             | V     |
| I <sub>IH</sub> | Input HIGH Current |           | -125 |      | 30              | μΑ    |
| I <sub>IL</sub> | Input LOW Current  |           | -300 |      |                 | μΑ    |

#### **AC Electrical Characteristics**(9)

 $V_{CC} = 2.5V \pm 5\%$  or  $3.3V \pm 10\%$ ;  $R_L = 50\Omega$  to  $V_{CC} - 2V$ ;  $T_A = -40$ °C to +85°C, unless otherwise noted.

| Symbol                          | Parameter                      |               | Condition                                        | Min. | Тур. | Max. | Units |
|---------------------------------|--------------------------------|---------------|--------------------------------------------------|------|------|------|-------|
| f <sub>MAX</sub>                | Maximum Freq                   | uency         | V <sub>OUT</sub> ≥ 450mV                         | 2.0  | 2.5  |      | GHz   |
| t <sub>pd</sub>                 | Propagation                    | IN-to-Q       | V <sub>IN</sub> ≥ 100mV                          |      | 390  |      | ps    |
|                                 | Delay                          | IN-to-Q       | V <sub>IN</sub> ≥ 800mV                          | 250  | 350  | 450  | ps    |
| t <sub>SKEW</sub>               | Within-Device S                | Skew          | Note 10                                          |      | 5    | 20   | ps    |
|                                 | Part-to-Part Sko               | ew            | Note 11                                          |      |      | 150  | ps    |
| ts                              | Set-Up Time                    | EN to IN, /IN | Note 12                                          | 300  |      |      | ps    |
| t <sub>H</sub>                  | Hold Time                      | EN to IN, /IN | Note 12                                          | 300  |      |      | ps    |
| t <sub>JITTER</sub>             | RMS Phase Jitt                 | ter           | Output = 622MHz<br>Integration Range 12kHz-20MHz |      | 62   |      | fs    |
| t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fa<br>(20% to 80%) | II Times      | At full output swing                             | 70   | 150  | 225  | ps    |
|                                 | Duty Cycle                     |               | Freq. < 630MHz                                   | 48   | 50   | 52   | %     |

#### Notes:

- 9. High-frequency AC parameters are guaranteed by design and characterization.
- 10. Within-device skew is measured between two different outputs under identical input transitions.
- 11. Part-to-part skew is defined for two parts with identical power supply voltages at the same temperature and no skew at the edges at the respective inputs.
- 12. Set-up and hold times apply to synchronous applications that will enable/disable before the next clock cycle. For asynchronous applications, set-up and hold times do not apply.

## **Typical Phase Noise**





#### **Typical Characteristics**

 $V_{CC}$  = 3.3V; GND = 0V;  $R_L$  =  $50\Omega$  to  $V_{CC}$  – 2V;  $T_A$  = 25°C, unless otherwise noted.







## **Typical Output Waveforms**

 $V_{CC}$  = 3.3V; GND = 0V;  $V_{IN}$  = 800mV;  $R_L$  = 50 $\Omega$  to  $V_{CC}$  – 2V;  $T_A$  = 25°C, unless otherwise noted.



Time (1ns/div)



Time (200ps/div)



Time (150ps/div)



Time (100ps/div)

## **Functional Block Diagram**



### **Single-Ended and Differential Swings**



Figure 1. Single-Ended Swing

Figure 2. Differential Swing

### **Input and Output Stages**



Figure 3. Simplified Differential



Figure 4. Simplified LVPECL Output Stage

### **Input Interface Applications**



Figure 5. DC-Coupled LVPECL Input Interface



Figure 6. AC-Coupled LVPECL Input Interface



Figure 7. DC-Coupled CML Input Interface



Figure 8. AC-Coupled CML Input Interface



Figure 9. DC-Coupled LVDS Input Interface



Figure 10. AC-Coupled LVDS Input Interface

#### **Output Termination Recommendations**



Figure 11. Parallel Termination – Thevenin Equivalent

#### Note:

13. For +2.5V Systems: R1 =  $250\Omega$ , R2 =  $62.5\Omega$ .



Figure 12. Three-Resistor "Y-Termination"

#### Notes:

- 14. Power-saving alternative to Thevenin termination.
- 15. Place termination resistors as close to destination inputs as possible.
- 16. The  $R_b$  resistor sets the DC bias voltage equal to  $V_t$ . For +2.5V systems,  $R_b = 19\Omega$ .
- 17. C1 is an optional bypass capacitor that compensates for any  $t_{\text{r}}/t_{\text{f}}$  mismatches.

## **Related Product and Support Documentation**

| Part Number | Function                                                                             | Data Sheet Link                                                                                                           |
|-------------|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| SY89830U    | 1:4 LVPECL Fanout Buffer w/2:1 MUX Input                                             | http://www.micrel.com/index.php/en/products/clock-timing/clock-data-distribution/fanout-buffers/article/51-sy89830u.html  |
| SY89832U    | 2.5V Ultra-Precision 1:4 LVDS Fanout<br>Buffer/ Translator with Internal Termination | http://www.micrel.com/index.php/en/products/clock-timing/clock-data-distribution/fanout-buffers/article/38-sy89832u.html  |
| SY89833AL   | 3.3V Ultra-Precision 1:4 LVDS Fanout<br>Buffer/Translator with Internal Termination  | http://www.micrel.com/index.php/en/products/clock-timing/clock-data-distribution/fanout-buffers/article/39-sy89833al.html |
| SY89834U    | 2.5/3.3V Two Input, 1GHz LVTTL/CMOS-to-<br>LVPECL 1:4 Fanout Buffer/Translator       | http://www.micrel.com/index.php/en/products/clock-timing/clock-data-distribution/fanout-buffers/article/50-sy89834u.html  |
|             | 16-MLF® Manufacturing Guidelines Exposed Pad Application Note                        | www.amkor.com/products/notes papers/MLF AppNote 0 301.pdf                                                                 |

## Package Information<sup>(18)</sup>



PCB Thermal Consideration for 16-Pin MLF Package (Always solder, or equivalent, the exposed pad to the PCB)

16-Pin EPAD MicroLeadFrame® (MLF-16)

#### Notes:

- 18. Package information is correct as of the publication date. For updates and most current information, go to www.micrel.com.
- 19. Package meets Level 2 moisture sensitivity classification, and is shipped in dry-pack.
- 20. Exposed pads must be soldered to a ground for proper thermal management.

#### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

Micrel makes no representations or warranties with respect to the accuracy or completeness of the information furnished in this data sheet. This information is not intended as a warranty and Micrel does not assume responsibility for its use. Micrel reserves the right to change circuitry, specifications and descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Micrel's terms and conditions of sale for such products, Micrel assumes no liability whatsoever, and Micrel disclaims any express or implied warranty relating to the sale and/or use of Micrel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2014 Micrel, Incorporated.