SCBS727 - JULY 2000

| <ul> <li>BiCMOS Technology With Low Quiescent<br/>Power</li> </ul> |                  | CKAGE<br>VIEW)                              |
|--------------------------------------------------------------------|------------------|---------------------------------------------|
| Buffered Inputs                                                    | ŌE 1             | U <sub>24</sub> ] <sub>V<sub>CC</sub></sub> |
| Noninverted Outputs                                                | 1D 🛮 2           | 23 ] 1Q                                     |
| <ul> <li>Input/Output Isolation From V<sub>CC</sub></li> </ul>     | 2D 🛚 3           | 22 🛮 2Q                                     |
| Controlled Output Edge Rates                                       | 3D <b>[</b> ] 4  | 21 3Q                                       |
| 48-mA Output Sink Current                                          | 4D [ 5           | 20 J 4Q                                     |
| Output Voltage Swing Limited to 3.7 V                              | 5D [ 6<br>6D [ 7 | 19   5Q<br>18   6Q                          |
| <ul> <li>SCR Latch-Up-Resistant BiCMOS Process</li> </ul>          | 7D 🛮 8           | 17 🛭 7Q                                     |
| and Circuit Design                                                 | 8D <b>[</b> ] 9  | 16 🛮 8Q                                     |
| Packaged in Plastic Small-Outline Package                          | <u>9D</u> 10     | 15 9Q                                       |
|                                                                    | CLR 📙 11         | 14 PRE                                      |
| description                                                        | GND 🛮 12         | 13 LE                                       |

The CD74FCT843A is a 9-bit, bus-interface, D-type latch with 3-state outputs, designed

specifically for driving highly capacitive or relatively low-impedance loads. It is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

The device uses a small-geometry BiCMOS technology. The output stage is a combination of bipolar and CMOS transistors that limits the output high level to two diode drops below  $V_{CC}$ . This resultant lowering of output swing (0 V to 3.7 V) reduces power-bus ringing [a source of electromagnetic interference (EMI)] and minimizes  $V_{CC}$  bounce and ground bounce and their effects during simultaneous output switching. The output configuration also enhances switching speed and is capable of sinking 48 mA.

The CD74FCT843A outputs are transparent to the inputs when the latch-enable (LE) input is high. The latches are transparent D-type latches. When LE goes low, the data is latched. The output-enable  $(\overline{OE})$  input controls the 3-state outputs. When  $\overline{OE}$  is high, the outputs are in the high-impedance state. The latch operation is independent of the state of the output enable. This device, having preset  $(\overline{PRE})$  and clear  $(\overline{CLR})$ , are ideal for parity-bus interfacing. When  $\overline{PRE}$  is low, the outputs are high if  $\overline{OE}$  is low.  $\overline{PRE}$  overrides  $\overline{CLR}$ . When  $\overline{CLR}$  is low, the outputs are low if  $\overline{OE}$  is low. When  $\overline{CLR}$  is high, data can be entered into the latch. The device provides noninverted outputs.

OE does not affect the internal operations of the latch. Previously stored data can be retained or new data can be entered while the outputs are in the high-impedance state.

The CD74FCT843A is characterized for operation from 0°C to 70°C.

# FUNCTION TABLE (each latch)

|     |     | INPUTS |    |   | OUTPUT         |
|-----|-----|--------|----|---|----------------|
| PRE | CLR | ŌĒ     | LE | D | Q              |
| L   | Х   | L      | Χ  | Χ | Н              |
| Н   | L   | L      | X  | X | L              |
| Н   | Н   | L      | Н  | L | L              |
| Н   | Н   | L      | Н  | Н | Н              |
| Н   | Н   | L      | L  | Χ | Q <sub>0</sub> |
| Х   | X   | Н      | X  | X | Z              |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## logic symbol†



 $<sup>\</sup>ensuremath{^{\dagger}}$  This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

# logic diagram (positive logic)



SCBS727 - JULY 2000

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| DC supply voltage range, V <sub>CC</sub>                           | 0.5 V to 6 V   |
|--------------------------------------------------------------------|----------------|
| DC input clamp current, $I_{IK}$ ( $V_I < -0.5 \text{ V}$ )        |                |
| DC output clamp current, I <sub>OK</sub> (V <sub>O</sub> < -0.5 V) |                |
| DC output sink current per output pin, I <sub>OL</sub>             | 70 mA          |
| DC output source current per output pin, IOH                       |                |
| Continuous current through V <sub>CC</sub> , (I <sub>CC</sub> )    | 237 mA         |
| Continuous current through GND                                     | 453 mA         |
| Package thermal impedance, θ <sub>JA</sub> (see Note 1)            | 46°C/W         |
| Storage temperature range, T <sub>stq</sub>                        | –65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## recommended operating conditions (see Note 2)

|                 |                                    | MIN  | MAX  | UNIT |
|-----------------|------------------------------------|------|------|------|
| VCC             | Supply voltage                     | 4.75 | 5.25 | V    |
| VIH             | High-level input voltage           | 2    |      | V    |
| V <sub>IL</sub> | Low-level input voltage            |      | 0.8  | V    |
| VI              | Input voltage                      | 0    | VCC  | V    |
| VO              | Output voltage                     | 0    | VCC  | V    |
| loh             | High-level output current          |      | -15  | mA   |
| loL             | Low-level output current           |      | 48   | mA   |
| Δt/Δν           | Input transition rise or fall rate | 0    | 10   | ns/V |
| TA              | Operating free-air temperature     | 0    | 70   | °C   |

NOTE 2: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

# electrical characteristics over recommended operating temperature range (unless otherwise noted)

| PARAMETER          | TEST CONDITIONS                                               | Voc    | T <sub>A</sub> = 25°C |      | MIN    | MAX   | UNIT |
|--------------------|---------------------------------------------------------------|--------|-----------------------|------|--------|-------|------|
| PANAMETER          | TEST CONDITIONS                                               | VCC    | MIN N                 | ЛΑХ  | IVIIIN | IVIAA | UNIT |
| VIK                | $I_{I} = -18 \text{ mA}$                                      | 4.75 V | -                     | -1.2 |        | -1.2  | V    |
| V <sub>OH</sub>    | $I_{OH} = -15 \text{ mA}$                                     | 4.75 V | 2.4                   |      | 2.4    |       | V    |
| V <sub>OL</sub>    | $I_{OL} = 48 \text{ mA}$                                      | 4.75 V | (                     | 0.55 |        | 0.55  | V    |
| lį                 | $V_I = V_{CC}$ or GND                                         | 5.25 V | =                     | ±0.1 |        | ±1    | μΑ   |
| loz                | $V_O = V_{CC}$ or GND                                         | 5.25 V | =                     | ±0.5 |        | ±10   | μΑ   |
| los <sup>‡</sup>   | $V_I = V_{CC}$ or GND, $V_O = 0$                              | 5.25 V | <del>-</del> 75       |      | -75    |       | mA   |
| Icc                | $V_I = V_{CC}$ or GND, $I_O = 0$                              | 5.25 V |                       | 8    |        | 80    | μΑ   |
| Δl <sub>CC</sub> § | One input at 3.4 V,<br>Other inputs at V <sub>CC</sub> or GND | 5.25 V |                       | 1.6  |        | 1.6   | mA   |
| Ci                 | V <sub>I</sub> = V <sub>CC</sub> or GND                       |        |                       | 10   |        | 10    | pF   |
| Co                 | $V_O = V_{CC}$ or GND                                         |        |                       | 15   |        | 15    | pF   |

<sup>‡</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed 100 ms.



NOTE 1: The package thermal impedance is calculated in accordance with JESD 51.

<sup>§</sup> This is the increase in supply current for each input at one of the specified TTL voltage levels rather than 0 V or VCC.

# CD74FCT843A BiCMOS 9-BIT BUS-INTERFACE D-TYPE LATCH WITH 3-STATE OUTPUTS

SCBS727 - JULY 2000

# timing requirements over recommended operating temperature conditions (unless otherwise noted) (see Figure 1)

|                  |                |                 | MIN | MAX | UNIT |  |
|------------------|----------------|-----------------|-----|-----|------|--|
|                  |                | CLR low         | 8   |     |      |  |
| t <sub>W</sub>   | Pulse duration | PRE low         | 8   |     | ns   |  |
|                  |                | LE low          | 4   |     |      |  |
|                  | Setup time     | Data before LE↓ | 2.5 |     |      |  |
| t <sub>su</sub>  |                | PRE inactive    | 1.4 |     | ns   |  |
|                  |                | CLR inactive    | 1.4 |     |      |  |
| t <sub>h</sub>   | Hold time      | Data before LE↓ | 2.5 |     | ns   |  |
| t <sub>rec</sub> | Recovery time  | PRE, CLR        | 14  |     | ns   |  |

# switching characteristics over recommended operating temperature conditions (unless otherwise noted) (see Figure 1) $\frac{1}{2}$

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | T <sub>A</sub> = 25°C | MIN | мах   | UNIT |
|------------------|-----------------|----------------|-----------------------|-----|-------|------|
|                  | D               |                | 6.8                   | 1.5 | 9     |      |
| <sup>t</sup> pd  | LE              | Q              | 9                     | 1.5 | 12 ns |      |
| <sup>t</sup> PLH | PRE             | Q              | 9                     | 1.5 | 12    | ns   |
| t <sub>PHL</sub> | CLR             | Q              | 9.8                   | 1.5 | 13    | ns   |
| t <sub>en</sub>  | ŌĒ              | Q              | 10.5                  | 1.5 | 14    | ns   |
| <sup>t</sup> dis | ŌĒ              | Q              | 6                     | 1.5 | 8     | ns   |

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_f$  and  $t_f = 2.5$  ns.
- D. The outputs are measured one at a time with one input transition per measurement.
- E. tpl 7 and tpH7 are the same as tdis.
- F. tpzL and tpzH are the same as ten.
- G. tpHL and tpLH are the same as tod.

Figure 1. Load Circuit and Voltage Waveforms





### PACKAGE OPTION ADDENDUM

10-Dec-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
| CD74FCT843AM     | ACTIVE | SOIC         | DW                 | 24   | 25             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 74FCT843AM           | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

#### **TUBE**



#### \*All dimensions are nominal

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CD74FCT843AM | DW           | SOIC         | 24   | 25  | 506.98 | 12.7   | 4826   | 6.6    |

DW (R-PDSO-G24)

# PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AD.



DW (R-PDSO-G24)

PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Refer to IPC7351 for alternate board design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated