

Sample &

Buv





SCES201N-APRIL 1999-REVISED SEPTEMBER 2015

### SN74LVC2G32 Dual 2-Input Positive-OR Gate

Technical

Documents

#### 1 Features

- Available in the Texas Instruments NanoFree™ Package
- Supports 5-V V<sub>CC</sub> Operation
- Inputs Accept Voltages to 5.5 V
- Maximum t<sub>pd</sub> of 3.8 ns at 3.3 V
- Low Power Consumption, 10-µA Maximum I<sub>CC</sub>
- ±24-mA Output Drive at 3.3 V
- Typical V<sub>OLP</sub> (Output Ground Bounce)
   <0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C
- Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) >2 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C
- I<sub>off</sub> Supports Live Insertion, Partial-Power-Down Mode, and Back-Drive Protection
- Can Be Used as a Down Translator to Translate Inputs From a Maximum of 5.5 V Down to the  $\rm V_{\rm CC}$  Level
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
  - 2000-V Human Body Model (A114-A)
  - 1000-V Charged-Device Model (C101)

### 2 Applications

- Down Translation
- Logical OR

### 3 Description

Tools &

Software

This dual 2-input positive-OR gate is designed for 1.65-V to 5.5-V  $V_{CC}$  operation.

Support &

Community

20

The SN74LVC2G32 device performs the Boolean function Y = A + B or  $Y = \overline{\overline{A} \bullet \overline{B}}$  in positive logic.

NanoFree package technology is a major breakthrough in IC packaging concepts, using the die as the package.

This device is fully specified for partial-power-down applications using  $I_{off}$ . The  $I_{off}$  circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

#### Device Information<sup>(1)</sup>

| PART NUMBER    | PACKAGE   | BODY SIZE         |  |  |  |  |
|----------------|-----------|-------------------|--|--|--|--|
| SN74LVC2G32DCT | SSOP (8)  | 2.95 mm × 2.80 mm |  |  |  |  |
| SN74LVC2G32DCU | VSSOP (8) | 2.30 mm × 2.00 mm |  |  |  |  |
| SN74LVC2G32YZP | DSBGA (8) | 1.91 mm × 0.91 mm |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Logic Diagram (Positive Logic)



1

2

3

4

5

6

7

8

### **Table of Contents**

| Feat | ures                             | 1 |    | 8.2         | F   |
|------|----------------------------------|---|----|-------------|-----|
| Арр  | lications                        | 1 |    | 8.3         | F   |
|      | cription                         |   |    | 8.4         | D   |
|      | ision History                    |   | 9  | Арр         | lic |
|      | Configuration and Functions      |   |    | 9.1         | A   |
|      | cifications                      |   |    | 9.2         | Т   |
| 6.1  | Absolute Maximum Ratings         |   | 10 | Pov         | ve  |
| 6.2  | ESD Ratings                      | 4 | 11 | Lay         | οι  |
| 6.3  | Recommended Operating Conditions | 5 |    | 11.1        |     |
| 6.4  | Thermal Information              | 5 |    | 11.2        |     |
| 6.5  | Electrical Characteristics       | 6 | 12 | Dev         | ic  |
| 6.6  | Switching Characteristics        | 6 |    | 12.1        |     |
| 6.7  | Operating Characteristics        | 6 |    | 12.2        |     |
| 6.8  | Typical Characteristics          | 7 |    | 12.3        |     |
| Para | ameter Measurement Information   | 8 |    | 12.4        |     |
| Deta | ailed Description                | 9 |    | 12.5        |     |
| 8.1  | Overview                         |   | 13 | Mec<br>Info |     |

### **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision M (November 2013) to Revision N

| <ul> <li>Added Applications section, Device Information table, Pin Configuration and Functions section, ESD Ratings to<br/>Thermal Information table, Typical Characteristics section, Feature Description section, Device Functional Mo<br/>Application and Implementation section, Power Supply Recommendations section, Layout section, Device and<br/>Documentation Support section, and Mechanical, Packaging, and Orderable Information section</li> </ul> |                                                      | 1    |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|------|
| Cł                                                                                                                                                                                                                                                                                                                                                                                                                                                               | hanges from Revision L (February 2007) to Revision M | Page |
| •                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Updated document to new TI data sheet format         | 1    |

Removed Ordering Information table. ..... 1 Updated Features. ..... 1 

Copyright © 1999–2015, Texas Instruments Incorporated

### www.ti.com

STRUMENTS

XAS

|   | 8.2  | Functional Block Diagram          | 9  |
|---|------|-----------------------------------|----|
|   | 8.3  | Feature Description               | 9  |
|   | 8.4  | Device Functional Modes           | 9  |
|   | Арр  | lication and Implementation       | 10 |
|   | 9.1  | Application Information           | 10 |
|   | 9.2  | Typical Application               |    |
| 0 | Pow  | ver Supply Recommendations        | 11 |
| 1 | Lay  | out                               | 11 |
|   | 11.1 | Layout Guidelines                 | 11 |
|   | 11.2 | Layout Example                    | 11 |
| 2 | Dev  | ice and Documentation Support     | 12 |
|   | 12.1 | Related Documentation             | 12 |
|   | 12.2 | Community Resources               | 12 |
|   | 12.3 | Trademarks                        | 12 |
|   | 12.4 | Electrostatic Discharge Caution   | 12 |
|   | 12.5 | Glossary                          | 12 |
| 3 | Med  | hanical, Packaging, and Orderable |    |
|   |      | rmation                           | 12 |

Page



### 5 Pin Configuration and Functions



| DCU Package |
|-------------|
| 8-Pin VSSOP |
| Top View    |

| 1A 📺  | 1 | 8 |      |
|-------|---|---|------|
| 1B 🗔  | 2 | 7 | ∐ 1Y |
| 2Y 🗔  | 3 | 6 | ∐ 2B |
| GND 🖂 | 4 | 5 | □ 2A |

YZP Package 8-Pin DSBGA Bottom View

| O4 50 | 2A                 |
|-------|--------------------|
| O36O  | 2B                 |
| 0270  | 1Y                 |
| O1 8O | $V_{CC}$           |
|       | O 3 6 O<br>O 2 7 O |

See mechanical drawing for dimensions

#### **Pin Functions**

| F               | IN I/O DESCRIPTION |     | DESCRIPTION               |  |
|-----------------|--------------------|-----|---------------------------|--|
| NAME            | NO.                | 1/0 | DESCRIPTION               |  |
| 1A              | 1                  | I   | Input for first OR gate   |  |
| 1B              | 2                  | I   | Input for first OR gate   |  |
| 1Y              | 7                  | 0   | Output for first OR gate  |  |
| 2A              | 5                  | I   | Input for second OR gate  |  |
| 2B              | 6                  | I   | Input for second OR gate  |  |
| 2Y              | 3                  | 0   | Output for second OR gate |  |
| GND             | 4                  | —   | Ground                    |  |
| V <sub>CC</sub> | 8                  | —   | Power                     |  |

#### 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                                                                |                                         | MIN  | MAX            | UNIT |
|------------------|--------------------------------------------------------------------------------|-----------------------------------------|------|----------------|------|
| $V_{CC}$         | Supply voltage range                                                           |                                         | -0.5 | 6.5            | V    |
| VI               | Input voltage range <sup>(2)</sup>                                             |                                         | -0.5 | 6.5            | V    |
| Vo               | Voltage range applied to any output in the high-impe                           | dance or power-off state <sup>(2)</sup> | -0.5 | 6.5            | V    |
| Vo               | Voltage range applied to any output in the high or low state <sup>(2)(3)</sup> |                                         | -0.5 | $V_{CC} + 0.5$ | V    |
| I <sub>IK</sub>  | Input clamp current                                                            | V <sub>1</sub> < 0                      |      | -50            | mA   |
| I <sub>OK</sub>  | Output clamp current                                                           | V <sub>O</sub> < 0                      |      | -50            | mA   |
| I <sub>O</sub>   | Continuous output current                                                      |                                         |      | ±50            | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND                              |                                         |      | ±100           | mA   |
| $T_J$            | Junction temperature                                                           |                                         |      | 150            | °C   |
| T <sub>stg</sub> | Storage temperature range                                                      |                                         | -65  | 150            | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(3) The value of V<sub>CC</sub> is provided in the *Recommended Operating Conditions* table.

#### 6.2 ESD Ratings

| PARAMETER   |                         | DEFINITION                                                                               |       | UNIT |
|-------------|-------------------------|------------------------------------------------------------------------------------------|-------|------|
|             |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | ±2000 |      |
| $V_{(ESD)}$ | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±1000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

### 6.3 Recommended Operating Conditions<sup>(1)</sup>

|                 |                                    |                                                    | MIN                  | MAX                  | UNIT       |
|-----------------|------------------------------------|----------------------------------------------------|----------------------|----------------------|------------|
| V               | Supply voltage                     | Operating                                          | 1.65                 | 5.5                  | V          |
| V <sub>CC</sub> | Supply voltage                     | Data retention only                                | 1.5                  |                      | v          |
|                 |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V                 | $0.65 \times V_{CC}$ |                      |            |
| V               | High-level input voltage           | $V_{CC} = 2.3 \text{ V} \text{ to } 2.7 \text{ V}$ | 1.7                  |                      | V          |
| V <sub>IH</sub> | High-level input voltage           | $V_{CC} = 3 V$ to 3.6 V                            | 2                    |                      | v          |
|                 |                                    | $V_{CC} = 4.5 V$ to 5.5 V                          | $0.7 \times V_{CC}$  |                      |            |
|                 |                                    | $V_{CC} = 1.65 \text{ V}$ to 1.95 V                |                      | $0.35 \times V_{CC}$ |            |
| V               |                                    | $V_{CC} = 2.3 \text{ V} \text{ to } 2.7 \text{ V}$ |                      | 0.7                  | V          |
| V <sub>IL</sub> | Low-level input voltage            | $V_{CC} = 3 V$ to 3.6 V                            |                      | 0.8                  | v          |
|                 |                                    | $V_{CC} = 4.5 V \text{ to } 5.5 V$                 |                      | $0.3 \times V_{CC}$  |            |
| VI              | Input voltage                      |                                                    | 0                    | 5.5                  | V          |
| Vo              | Output voltage                     |                                                    | 0                    | V <sub>CC</sub>      | V          |
|                 | High-level output current          | V <sub>CC</sub> = 1.65 V                           |                      | -4                   |            |
|                 |                                    | V <sub>CC</sub> = 2.3 V                            |                      | 8                    | mA         |
| I <sub>OH</sub> |                                    | V <sub>CC</sub> = 3 V                              |                      | -16                  |            |
|                 |                                    |                                                    |                      | -24                  |            |
|                 |                                    | $V_{CC} = 4.5 V$                                   |                      | -32                  |            |
|                 |                                    | V <sub>CC</sub> = 1.65 V                           |                      | 4                    |            |
|                 |                                    | V <sub>CC</sub> = 2.3 V                            |                      | 8                    |            |
| I <sub>OL</sub> | Low-level output current           |                                                    |                      | 16                   | mA         |
|                 |                                    | $V_{CC} = 3 V$                                     |                      | 24                   | 1          |
|                 |                                    | $V_{CC} = 4.5 V$                                   |                      | 32                   |            |
|                 |                                    | V <sub>CC</sub> = 1.8 V ± 0.15 V, 2.5 V ± 0.2 V    |                      | 20                   |            |
| Δt/Δv           | Input transition rise or fall rate | V <sub>CC</sub> = 3.3 V ± 0.3 V                    |                      | 10                   | ns/V       |
|                 |                                    | V <sub>CC</sub> = 5 V ± 0.5 V                      |                      | 5                    |            |
| -               |                                    | DCT and DCU packages                               | -40                  | 125                  | ° <b>0</b> |
| T <sub>A</sub>  | Operating free-air temperature     | YZP package                                        | -40                  | 85                   | °C         |

 All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004.

#### 6.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup> |                                        | DCT (SSOP) | DCU (VSSOP) | YZP (DSBGA) | UNIT |
|-------------------------------|----------------------------------------|------------|-------------|-------------|------|
|                               |                                        | 8 PINS     | 8 PINS      | 8 PINS      |      |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance | 220        | 227         | 102         | °C/W |

(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report, SPRA953.

#### SN74LVC2G32

SCES201N-APRIL 1999-REVISED SEPTEMBER 2015

www.ti.com

STRUMENTS

EXAS

#### 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| DADAMETER                    |                                                                 |                 | -40°0          | C to 85°C          |      | –40°C          | C to 125°C                |      |      |
|------------------------------|-----------------------------------------------------------------|-----------------|----------------|--------------------|------|----------------|---------------------------|------|------|
| PARAMETER                    | TEST CONDITIONS                                                 | V <sub>cc</sub> | MIN            | TYP <sup>(1)</sup> | МАХ  | MIN            | <b>TYP</b> <sup>(1)</sup> | MAX  | UNIT |
|                              | I <sub>OH</sub> = -100 μA                                       | 1.65 V to 5.5 V | $V_{CC} - 0.1$ |                    |      | $V_{CC} - 0.1$ |                           |      |      |
|                              | $I_{OH} = -4 \text{ mA}$                                        | 1.65 V          | 1.2            |                    |      | 1.2            |                           |      |      |
| M                            | $I_{OH} = -8 \text{ mA}$                                        | 2.3 V           | 1.9            |                    |      | 1.9            |                           |      | v    |
| V <sub>OH</sub>              | $I_{OH} = -16 \text{ mA}$                                       | 2.1/            | 2.4            |                    |      | 2.4            |                           |      | v    |
|                              | $I_{OH} = -24 \text{ mA}$                                       | 3 V             | 2.3            |                    |      | 2.3            |                           |      |      |
|                              | I <sub>OH</sub> = -32 mA                                        | 4.5 V           | 3.8            |                    |      | 3.8            |                           |      |      |
|                              | I <sub>OL</sub> = 100 μA                                        | 1.65 V to 5.5 V |                |                    | 0.1  |                |                           | 0.1  |      |
|                              | $I_{OL} = 4 \text{ mA}$                                         | 1.65 V          |                |                    | 0.45 |                |                           | 0.45 |      |
| M                            | I <sub>OL</sub> = 8 mA                                          | 2.3 V           |                |                    | 0.3  |                |                           | 0.3  | v    |
| V <sub>OL</sub>              | I <sub>OL</sub> = 16 mA                                         | 2.1/            |                |                    | 0.4  |                |                           | 0.4  | v    |
|                              | I <sub>OL</sub> = 24 mA                                         | 3 V             |                |                    | 0.55 |                |                           | 0.6  |      |
|                              | I <sub>OL</sub> = 32 mA                                         | 4.5 V           |                |                    | 0.55 |                |                           | 0.6  |      |
| I <sub>I</sub> A or B inputs | $V_{I} = 5.5 V \text{ or GND}$                                  | 0 to 5.5 V      |                |                    | ±5   |                |                           | ±5   | μA   |
| I <sub>off</sub>             | $V_1 \text{ or } V_0 = 5.5 \text{ V}$                           | 0               |                |                    | ±10  |                |                           | ±10  | μA   |
| I <sub>CC</sub>              | $V_{I} = 5.5 \text{ V or GND}, \qquad I_{O} = 0$                | 1.65 V to 5.5 V |                |                    | 10   |                |                           | 10   | μA   |
| ΔI <sub>CC</sub>             | One input at $V_{CC} - 0.6 V$ , Other inputs at $V_{CC}$ or GND | 3 V to 5.5 V    |                |                    | 500  |                |                           | 500  | μA   |
| Ci                           | $V_I = V_{CC}$ or GND                                           | 3.3 V           |                | 5                  |      |                | 5                         |      | pF   |

(1) All typical values are at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}C$ .

#### 6.6 Switching Characteristics

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 2)

| PARAMETER                | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEMPERATURE   | V <sub>CC</sub> = 1<br>± 0.15 |     | V <sub>CC</sub> = 2<br>± 0.2 |     | V <sub>CC</sub> = 3<br>± 0.3 |     |     | = 5 V<br>.5 V | UNIT |
|--------------------------|-----------------|----------------|---------------|-------------------------------|-----|------------------------------|-----|------------------------------|-----|-----|---------------|------|
|                          | (INPOT)         | (001201)       |               | MIN                           | MAX | MIN                          | MAX | MIN                          | MAX | MIN | MAX           |      |
| +                        |                 | V              | -40°C to 85°C | 2.4                           | 8   | 1                            | 4.4 | 1                            | 3.8 | 1   | 3.2           | 20   |
| t <sub>pd</sub> A or B Y | ř               | -40°C to 125°C | 2.4           | 10                            | 1   | 5.6                          | 1   | 4.8                          | 1   | 3.9 | ns            |      |

### 6.7 Operating Characteristics

 $T_A = 25^{\circ}C$ 

| PARAMETER |                                               | TEST CONDITIONS | V <sub>CC</sub> = 1.8 V | $V_{CC}$ = 2.5 V | $V_{CC} = 3.3 V$ | $V_{CC} = 5 V$ | UNIT |  |
|-----------|-----------------------------------------------|-----------------|-------------------------|------------------|------------------|----------------|------|--|
|           | FANAMEIEN                                     | TEST CONDITIONS | ТҮР                     | ТҮР              | ТҮР              | ТҮР            | UNIT |  |
| C         | C <sub>pd</sub> Power dissipation capacitance | f = 10 MHz      | 17                      | 17               | 17               | 19             | pF   |  |



### 6.8 Typical Characteristics

 $T_A = 25^{\circ}C$ 



### 7 Parameter Measurement Information



| TEST              | S1                |
|-------------------|-------------------|
| $t_{PLH}/t_{PHL}$ | Open              |
| $t_{PLZ}/t_{PZL}$ | V <sub>load</sub> |
| $t_{PHZ}/t_{PZH}$ | GND               |

| N/                | INPUTS          |                                               | V <sub>M</sub>     | V                   | •     | 1            | V      |  |
|-------------------|-----------------|-----------------------------------------------|--------------------|---------------------|-------|--------------|--------|--|
| V <sub>cc</sub>   | V               | V <sub>1</sub> t <sub>r</sub> /t <sub>r</sub> |                    | VLOAD               | C∟    | R            |        |  |
| 1.8 V ± 0.15 V    | V <sub>cc</sub> | ≤2 ns                                         | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 30 pF | <b>1 k</b> Ω | 0.15 V |  |
| $2.5 V \pm 0.2 V$ | $V_{cc}$        | ≤2 ns                                         | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 30 pF | <b>500</b> Ω | 0.15 V |  |
| $3.3 V \pm 0.3 V$ | 3 V             | ≤2.5 ns                                       | 1.5 V              | 6 V                 | 50 pF | <b>500</b> Ω | 0.3 V  |  |
| $5 V \pm 0.5 V$   | $V_{cc}$        | ≤2.5 ns                                       | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 50 pF | <b>500</b> Ω | 0.3 V  |  |





INVERTING AND NONINVERTING OUTPUTS





NOTES: A.  $C_{L}$  includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
   C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 10 MHz, Z₀ = 50 Ω.
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{en}$ .
- H. All parameters and waveforms are not applicable to all devices.

#### Figure 2. Load Circuit and Voltage Waveforms

8 Submit Documentation Feedback



#### 8 Detailed Description

#### 8.1 Overview

The SN74LVC2G32 provides two logical OR gates per device and each gate has two inputs. Both input paths use identical circuitry for matching propagation delays. Supply voltage from 1.65 V to 5.5 V is supported.

#### 8.2 Functional Block Diagram



Figure 3. Logic Diagram (Positive Logic)

#### 8.3 Feature Description

The SN74LVC2G32 inputs per gate can accept up to 5.5 V regardless of V<sub>CC</sub>.

#### 8.4 Device Functional Modes

Table 1 lists the functional modes for the SN74LVC2G32.

|     | Gate) <sup>(1)</sup> |   |  |  |  |  |  |  |  |  |
|-----|----------------------|---|--|--|--|--|--|--|--|--|
| INP | INPUTS               |   |  |  |  |  |  |  |  |  |
| Α   | В                    | Y |  |  |  |  |  |  |  |  |
| Н   | Х                    | Н |  |  |  |  |  |  |  |  |
| Х   | Н                    | н |  |  |  |  |  |  |  |  |
| L   | L                    | L |  |  |  |  |  |  |  |  |

Table 1. Function Table (Each

(1) Y = A + B in positive logic.

#### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The SN74LVC2G32 device is dual 2-input OR gate. High-output current capability is ideal for driving multiple outputs.

#### 9.2 Typical Application

3-input OR configuration, Y = A + B + C



Figure 4. 3-input OR gate

#### 9.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Take care to avoid bus contention because it can drive currents that would exceed maximum limits. Outputs can be combined to produce higher drive but the high drive will also create faster edges into light loads so routing and load conditions should be considered to prevent ringing.

#### 9.2.2 Detailed Design Procedure

- 1. Recommended Input Conditions:
  - For rise time and fall time specifications, see ( $\Delta t/\Delta V$ ) in *Recommended Operating Conditions* table.
  - For specified high and low levels, see (V<sub>IH</sub> and V<sub>IL</sub>) in *Recommended Operating Conditions* table.
  - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>.
- 2. Recommend Output Conditions:
  - Load currents should not exceed 50 mA per output and 100 mA total for the part.
  - Series resistors on the output may be used if the user desires to slow the output edge signal or limit the output current.



#### **Typical Application (continued)**

#### 9.2.3 Application Curve



### **10 Power Supply Recommendations**

The power supply can be any voltage between the minimum and maximum supply voltage rating located in *Recommended Operating Conditions* table.

Each V<sub>CC</sub> terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1- $\mu$ F capacitor is recommended. If there are multiple V<sub>CC</sub> terminals then 0.01- $\mu$ F or 0.022- $\mu$ F capacitors are recommended for each power terminal. It is ok to parallel multiple bypass capacitors to reject different frequencies of noise. Multiple bypass capacitors may be paralleled to reject different frequencies of noise. The bypass capacitor should be installed as close to the power terminal as possible for the best results.

#### 11 Layout

#### 11.1 Layout Guidelines

When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states.

Specified in Figure 6 are rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or  $V_{CC}$ , whichever makes more sense or is more convenient.

#### 11.2 Layout Example



Figure 6. Layout Diagram

TEXAS INSTRUMENTS

www.ti.com

#### **12 Device and Documentation Support**

#### 12.1 Related Documentation

For related documentation, see the following: Implications of Slow or Floating CMOS Inputs, SCBA004

#### 12.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.3 Trademarks

NanoFree, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

#### 12.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser based versions of this data sheet, refer to the left hand navigation.



### PACKAGING INFORMATION

| Orderable Device  | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|-------------------|--------|--------------|--------------------|------|----------------|-----------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                   | (.)    |              | U                  |      |                | (=)             | (6)                           | (0)                |              | ( ")                    |         |
| SN74LVC2G32DCTR   | ACTIVE | SM8          | DCT                | 8    | 3000           | RoHS & Green    | NIPDAU   SN                   | Level-1-260C-UNLIM | -40 to 125   | (2WQ5, C32)<br>(R, Z)   | Samples |
| SN74LVC2G32DCTRE4 | ACTIVE | SM8          | DCT                | 8    | 3000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | (2WQ5, C32)<br>(R, Z)   | Samples |
| SN74LVC2G32DCTRG4 | ACTIVE | SM8          | DCT                | 8    | 3000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | (2WQ5, C32)<br>(R, Z)   | Samples |
| SN74LVC2G32DCUR   | ACTIVE | VSSOP        | DCU                | 8    | 3000           | RoHS & Green    | NIPDAU   SN                   | Level-1-260C-UNLIM | -40 to 125   | (C32J, C32Q, C32R)      | Samples |
|                   |        |              |                    |      |                |                 |                               |                    |              | CR                      |         |
| SN74LVC2G32DCURE4 | ACTIVE | VSSOP        | DCU                | 8    | 3000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | C32R                    | Samples |
| SN74LVC2G32DCURG4 | ACTIVE | VSSOP        | DCU                | 8    | 3000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | C32R                    | Samples |
| SN74LVC2G32DCUT   | ACTIVE | VSSOP        | DCU                | 8    | 250            | RoHS & Green    | NIPDAU   SN                   | Level-1-260C-UNLIM | -40 to 125   | (C32J, C32Q, C32R)      | Samples |
|                   |        |              |                    |      |                |                 |                               |                    |              | CR                      |         |
| SN74LVC2G32YZPR   | ACTIVE | DSBGA        | YZP                | 8    | 3000           | RoHS & Green    | SNAGCU                        | Level-1-260C-UNLIM | -40 to 85    | CGN                     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



### PACKAGE OPTION ADDENDUM

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74LVC2G32 :

- Automotive : SN74LVC2G32-Q1
- Enhanced Product : SN74LVC2G32-EP

#### NOTE: Qualified Version Definitions:

- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Enhanced Product Supports Defense, Aerospace and Medical Applications



Texas

STRUMENTS

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |      |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74LVC2G32DCTR             | SM8             | DCT                | 8    | 3000 | 180.0                    | 13.0                     | 3.35       | 4.5        | 1.55       | 4.0        | 12.0      | Q3               |
| SN74LVC2G32DCUR             | VSSOP           | DCU                | 8    | 3000 | 180.0                    | 8.4                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| SN74LVC2G32DCUR             | VSSOP           | DCU                | 8    | 3000 | 178.0                    | 9.0                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| SN74LVC2G32DCUR             | VSSOP           | DCU                | 8    | 3000 | 178.0                    | 9.5                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| SN74LVC2G32DCURG4           | VSSOP           | DCU                | 8    | 3000 | 180.0                    | 8.4                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| SN74LVC2G32DCUT             | VSSOP           | DCU                | 8    | 250  | 178.0                    | 9.0                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| SN74LVC2G32DCUT             | VSSOP           | DCU                | 8    | 250  | 178.0                    | 9.5                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| SN74LVC2G32YZPR             | DSBGA           | YZP                | 8    | 3000 | 178.0                    | 9.2                      | 1.02       | 2.02       | 0.63       | 4.0        | 8.0       | Q1               |



## PACKAGE MATERIALS INFORMATION

25-Mar-2023



| All ultrensions are norminal |              |                 |      |      |             |            |             |
|------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN74LVC2G32DCTR              | SM8          | DCT             | 8    | 3000 | 182.0       | 182.0      | 20.0        |
| SN74LVC2G32DCUR              | VSSOP        | DCU             | 8    | 3000 | 202.0       | 201.0      | 28.0        |
| SN74LVC2G32DCUR              | VSSOP        | DCU             | 8    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LVC2G32DCUR              | VSSOP        | DCU             | 8    | 3000 | 202.0       | 201.0      | 28.0        |
| SN74LVC2G32DCURG4            | VSSOP        | DCU             | 8    | 3000 | 202.0       | 201.0      | 28.0        |
| SN74LVC2G32DCUT              | VSSOP        | DCU             | 8    | 250  | 180.0       | 180.0      | 18.0        |
| SN74LVC2G32DCUT              | VSSOP        | DCU             | 8    | 250  | 202.0       | 201.0      | 28.0        |
| SN74LVC2G32YZPR              | DSBGA        | YZP             | 8    | 3000 | 220.0       | 220.0      | 35.0        |

# **DCT0008A**



# **PACKAGE OUTLINE**

### SSOP - 1.3 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.



# **DCT0008A**

# **EXAMPLE BOARD LAYOUT**

### SSOP - 1.3 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **DCT0008A**

# **EXAMPLE STENCIL DESIGN**

### SSOP - 1.3 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



# **YZP0008**



# **PACKAGE OUTLINE**

### DSBGA - 0.5 mm max height

DIE SIZE BALL GRID ARRAY



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.



# YZP0008

# **EXAMPLE BOARD LAYOUT**

### DSBGA - 0.5 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).



# YZP0008

# **EXAMPLE STENCIL DESIGN**

### DSBGA - 0.5 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



# **DCU0008A**



# **PACKAGE OUTLINE**

### VSSOP - 0.9 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side. 4. Reference JEDEC registration MO-187 variation CA.



# DCU0008A

# **EXAMPLE BOARD LAYOUT**

### VSSOP - 0.9 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DCU0008A

# **EXAMPLE STENCIL DESIGN**

### VSSOP - 0.9 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

8. Board assembly site may have different recommendations for stencil design.



<sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated