

# 1 Gbit (128 Mbyte) FL-S Flash

## SPI Multi-I/O, 3.0 V

#### **Features**

- CMOS 3.0 V Core
- Serial peripheral interface (SPI) with Multi-I/O
  - SPI clock polarity and phase modes 0 and 3
  - Double data rate (DDR) option
  - Extended addressing: 32-bit address
  - Serial command set and footprint compatible with S25FL-A, S25FL-K, and S25FL-P SPI families
  - Multi I/O command set and footprint compatible with S25FL-P SPI family
- READ commands
  - Normal, Fast, Dual, Quad, Fast DDR, Dual DDR, Quad DDR
  - AutoBoot power up or reset and execute a Normal or Quad read command automatically at a preselected address
  - Common flash interface (CFI) data for configuration information
- Programming (1.5 Mbytes/s)
  - 512-byte page programming buffer
  - Quad-input page programming (QPP) for slow clock systems
- Erase (0.5 Mbytes/s)
  - Uniform 256-kbyte sectors
- Cycling endurance
  - 100,000 program-erase cycles, minimum
- Data retention
  - 20-year data retention, minimum
- · Security features
  - One time program (OTP) array of 2048 bytes
  - Block protection
    - Status register bits to control protection against program or erase of a contiguous range of sectors.
    - Hardware and software control options
    - Advanced sector protection (ASP)
    - Individual sector protection controlled by boot code or password
  - Infineon 65 nm MirrorBit Technology with Eclipse architecture
  - Core supply voltage: 2.7 V to 3.6 V
  - I/O supply voltage: 1.65 V to 3.6 V
  - Temperature range / grade:
    - Industrial (–40°C to +85°C)
    - Industrial Plus (-40°C to +105°C)
    - Automotive, AEC-Q100 Grade 3 (-40°C to +85°C)
    - Automotive, AEC-Q100 Grade 2 (-40°C to +105°C)
    - Automotive, AEC-Q100 Grade 1 (-40°C to +125°C)
  - Packages (all Pb-free)
    - 16-lead SOIC (300 mils)
    - BGA-24,  $8 \times 6$  mm
    - 5 × 5 ball (ZSA024) footprint

General description



# **General description**

This document contains information for the S70FL01GS device, which is a dual die stack of two S25FL512S die. For detailed specifications, refer to the discrete die datasheet provided in the **Affected documents/Related documents** table.

Table 1 Affected documents/Related documents

| Document title                                                | Publication number |
|---------------------------------------------------------------|--------------------|
| S25FL512S 512 Mbit (64 Mbyte) FL-S Flash SPI Multi-I/O, 3.0 V | 001-98284          |





# **Table of contents**

| Features                                        | 1     |
|-------------------------------------------------|-------|
| General description                             | 2     |
| Table of contents                               | 3     |
| 1 Block diagram                                 |       |
| 2 Connection diagrams                           | 5     |
| 3 Input/output summary                          | 6     |
| 4 Device operations                             |       |
| 4.1 Programming                                 |       |
| 4.2 Simultaneous die operation                  |       |
| 4.3 Sequential reads                            |       |
| 4.4 Sector/Bulk erase                           |       |
| 4.5 Status registers                            |       |
| 4.6 Configuration register                      |       |
| 4.7 Bank address register                       |       |
| 4.8 Security and DDR registers                  |       |
| 4.9 Block protection                            |       |
| 5 Read identification (RDID)                    |       |
| 6 RESET#                                        |       |
| 7 Versatile I/O power supply (V <sub>IO</sub> ) |       |
| 8 Thermal resistance                            |       |
| 9 DC characteristics                            |       |
| 10 AC test conditions                           |       |
| 11.1 DDR AC characteristics                     |       |
| 11.2 Capacitance characteristics                |       |
| 12 Ordering information                         |       |
| 12.1 Valid combinations — standard              |       |
| 12.1 Valid combinations — Standard              |       |
| 13 Physical diagram                             |       |
| 13.1 SOIC 16 lead, 300-mil body width           |       |
| 13.2 24-ball BGA 8 x 6 mm (ZSA024)              |       |
| Revision history                                |       |
|                                                 | . – • |

Block diagram



# 1 Block diagram



Connection diagrams



# 2 Connection diagrams



Figure 1 16-pin plastic small outline package (SO)



Figure 2 24-ball BGA, 5 x 5 ball footprint (ZSA024), top view

Note

1.  $V_{IO}$  is not supported in the S70FL01GS device and is RFU. See **Section 7** for more details.

Input/output summary



# 3 Input/output summary

Table 2 Signal list

|                 | Jigilat tist |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal name     | Туре         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| RESET#          | Input        | <b>Hardware reset:</b> Low = device resets and returns to standby state, ready to receive a command. The signal has an internal pull-up resistor and may be left unconnected in the host system if not used.                                                                                                                                                                                                                                                                                                                                              |
| SCK             | Input        | Serial clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| CS1#            | Input        | Chip select. FL512S #1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| CS2#            | Input        | Chip select. FL512S #2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| SI / IO0        | I/O          | <b>Serial input</b> for single bit data commands or IO0 for Dual or Quad commands.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| SO / IO1        | I/O          | Serial output for single bit data commands. IO1 for Dual or Quad commands.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| WP# / IO2       | I/O          | <b>Write protect</b> when not in Quad mode. IO2 in Quad mode. The signal has an internal pull-up resistor and may be left unconnected in the host system if not used for Quad commands.                                                                                                                                                                                                                                                                                                                                                                   |
| HOLD# / IO3     | I/O          | <b>Hold</b> (pause) serial transfer in single bit or Dual data commands. IO3 in Quad-I/O mode. The signal has an internal pull-up resistor and may be left unconnected in the host system if not used for Quad commands.                                                                                                                                                                                                                                                                                                                                  |
| $V_{CC}$        | Supply       | Core power supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| V <sub>IO</sub> | Supply       | <b>Versatile I/O power supply. Note:</b> V <sub>IO</sub> is not supported in the S70FL01GS device. See <b>Section 7</b> for more details.                                                                                                                                                                                                                                                                                                                                                                                                                 |
| $V_{SS}$        | Supply       | Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| NC              | Unused       | <b>Not connected.</b> No device internal signal is connected to the package connector nor is there any future plan to use the connector for a signal. The connection may safely be used for routing space for a signal on a Printed Circuit Board (PCB). However, any signal connected to an NC must not have voltage levels higher than $V_{CC}$ .                                                                                                                                                                                                       |
| RFU             | Reserved     | <b>Reserved for future use.</b> No device internal signal is currently connected to the package connector but there is potential future use of the connector for a signal. It is recommended to not use RFU connectors for PCB routing channels so that the PCB may take advantage of future enhanced features in compatible footprint devices.                                                                                                                                                                                                           |
| DNU             | Reserved     | <b>Do not use.</b> A device internal signal may be connected to the package connector. The connection may be used by Cypress for test or other purposes and is not intended for connection to any host system signal. Any DNU signal related function will be inactive when the signal is at $V_{IL}$ . The signal has an internal pull-down resistor and may be left unconnected in the host system or may be tied to $V_{SS}$ . Do not use these connections for PCB signal routing channels. Do not connect any host system signal to this connection. |

**Device operations** 



## 4 Device operations

### 4.1 Programming

Each flash die must be programmed independently due to the nature of the dual die stack.

### 4.2 Simultaneous die operation

The user may only access one flash die of the dual die stack at a time via its respective chip select.

## 4.3 Sequential reads

Sequential reads are not supported across the end of the first Flash die to the beginning of the second. If the user desires to sequentially read across the two die, data must be read out of the first die via CS1# and then read out of the second die via CS2#.

### 4.4 Sector/Bulk erase

A sector erase command must be issued for sectors in each Flash die separately. Full device Bulk Erase via a single command is not supported due to the nature of the dual die stack. A Bulk Erase command must be issued for each die.

### 4.5 Status registers

Each Flash die of the dual die stack is managed by its own Status Registers. Reads and updates to the Status Registers must be managed separately. It is recommended that Status Register control bit settings of each die are kept identical to maintain consistency when switching between die.

## 4.6 Configuration register

Each Flash die of the dual die stack is managed by its own Configuration Register. Updates to the Configuration Register control bits must be managed separately. It is recommended that Configuration Register control bit settings of each die are kept identical to maintain consistency when switching between die.

## 4.7 Bank address register

It is recommended that the Bank Address Register bit settings of each die are kept identical to maintain consistency when switching between die.

## 4.8 Security and DDR registers

It is recommended that the bit settings for ASP Register, Password Register, PPB Lock Register, PPB Access Register, DYB Access Register, and DDR Data Learning Register in each die are kept identical to maintain consistency when switching between die.

## 4.9 Block protection

Each Flash die of the dual die stack will maintain its own Block Protection. Updates to the TBPROT and BPNV bits of each die must be managed separately. By default, each die is configured to be protected starting at the top (highest address) of each array, but no address range is protected. It is recommended that the Block Protection settings of each die are kept identical to maintain consistency when switching between die. In addition, any update to the FREEZE bit must be managed separately for each die. If the FREEZE bit is set to a logic 1, it cannot be cleared to a logic 0 until a power-on-reset is executed on each die that has the FREEZE bit set to 1.

Read identification (RDID)



# 5 Read identification (RDID)

The Read Identification (RDID) command outputs the one-byte manufacturer identification, followed by the two-byte device identification and the bytes for the Common Flash Interface (CFI) tables. Each die of the FL01GS dual die stack will have identical identification data as the FL512S die, with the exception of the CFI data at byte 27h, as shown in **Table 3**.

Table 3 Product group CFI device geometry definition

| Byte | Data | Description                       |
|------|------|-----------------------------------|
| 27h  | 1Bh  | Device Size = 2 <sup>N</sup> byte |

RESET#



#### 6 **RESET#**

Note that the hardware RESET# input (pin 3 on the 16-pin SO package and ball A4 on the 5x5 BGA package) is bonded out and active for the S70FL01GS device. For applications that do NOT require use of the RESET# pin, it is recommended to not use RESET# for PCB routing channels that would cause the RESET# signal to be asserted Low (V<sub>II</sub>). Doing so will cause the device to reset to standby state. The RESET# signal has an internal pull-up resistor and may be left unconnected in the host system if not used.

Versatile I/O power supply (V<sub>IO</sub>)



#### Versatile I/O power supply (V<sub>IO</sub>) 7

Note that the Versatile I/O ( $V_{IO}$ ) power supply (pin 14 on the 16-pin SO package and ball E4 on the 5x5 BGA package) is not supported, and pin 14 and ball E4 are RFU (Reserved for Future Use) in the standard configuration of the S70FL01GS device. Contact your local sales office to confirm availability with the V<sub>IO</sub> feature enabled.

Thermal resistance



# **8** Thermal resistance

### Table 4 Thermal resistance

| Parameter | Description                               | Test condition                                                            | SL3016 | ZSA024 | Unit |
|-----------|-------------------------------------------|---------------------------------------------------------------------------|--------|--------|------|
| Theta JA  | Thermal resistance (Junction to ambient)  | Test conditions follow standard test methods and procedures for measuring | 37.7   | 37.4   | °C/W |
| Theta JB  | Thermal resistance<br>(Junction to board) | thermal impedance in accordance with EIA/JESD51. with Still Air (0 m/s).  | 28.7   | 11.7   | °C/W |
| Theta JC  | Thermal resistance<br>(Junction to case)  |                                                                           | 10.9   | 10.5   | °C/W |

DC characteristics



#### **DC** characteristics 9

This section summarizes the DC characteristics of the device.

Table 5 **DC** characteristics

| Symbol                               | Parameter                                          | Test conditions                                                                                                                                                              | Min                    | <b>Typ</b> <sup>[2]</sup> | Max                              | Unit |
|--------------------------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------------------|----------------------------------|------|
| V <sub>IL</sub>                      | Input Low Voltage                                  | _                                                                                                                                                                            | -0.5                   | -                         | 0.2 x V <sub>CC</sub>            | V    |
| V <sub>IH</sub>                      | Input High Voltage                                 | _                                                                                                                                                                            | 0.7 x V <sub>CC</sub>  | -                         | V <sub>CC</sub> + 0.4            | V    |
| V <sub>OL</sub>                      | Output Low Voltage                                 | I <sub>OL</sub> = 1.6 mA, V <sub>CC</sub> = V <sub>CC</sub> min                                                                                                              | _                      | ı                         | 0.15 x V <sub>CC</sub>           | V    |
| V <sub>OH</sub>                      | Output High Voltage                                | I <sub>OH</sub> = -0.1 mA                                                                                                                                                    | 0.85 x V <sub>CC</sub> | -                         |                                  | V    |
| I <sub>LI</sub>                      | Input Leakage<br>Current                           | $V_{CC} = V_{CC} Max$ , $V_{IN} = V_{IH} or V_{IL}$                                                                                                                          | _                      | -                         | ±4                               | μΑ   |
| I <sub>LO</sub>                      | Output Leakage<br>Current                          | $V_{CC} = V_{CC} Max$ , $V_{IN} = V_{IH} or V_{IL}$                                                                                                                          | -                      | _                         | ±4                               | μΑ   |
| I <sub>CC1</sub>                     | Active Power Supply<br>Current (READ)              | Serial SDR @ 50 MHz Serial SDR @ 133 MHz Quad SDR @ 80 MHz Quad SDR @ 104 MHz Quad DDR @ 66 MHz Quad DDR @ 80 MHz Outputs unconnected during read data return <sup>[3]</sup> | -                      | -                         | 18<br>36<br>50<br>61<br>75<br>90 | mA   |
| I <sub>CC2</sub>                     | Active Power Supply<br>Current (Page<br>Program)   | CS# = V <sub>CC</sub>                                                                                                                                                        | -                      | -                         | 100                              | mA   |
| I <sub>CC3</sub>                     | Active Power Supply<br>Current (WRR)               | CS# = V <sub>CC</sub>                                                                                                                                                        | -                      | -                         | 100                              | mA   |
| I <sub>CC4</sub>                     | Active Power Supply<br>Current (SE)                | CS# = V <sub>CC</sub>                                                                                                                                                        | -                      | -                         | 100                              | mA   |
| I <sub>CC5</sub>                     | Active Power Supply<br>Current (BE) <sup>[4]</sup> | CS# = V <sub>CC</sub>                                                                                                                                                        | -                      | _                         | 200                              | mA   |
| I <sub>SB</sub> (Industrial)         | Standby Current                                    | RESET#, CS#= $V_{CC}$ ; SI, SCK= $V_{CC}$ or $V_{SS}$ , Industrial Temp                                                                                                      | -                      | 140                       | 200                              | μΑ   |
| I <sub>SB</sub> (Industrial<br>Plus) | Standby Current                                    | RESET#, CS#= $V_{CC}$ ; SI, SCK= $V_{CC}$ or $V_{SS}$ , Industrial Plus Temp                                                                                                 | -                      | 140                       | 600                              | μΑ   |

Typical values are at T<sub>AI</sub> = 25°C and V<sub>CC</sub> = 3V.
 Output switching current is not included.

4. Bulk Erase current is for both die erasing simultaneously

AC test conditions



## 10 AC test conditions



Figure 3 Input, output, and timing reference levels



Figure 4 Test setup

Table 6 AC measurement conditions

| Symbol         | Symbol Parameter             |                                              | Max     | Unit |
|----------------|------------------------------|----------------------------------------------|---------|------|
| C <sub>L</sub> | Load Capacitance             | 30<br>15 <sup>[</sup>                        | )<br>8] | pF   |
|                | Input Rise and Fall Times    | -                                            | 2.4     | ns   |
|                | Input Pulse Voltage          | 0.2 x V <sub>CC</sub> to 0.8 V <sub>CC</sub> |         | V    |
|                | Input Timing Ref Voltage     | 0.5 V <sub>CC</sub>                          |         | V    |
|                | Output Timing Ref<br>Voltage | 0.5 V <sub>CC</sub>                          |         | V    |

#### Notes

- 5. Output High-Z is defined as the point where data is no longer driven.
- 6. Input slew rate: 1.5 V/ns.
- 7. AC characteristics tables assume clock and data signals have the same slew rate (slope).
- 8. DDR operation.

SDR AC characteristics



## 11 SDR AC characteristics

## Table 7 SDR AC characteristics (Single Die Package, V<sub>CC</sub> = 2.7V to 3.6V)

| Symbol                               | Parameter                                                                                                    | Min                  | Тур | Max                                                                | Unit |
|--------------------------------------|--------------------------------------------------------------------------------------------------------------|----------------------|-----|--------------------------------------------------------------------|------|
| F <sub>SCK, R</sub>                  | SCK Clock Frequency for READ and 4READ instructions                                                          | DC                   | -   | 50                                                                 | MHz  |
| F <sub>SCK, C</sub>                  | SCK Clock Frequency for single commands [12]                                                                 | DC                   | =   | 133                                                                | MHz  |
| F <sub>SCK, C</sub>                  | SCK Clock Frequency for the following dual and quad commands: DOR, 4DOR, QOR, 4QOR, DIOR, 4DIOR, QIOR, 4QIOR | DC                   | -   | 104                                                                | MHz  |
| F <sub>SCK, QPP</sub>                | SCK Clock Frequency for the QPP, 4QPP commands                                                               | DC                   | -   | 80                                                                 | MHz  |
| P <sub>SCK</sub>                     | SCK Clock Period                                                                                             | 1/F <sub>SCK</sub>   | -   | ∞                                                                  |      |
| t <sub>WH</sub> , t <sub>CH</sub>    | Clock High Time <sup>[13]</sup>                                                                              | 45% P <sub>SCK</sub> | =   | -                                                                  | ns   |
| $t_{WL}, t_{CL}$                     | Clock Low Time <sup>[13]</sup>                                                                               | 45% P <sub>SCK</sub> | -   | -                                                                  | ns   |
| t <sub>CRT</sub> , t <sub>CLCH</sub> | Clock Rise Time (slew rate)                                                                                  | 0.1                  | -   | -                                                                  | V/ns |
| t <sub>CFT</sub> , t <sub>CHCL</sub> | Clock Fall Time (slew rate)                                                                                  | 0.1                  | -   | -                                                                  | V/ns |
| t <sub>CS</sub> <sup>[15]</sup>      | CS# High Time (Read Instructions) CS# High Time (Program/Erase)                                              | 10<br>50             | -   | _                                                                  | ns   |
| t <sub>CSS</sub>                     | CS# Active Setup Time (relative to SCK)                                                                      | 3                    | -   | -                                                                  | ns   |
| t <sub>CSH</sub>                     | CS# Active Hold Time (relative to SCK)                                                                       | 3                    | -   | -                                                                  | ns   |
| t <sub>SU</sub>                      | Data in Setup Time                                                                                           | 1.5                  | -   | 3000 [14]                                                          | ns   |
| t <sub>HD</sub>                      | Data in Hold Time                                                                                            | 2                    | -   | -                                                                  | ns   |
| t <sub>V</sub>                       | Clock Low to Output Valid                                                                                    | -                    | -   | 8.0 <sup>[10]</sup><br>7.65 <sup>[11]</sup><br>6.5 <sup>[12]</sup> | ns   |
| t <sub>HO</sub>                      | Output Hold Time                                                                                             | 2                    | -   | -                                                                  | ns   |
| t <sub>DIS</sub>                     | Output Disable Time                                                                                          | 0                    | =   | 8                                                                  | ns   |
| t <sub>WPS</sub>                     | WP# Setup Time                                                                                               | 20 [9]               | -   | -                                                                  | ns   |
| t <sub>WPH</sub>                     | WP# Hold Time                                                                                                | 100 <sup>[9]</sup>   | -   | -                                                                  | ns   |
| t <sub>HLCH</sub>                    | HOLD# Active Setup Time (relative to SCK)                                                                    | 3                    | -   | -                                                                  | ns   |
| t <sub>CHHH</sub>                    | HOLD# Active Hold Time (relative to SCK)                                                                     | 3                    | -   | -                                                                  | ns   |
| t <sub>HHCH</sub>                    | HOLD# Non-Active Setup Time (relative to SCK)                                                                | 3                    | -   | -                                                                  | ns   |
| t <sub>CHHL</sub>                    | HOLD# Non-Active Hold Time (relative to SCK)                                                                 | 3                    | -   | -                                                                  | ns   |
| t <sub>HZ</sub>                      | HOLD# Enable to Output Invalid                                                                               | _                    |     | 8                                                                  | ns   |
| t <sub>LZ</sub>                      | HOLD# Disable to Output Valid                                                                                | -                    | =   | 8                                                                  | ns   |

#### **Notes**

- 9. Only applicable as a constraint for WRR instruction when SRWD is set to a 1.
- 10.Full  $V_{CC}$  range (2.7 3.6V) and CL = 30 pF.
- 11.Regulated  $V_{CC}$  range (3.0 3.6V) and CL = 30 pF.
- 12.Regulated  $V_{CC}$  range (3.0 3.6V) and CL = 15 pF.
- 13.±10% duty cycle is supported for frequencies ≤50 MHz.
- 14. Maximum value only applies during Program/Erase Suspend/Resume commands.
- 15. When switching between die, a minimum time of t<sub>CS</sub> must be kept between the rising edge of one chip select and the falling edge of the other for operations and data to be valid.

SDR AC characteristics



#### 11.1 **DDR AC characteristics**

#### Table 8 DDR AC characteristics 66 MHz and 80 MHz operation

| Cumbal                            | Davamatav                                    | 66 MHz               |     |                     | 80 MHz               |     |                     | 11   |
|-----------------------------------|----------------------------------------------|----------------------|-----|---------------------|----------------------|-----|---------------------|------|
| Symbol                            | Parameter                                    | Min                  | Тур | Мах                 | Min                  | Тур | Max                 | Unit |
| F <sub>SCK, R</sub>               | SCK Clock Frequency for DDR READ instruction | DC                   | -   | 66                  | DC                   | -   | 80                  | MHz  |
| P <sub>SCK, R</sub>               | SCK Clock Period for DDR<br>READ instruction | 15                   | -   | 8                   | 12.5                 | -   | ∞                   | ns   |
| t <sub>WH</sub> , t <sub>CH</sub> | Clock High Time                              | 45% P <sub>SCK</sub> | -   | -                   | 45% P <sub>SCK</sub> | =   | -                   | ns   |
| t <sub>WL</sub> , t <sub>CL</sub> | Clock Low Time                               | 45% P <sub>SCK</sub> | _   | -                   | 45% P <sub>SCK</sub> | -   | _                   | ns   |
| t <sub>CS</sub>                   | CS# High Time (Read<br>Instructions)         | 10                   | -   | _                   | 10                   | -   | _                   | ns   |
| t <sub>CSS</sub>                  | CS# Active Setup Time (relative to SCK)      | 3                    | -   | -                   | 3                    | -   | _                   | ns   |
| t <sub>CSH</sub>                  | CS# Active Hold Time<br>(relative to SCK)    | 3                    | -   | -                   | 3                    | -   | _                   | ns   |
| t <sub>SU</sub>                   | IO in Setup Time                             | 2                    | -   | 3000 [17]           | 1.5                  | -   | 3000 [17]           | ns   |
| t <sub>HD</sub>                   | IO in Hold Time                              | 2                    | -   | _                   | 1.5                  | =   | _                   | ns   |
| t <sub>V</sub>                    | Clock Low to Output Valid                    | 0                    | -   | 6.5 <sup>[16]</sup> | _                    | =   | 6.5 <sup>[16]</sup> | ns   |
| t <sub>HO</sub>                   | Output Hold Time                             | 1.5                  | -   | -                   | 1.5                  | -   | _                   | ns   |
| t <sub>DIS</sub>                  | Output Disable Time                          | -                    | -   | 8                   | _                    | -   | 8                   | ns   |
| $t_LZ$                            | Clock to Output Low<br>Impedance             | 0                    | -   | 8                   | 0                    | -   | 8                   | ns   |
| t <sub>IO_skew</sub>              | First IO to last IO data valid time          | -                    | _   | 600                 | -                    | -   | 600                 | ps   |

#### **Capacitance characteristics** 11.2

#### Table 9 **Capacitance**

|                  | Parameter                                              | Test conditions | Min | Max | Unit |
|------------------|--------------------------------------------------------|-----------------|-----|-----|------|
| C <sub>IN</sub>  | Input Capacitance (applies to SCK, CS#1, CS#2, RESET#) | 1 MHz           | -   | 16  | pF   |
| C <sub>OUT</sub> | Output Capacitance (applies to All I/O)                | 1 MHz           | -   | 16  | pF   |

### Notes

16.Regulated V<sub>CC</sub> range (3.0 - 3.6V) and CL =15 pF.
17.Maximum value only applies during Program/Erase Suspend/Resume commands.
18.For more information on capacitance, please consult the IBIS models.

Ordering information



#### **Ordering information** 12

The ordering part number is formed by a valid combination of the following:



#### **Notes**

19.EHPLC = Enhanced High Performance Latency Code table.

20.Uniform 256-kB sectors = All sectors are uniform 256-kB with a 512B programming buffer.

Ordering information



### 12.1 Valid combinations — standard

**Table 10** lists the valid combinations configurations planned to be supported in volume for this device.

Table 10 S70FL01GS Valid combinations — Standard

| <u> </u>                  | 70FL01G      | Valid combina           | (0.1)           |                 |                                          |
|---------------------------|--------------|-------------------------|-----------------|-----------------|------------------------------------------|
| Base ordering part number | Speed option | Package and temperature | Model<br>number | Packing<br>type | Package marking <sup>[21]</sup>          |
|                           | AG           |                         |                 | 01 0, 1, 3      | FL01GS + A + (temp) + F + (Model number) |
|                           | DP           | MFI, MFV                | 01              |                 | FL01GS + D + (temp) + F + (Model number) |
| S70FL01GS                 | DS           |                         |                 |                 | FL01GS + S + (temp) + F + (Model number) |
| 3/0FL01G3                 | AG           |                         |                 | 0,3             | FL01GS + A + (temp) + H + (Model number) |
|                           | DP           | BHI, BHV                | C1              |                 | FL01GS + D + (temp) + H + (Model number) |
|                           | DS           |                         |                 |                 | FL01GS + S + (temp) + H + (Model number) |

## 12.2 Valid combinations — Automotive Grade / AEC-Q100

**Table 11** lists configurations that are Automotive Grade / AEC-Q100 qualified and are planned to be available in volume. The table will be updated as new combinations are released. Consult your local sales representative to confirm availability of specific combinations and to check on newly released combinations.

Production Part Approval Process (PPAP) support is only provided for AEC-Q100 grade products.

Products to be used in end-use applications that require ISO/TS-16949 compliance must be AEC-Q100 grade products in combination with PPAP. Non–AEC-Q100 grade products are not manufactured or documented in full compliance with ISO/TS-16949 requirements.

AEC-Q100 grade products are also offered without PPAP support for end-use applications that do not require ISO/TS-16949 compliance.

Table 11 S70FL01GS Valid combinations — Automotive Grade / AEC-Q100

| S                         | 70FL01GS     | S Valid combina         | [04]            |                 |                                          |
|---------------------------|--------------|-------------------------|-----------------|-----------------|------------------------------------------|
| Base ordering part number | Speed option | Package and temperature | Model<br>number | Packing<br>type | Package marking <sup>[21]</sup>          |
| S70FL01GS                 | AG           | MFA, MFB,               | 01              | 0, 1, 3         | FL01GS + A + (temp) + F + (Model number) |
|                           | DS           | MFM                     |                 |                 | FL01GS + S + (temp) + F + (Model number) |
|                           | AG           | вна, внв,               | C1              | 0,3             | FL01GS + A + (temp) + H + (Model number) |
|                           | DS BHM       |                         |                 |                 | FL01GS + S + (temp) + H + (Model number) |

#### **Notes**

21. Package Marking omits the leading "S70" and package type.

Physical diagram



#### 13 **Physical diagram**

#### SOIC 16 lead, 300-mil body width 13.1



Physical diagram



#### 24-ball BGA 8 x 6 mm (ZSA024) 13.2

1.00 BSC

1.00 BSC

0.00

0.00

еD

еE

SD

SE



PARALLEL TO DATUM C.

 $\sqrt{7}$  "SD" AND "SE" ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW.

WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW,

"SD" OR "SE" = 0.

WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, "SD" = eD/2 AND "SE" = eE/2.

"+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED BALLS.

A1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK, METALLIZED MARK INDENTATION OR OTHER MEANS.

Revision history



# **Revision history**

| Document version | Date of release | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **               | 2012-11-06      | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| *A               | 2013-04-25      | Global: Datasheet designation updated from Advance Information to Preliminary DC Characteristics: DC Characteristics table: changed Max value of ILI, ILO, ICC1, and ISB                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| *B               | 2013-05-16      | SOIC 16 Physical Diagram: Updated package nomenclature from S03016 to SL3016                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| *C               | 2013-08-22      | Valid Combinations: Valid Combinations table: added MFV DC Characteristics: DC Characteristics table: added ISB (Automotive)                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| *D               | 2013-11-08      | Global: Datasheet designation updated from Preliminary to Full Production                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| *E               | 2014-03-19      | Features: Packages (all Pb-free): added BGA-24, 8 x 6 mm Connections Diagrams: Added figure: 24-Ball BGA, 5 x 5 Ball Footprint (FAB024),Top View Ordering Information: Added options to: Model Number, Package Materials, Package Type, and Speed Valid Combinations: Added option to S70FL01GS Valid Combinations Table SDR AC Characteristics: SDR AC Characteristics (Single Die Package, VCC = 2.7V to 3.6V) table: updated tv Min DDR AC Characteristics: Updated DDR AC Characteristics 66 MHz Operation table Capacitance Characteristics: Capacitance table: updated Max values and removed note |
| *F               | 2014-11-07      | Valid Combinations: Added DP Speed Option for BGA 5x5 package                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| *G               | 2015-04-21      | Valid Combinations: Added BHV option                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| *H               | 2015-08-24      | Updated to Cypress template.<br>Changed Automotive Temperature Range to Industrial Plus Temperature<br>Range in Features and Section 4.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| *                | 2016-02-03      | Updated General Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| *J               | 2016-12-02      | Updated Features on page 1: Added Extended and Automotive Grade temperatures. Updated DDR AC characteristics table: Corrected tHO Min value, tCSH and tSU Max value. Ordering information: Added Extended and Automotive Grade. Added Physical diagram                                                                                                                                                                                                                                                                                                                                                   |
| *K               | 2017-01-17      | Added ICC1 value for Quad DDR @ 80 MHz in Table 5 Updated ICC5 value in Table 5 Updated DDR AC characteristics 66 MHz and 80 MHz operation Removed Extended (-40°C to +125°C) temperature option in Ordering information Updated Physical diagram Updated package name and drawing from SL3016 to SS3016. Updated package name and drawing from FAB024 to ZSA024.                                                                                                                                                                                                                                        |
| *L               | 2017-04-05      | Updated <b>24-ball BGA</b> , <b>5</b> x <b>5</b> ball footprint ( <b>ZSA024</b> ), top view Removed SS3016 from <b>SOIC 16 lead</b> , <b>300-mil body width</b> . Removed CS# from <b>Table 2</b> Updated t <sub>SU</sub> in <b>Table 7</b> . Updated Cypress logo. Updated Sales page.                                                                                                                                                                                                                                                                                                                  |



Revision history

| Document version | Date of release | Description of changes                                                                                 |
|------------------|-----------------|--------------------------------------------------------------------------------------------------------|
| *M               | 2017-06-23      | Changed OTP total space in Security features. Updated ISB values in <b>Table 5</b> .                   |
| *N               | 2018-03-21      | Removed Typ value for t <sub>che</sub> and updated t <sub>su</sub> value as "3000" in <b>Table 7</b> . |
| *0               | 2022-05-02      | Updated title. Added Thermal resistance. Migrated to IFX template.                                     |

#### **Trademarks**

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2022-05-02 **Published by Infineon Technologies AG** 81726 Munich, Germany

© 2022 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this

Go to www.infineon.com/support

**Document reference** 001-98295 Rev. \*O

#### IMPORTANT NOTICE

The information given in this document shall in no For further information on the product, technology, event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property sinkts of any third party. intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in proceed in the contract of the contrac reasonably be expected to result in personal injury.