# **JDT**

## ICS8533I-31

# **General Description**



The ICS8533I-31 is a low skew, high performance 1-to-4 Crystal Oscillator/Differential-to-3.3V LVPECL Fanout Buffer and a member of the HiPerClockS™ family of High Performance Clock Solutions from IDT. The ICS8533I-31 has selectable

**DIFFERENTIAL-TO-3.3V LVPECL FANOUT BUFFER**

**LOW SKEW, 1-TO-4, CRYSTAL OSCILLATOR/** 

differential clock or crystal inputs. The CLK, nCLK pair can accept most standard differential input levels. The clock enable is internally synchronized to eliminate runt pulses on the outputs during asynchronous assertion/deassertion of the clock enable pin.

Guaranteed output and part-to-part skew characteristics make the ICS8533I-31 ideal for those applications demanding well defined performance and repeatability.

## **Features**

- **ï** Four differential LVPECL output pairs
- **ï** Selectable differential CLK/nCLK or crystal oscillator interface
- **ï** Maximum output frequency: 650MHz
- **ï** Translates any single-ended input signal to 3.3V LVPECL levels with resistor bias on nCLK input
- **ï** Additive phase jitter, RMS: TBD
- **ï** Output skew: 25ps (typical)
- **ï** Part-to-part skew: 150ps (typical)
- **ï** Propagation delay: 1.5ns (typical)
- **ï** Full 3.3V supply mode
- **ï** -40°C to 85°C ambient operating temperature
- **ï** Available in both standard (RoHS 5) and lead-free (RoHS 6) packages

## **Block Diagram**



## **Pin Assignment**



**ICS8533I-31 20-Lead TSSOP 6.5mm x 4.4mm x 0.925mm package body G Package Top View**

The Preliminary Information presented herein represents a product in pre-production. The noted characteristics are based on initial product characterization and/or qualification. Integrated Device Technology, Incorporated (IDT) reserves the right to change any circuitry or specifications without notice.





NOTE: Pullup refers to internal input resistors. See Table 2, Pin Characteristics, for typical values.

## **Table 2. Pin Characteristics**



## **Function Tables**

#### **Table 3A. Control Input Function Table**



After CLK\_EN switches, the clock outputs are disabled or enabled following a rising and falling input clock or crystal oscillator edge as shown in Figure 1. In the active mode, the state of the outputs are a function of the CLK, nCLK and XTAL inputs as described in Table 3B.



**Figure 1. CLK\_EN Timing Diagram**



#### **Table 3B. Clock Input Function Table**

## **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the DC Characteristics or AC Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.



## **DC Electrical Characteristics**

**Table 4A. Power Supply DC Characteristics,**  $V_{EE} = 3.3V \pm 5\%$ ,  $V_{CC} = 0V$ ,  $T_A = -40^{\circ}C$  to 85°C



#### **Table 4B. LVCMOS/LVTTL DC Characteristics,**  $V_{EE} = 3.3V \pm 5\%$ ,  $V_{CC} = 0V$ ,  $T_A = -40\degree C$  to 85 $\degree C$





## **Table 4C. Differential DC Characteristics,**  $V_{CC} = 3.3V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40^{\circ}C$  to 85°C

NOTE 1:  $V_{IL}$  should not be less than -0.3V.

NOTE 2: Common mode input voltage is defined as  $V_{\text{IH}}$ .

## **Table 4D. LVPECL DC Characteristics,**  $V_{CC} = 3.3V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40^{\circ}C$  to 85°C



NOTE 1: Output termination with 50 $\Omega$  to V<sub>CC</sub> – 2V.

#### **Table 5. Crystal Characteristics**



## **AC Electrical Characteristics**

#### **Table 6. AC Characteristics,**  $V_{CC} = 3.3V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40^{\circ}C$  to 85°C



All parameters measured at 500MHz unless noted otherwise.

NOTE 1: Measured from the differential input crossing point to the differential output crossing point.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions.

Measured at the output differential cross points.

NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points.

NOTE 4: Measured using CLK. For XTAL input, refer to Application Note.

NOTE 5: This parameter is defined in accordance with JEDEC Standard 65.

## **Parameter Measurement Information**



**3.3V LVPECL Output Load AC Test Circuit**



**Output Skew**



**Output Rise/Fall Time**



#### **Differential Input Level**



**Propagation Delay**



**Output Duty Cycle/Pulse Width/Period**

## **Application Information**

### **Recommendations for Unused Input and Output Pins**

#### **Inputs:**

#### **LVCMOS Control Pins**

All control pins have internal pull-ups; additional resistance is not required but can be added for additional protection. A 1kΩ resistor can be used.

#### **CLK/nCLK Inputs**

For applications not requiring the use of the differential input, both CLK and nCLK can be left floating. Though not required, but for additional protection, a 1kΩ resistor can be tied from CLK to ground.

#### **Crystal Inputs**

For applications not requiring the use of the crystal oscillator input, both XTAL\_IN and XTAL\_OUT can be left floating. Though not required, but for additional protection, a 1kΩ resistor can be tied from XTAL\_IN to ground.

#### **Outputs:**

#### **LVPECL OUTPUTS**

All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.

## **Wiring the Differential Input to Accept Single-Ended Levels**

Figure 2 shows how the differential input can be wired to accept single-ended levels. The reference voltage V\_REF =  $V_{CC}/2$  is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and  $V_{CC}$  = 3.3V, V\_REF should be 1.25V and  $R2/R1 = 0.609$ .



**Figure 2. Single-Ended Signal Driving Differential Input**

## **Differential Clock Input Interface**

The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both  $V_{SWING}$  and  $V_{OH}$  must meet the V<sub>PP</sub> and V<sub>CMR</sub> input requirements. Figures 3A to 3F show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver



**Figure 3A. HiPerClockS CLK/nCLK Input Driven by an IDT Open Emitter HiPerClockS LVHSTL Driver**



**Figure 3C. HiPerClockS CLK/nCLK Input Driven by a 3.3V LVPECL Driver**



**Figure 3E. HiPerClockS CLK/nCLK Input Driven by a 3.3V HCSL Driver**

component to confirm the driver termination requirements. For example, in Figure 3A, the input termination applies for IDT HiPerClockS open emitter LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation.



**Figure 3B. HiPerClockS CLK/nCLK Input Driven by a 3.3V LVPECL Driver**



**Figure 3D. HiPerClockS CLK/nCLK Input Driven by a 3.3V LVDS Driver**



**Figure 3F. HiPerClockS CLK/nCLK Input Driven by a 2.5V SSTL Driver**

VCC VCC

 $Zo = Ro + Rs$ 

## **Crystal Input Interface**

A crystal can be characterized for either series or parallel mode operation. The ICS8533I-31 fanout buffer has a built-in crystal oscillator circuit. This interface can accept either a series or parallel crystal without additional components as shown in Figure 4. The



## **LVCMOS to XTAL Interface**

The XTAL\_IN input can accept a single-ended LVCMOS signal through an AC coupling capacitor. A general interface diagram is shown in Figure 5. The XTAL\_OUT pin can be left floating. The input edge rate can be as slow as 10ns. For LVCMOS inputs, it is recommended that the amplitude be reduced from full swing to half swing in order to prevent signal interference with the power rail and to reduce noise. This configuration requires that the output

impedance of the driver (Ro) plus the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most 50Ω applications, R1 and R2 can be 100Ω. This can also be accomplished by removing R1 and making R2 50Ω.



R2





physical location of the crystal should be located as close as possible to the XTAL\_IN and XTAL\_OUT pins. The experiments show that using a 19.44MHz crystal results in an output frequency of 19.4404746MHz and approximately 44% of duty cycle.

XTAL\_IN

XTAL\_OUT

## **Termination for 3.3V LVPECL Outputs**

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive 50Ω



**Figure 6A. 3.3V LVPECL Output Termination Figure 6B. 3.3V LVPECL Output Termination**

transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. Figures 6A and 6B show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



## **Power Considerations**

This section provides information on power dissipation and junction temperature for the ICS8533I-31. Equations and example calculations are also provided.

#### **1. Power Dissipation.**

The total power dissipation for the ICS8533I-31 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{CC} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> =  $V_{\text{CC\_MAX}}$  \*  $I_{\text{EE\_MAX}}$  = 3.465V \* 40mA = **138.6mW**
- Power (outputs)<sub>MAX</sub> = 30mW/Loaded Output pair If all outputs are loaded, the total power is 4 \* 30mW = **120mW**

**Total Power**<sub> $-MAX$ </sub> (3.3V, with all outputs switching) = 138.6mW + 60mW = 258.6mW

#### **2. Junction Temperature.**

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS devices is 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

 $Tj$  = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_A$  = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 91.1°C/W per Table 7 below.

Therefore, T<sub>i</sub> for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}$ C + 0.259W  $*$  91.1 $^{\circ}$ C/W = 108.6 $^{\circ}$ C. This is well below the limit of 125 $^{\circ}$ C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (single layer or multi-layer).

#### Table 7. Thermal Resistance  $θ<sub>JA</sub>$  for 16 Lead TSSOP, Forced Convection



#### **3. Calculations and Equations.**

The purpose of this section is to derive the power dissipated into the load.

LVPECL output driver circuit and termination are shown in Figure 7.



**Figure 7. LVPECL Driver Circuit and Termination**

To calculate worst case power dissipation into the load, use the following equations which assume a 50Ω load, and a termination voltage of  $V_{CC}$  – 2V.

- $\bullet$   $\quad$  For logic high, V<sub>OUT</sub> = V<sub>OH\_MAX</sub> = V<sub>CC\_MAX</sub> 0.9V (VCC\_MAX – VOH\_MAX) = **0.9V**
- For logic low,  $V_{\text{OUT}} = V_{\text{OL\_MAX}} = V_{\text{CC\_MAX}} 1.7V$  $(V_{CC~MAX} - V_{OL~MAX}) = 1.7V$

Pd\_H is power dissipation when the output drives high.

Pd\_L is the power dissipation when the output drives low.

Pd\_H = [(V<sub>OH\_MAX</sub> – (V<sub>CC\_MAX</sub> – 2V))/R<sub>L</sub>] \* (V<sub>CC\_MAX</sub> – V<sub>OH\_MAX</sub>) = [(2V – (V<sub>CC\_MAX</sub> – V<sub>OH\_MAX</sub>))/R<sub>L</sub>] \* (V<sub>CC\_MAX</sub> – V<sub>OH\_MAX</sub>) = [(2V – 0.9V)/50Ω] \* 0.9V = **19.8mW**

Pd\_L = [(V<sub>OL\_MAX</sub> – (V<sub>CCO\_MAX</sub> – 2V))/R<sub>L</sub>] \* (V<sub>CC\_MAX</sub> – V<sub>OL\_MAX</sub>) = [(2V – (V<sub>CC\_MAX</sub> – V<sub>OL\_MAX</sub>))/R<sub>L]</sub> \* (V<sub>CC\_MAX</sub> – V<sub>OL\_MAX</sub>) =  $[(2V – 1.7V)/50 $\Omega$ ] * 1.7V = 10.2mW$ 

Total Power Dissipation per output pair = Pd\_H + Pd\_L = **30mW**

## **Reliability Information**

### **Table 8.** θJA **vs. Air Flow Table for a 20 Lead TSSOP**



### **Transistor Count**

The transistor count for ICS8533I-31 is: TBD

## **Package Outline and Package Dimensions**



#### **Package Outline - G Suffix for 20-Lead TSSOP Table 9. Package Dimensions for 20 Lead TSSOP**



Reference Document: JEDEC Publication 95, MO-153

## **Ordering Information**

#### **Table 10. Ordering Information**



NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications, such as those requiring extended temperature ranges, high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

## **Innovate with IDT and accelerate your future networks. Contact:**

## www.IDT.com

#### **For Sales**

800-345-7015 408-284-8200 Fax: 408-284-2775

#### **For Tech Support**

netcom@idt.com 480-763-2056

#### **Corporate Headquarters**

Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800 345 7015 +408 284 8200 (outside U.S.)

#### **Asia Pacific and Japan**

Integrated Device Technology Singapore (1997) Pte. Ltd. Reg. No. 199707558G 435 Orchard Road #20-03 Wisma Atria Singapore 238877 +65 6 887 5505

#### **Europe**

IDT Europe, Limited 321 Kingston Road Leatherhead, Surrey KT22 7TU England +44 (0) 1372 363 339 Fax: +44 (0) 1372 378851



© 2007 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. IDT and the IDT logo are trademarks of Integrated Device<br>Technology, Inc. Accelerated Thinking is a se Printed in USA