SLAS256D − NOVEMBER 1999 − REVISED SEPTEMBER 2004

- **Low Supply Voltage Range 1.8 V to 3.6 V**
- **Ultralow-Power Consumption:**
- **− Active Mode: 200** µ**A at 1 MHz, 2.2 V − Standby Mode: 0.8** µ**A**
	- **− Off Mode (RAM Retention): 0.1** µ**A**
- **Wake-Up From Standby Mode in less than 6** µ**s**
- **16-Bit RISC Architecture, 125 ns Instruction Cycle Time**
- **Basic Clock Module Configurations:**
	- **− Various Internal Resistors**
	- **− Single External Resistor**
	- **− 32 kHz Crystal**
	- **− High Frequency Crystal**
	- **− Resonator**
	- **− External Clock Source**
- **16-Bit Timer\_A With Three Capture/Compare Registers**
- **Serial Onboard Programming, No External Programming Voltage Needed**
- **Family Members Include: MSP430F110: 1KB + 128B Flash Memory 128B RAM MSP430F112: 4KB + 256B Flash Memory 256B RAM**
- **Available in a 20-Pin Plastic Small-Outline Wide Body (SOWB) Package and 20-Pin Plastic Thin Shrink Small-Outline Package (TSSOP)**
- **For Complete Module Descriptions, Refer to the MSP430x1xx Family User's Guide, Literature Number SLAU049**



### **description**

The Texas Instruments MSP430 family of ultralow power microcontrollers consist of several devices featuring different sets of peripherals targeted for various applications. The architecture, combined with five low power modes is optimized to achieve extended battery life in portable measurement applications. The device features a powerful 16-bit RISC CPU, 16-bit registers, and constant generators that attribute to maximum code efficiency. The digitally controlled oscillator (DCO) allows wake-up from low-power modes to active mode in less than 6µs.

The MSP430F11x series is an ultralow-power mixed signal microcontroller with a built in 16-bit timer and fourteen I/O pins.

Typical applications include sensor systems that capture analog signals, convert them to digital values, and then process the data and display them or transmit them to a host system. Stand alone RF sensor front-end is another area of application.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments<br>standard warranty. Production processing does not necessarily include<br>testing of all parameters.



SLAS256D − NOVEMBER 1999 − REVISED SEPTEMBER 2004



### **functional block diagram**



† A pulldown resistor of 30 kΩ is needed on F11x devices.



SLAS256D − NOVEMBER 1999 − REVISED SEPTEMBER 2004

### **Terminal Functions**



† TDO or TDI is selected via JTAG instruction.



SLAS256D − NOVEMBER 1999 − REVISED SEPTEMBER 2004

#### **short-form description**

#### **CPU**

The MSP430 CPU has a 16-bit RISC architecture that is highly transparent to the application. All operations, other than program-flow instructions, are performed as register operations in conjunction with seven addressing modes for source operand and four addressing modes for destination operand.

The CPU is integrated with 16 registers that provide reduced instruction execution time. The register-to-register operation execution time is one cycle of the CPU clock.

Four of the registers, R0 to R3, are dedicated as program counter, stack pointer, status register, and constant generator respectively. The remaining registers are general-purpose registers.

Peripherals are connected to the CPU using data, address, and control buses, and can be handled with all instructions.

#### **instruction set**

The instruction set consists of 51 instructions with three formats and seven address modes. Each instruction can operate on word and byte data. Table 1 shows examples of the three types of instruction formats; the address modes are listed in Table 2.



### **Table 1. Instruction Word Formats**





#### **Table 2. Address Mode Descriptions**

NOTE:  $S = source$   $D = destination$ 



#### **operating modes**

The MSP430 has one active mode and five software selectable low-power modes of operation. An interrupt event can wake up the device from any of the five low-power modes, service the request and restore back to the low-power mode on return from the interrupt program.

The following six operating modes can be configured by software:

- Active mode AM;
	- − All clocks are active
- Low-power mode 0 (LPM0);
	- − CPU is disabled ACLK and SMCLK remain active. MCLK is disabled
- Low-power mode 1 (LPM1);
	- − CPU is disabled ACLK and SMCLK remain active. MCLK is disabled DCO's dc-generator is disabled if DCO not used in active mode
- Low-power mode 2 (LPM2);
	- − CPU is disabled MCLK and SMCLK are disabled DCO's dc-generator remains enabled ACLK remains active
- Low-power mode 3 (LPM3);
	- − CPU is disabled MCLK and SMCLK are disabled DCO's dc-generator is disabled ACLK remains active
- Low-power mode 4 (LPM4);
	- − CPU is disabled ACLK is disabled MCLK and SMCLK are disabled DCO's dc-generator is disabled Crystal oscillator is stopped



SLAS256D − NOVEMBER 1999 − REVISED SEPTEMBER 2004

#### **interrupt vector addresses**

The interrupt vectors and the power-up starting address are located in the memory with an address range of 0FFFFh-0FFE0h. The vector contains the 16-bit address of the appropriate interrupt handler instruction sequence.



NOTES: 1. Multiple source flags

2. Interrupt flags are located in the module

3. There are eight Port P2 interrupt flags, but only six Port P2 I/O pins (P2.0−5) are implemented on the '11x devices.

4. Nonmaskable: neither the individual nor the general interrupt enable bit will disable an interrupt event.

5. (non)-maskable: the individual interrupt enable bit can disable an interrupt event, but the general interrupt enable cannot.



SLAS256D − NOVEMBER 1999 − REVISED SEPTEMBER 2004

#### **special function registers**

Most interrupt and module enable bits are collected into the lowest address space. Special function register bits that are not allocated to a functional purpose are not physically present in the device. Simple software access is provided with this arrangement.

#### **interrupt enable 1 and 2**





SLAS256D − NOVEMBER 1999 − REVISED SEPTEMBER 2004

#### **memory organization**



### **bootstrap loader (BSL)**

The MSP430 bootstrap loader (BSL) enables users to program the flash memory or RAM using a UART serial interface. Access to the MSP430 memory via the BSL is protected by user-defined password. For complete description of the features of the BSL and its implementation, see the Application report Features of the MSP430 Bootstrap Loader, Literature Number SLAA089.



#### **flash memory**

The flash memory can be programmed via the JTAG port, the bootstrap loader, or in-system by the CPU. The CPU can perform single-byte and single-word writes to the flash memory. Features of the flash memory include:

- Flash memory has n segments of main memory and two segments of information memory (A and B) of 128 bytes each. Each segment in main memory is 512 bytes in size.
- Segments 0 to n may be erased in one step, or each segment may be individually erased.
- Segments A and B can be erased individually, or as a group with segments 0−n. Segments A and B are also called information memory.
- New devices may have some bytes programmed in the information memory (needed for test during manufacturing). The user should perform an erase of the information memory prior to the first use.



SLAS256D − NOVEMBER 1999 − REVISED SEPTEMBER 2004

### **flash memory (continued)**



NOTE: All segments not implemented on all devices.

#### **peripherals**

Peripherals are connected to the CPU through data, address, and control busses and can be handled using all instructions. For complete module descriptions, refer to the MSP430x1xx Family User's Guide, literature number SLAU049.

#### **oscillator and system clock**

The clock system is supported by the basic clock module that includes support for a 32768-Hz watch crystal oscillator, an internal digitally-controlled oscillator (DCO) and a high frequency crystal oscillator. The basic clock module is designed to meet the requirements of both low system cost and low-power consumption. The internal DCO provides a fast turn-on clock source and stabilizes in less than 6 µs. The basic clock module provides the following clock signals:

- Auxiliary clock (ACLK), sourced from a 32768-Hz watch crystal or a high frequency crystal.
- Main clock (MCLK), the system clock used by the CPU.
- Sub-Main clock (SMCLK), the sub-system clock used by the peripheral modules.



SLAS256D − NOVEMBER 1999 − REVISED SEPTEMBER 2004

### **digital I/O**

There are two 8-bit I/O ports implemented—ports P1 and P2 (only six P2 I/O signals are available on external pins):

- All individual I/O bits are independently programmable.
- Any combination of input, output, and interrupt conditions is possible.
- Edge-selectable interrupt input capability for all the eight bits of port P1 and six bits of port P2.
- Read/write access to port-control registers is supported by all instructions.

#### **NOTE:**

Six bits of port P2, P2.0 to P2.5, are available on external pins − but all control and data bits for port P2 are implemented.

#### **watchdog timer**

The primary function of the watchdog timer (WDT) module is to perform a controlled system restart after a software problem occurs. If the selected time interval expires, a system reset is generated. If the watchdog function is not needed in an application, the module can be configured as an interval timer and can generate interrupts at selected time intervals.

### **timer\_A3**

Timer\_A3 is a 16-bit timer/counter with three capture/compare registers. Timer\_A3 can support multiple capture/compares, PWM outputs, and interval timing. Timer\_A3 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.





SLAS256D − NOVEMBER 1999 − REVISED SEPTEMBER 2004

### **peripheral file map**





SLAS256D − NOVEMBER 1999 − REVISED SEPTEMBER 2004

#### **absolute maximum ratings†**



† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE: All voltages referenced to VSS.

### **recommended operating conditions**



NOTES: 1. The LFXT1 oscillator in LF-mode requires a resistor of 5.1 MΩ from XOUT to V<sub>SS</sub> when V<sub>CC</sub> <2.5 V.

The LFXT1 oscillator in XT1-mode accepts a ceramic resonator or a crystal frequency of 4 MHz at V<sub>CC</sub>  $\geq$  2.2 V.

The LFXT1 oscillator in XT1-mode accepts a ceramic resonator or a crystal frequency of 8 MHz at V<sub>CC</sub>  $\geq$  2.8 V.

2. The LFXT1 oscillator in LF-mode requires a watch crystal. The LFXT1 oscillator in XT1-mode accepts a ceramic resonator or crystal.









SLAS256D − NOVEMBER 1999 − REVISED SEPTEMBER 2004

### **electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)**



### **supply current (into VCC) excluding external current**

NOTE: All inputs are tied to 0 V or V<sub>CC</sub>. Outputs do not source or sink any current.

**current consumption of active mode versus system frequency, F version**

 $I_{AM} = I_{AM[1 \, MHz]} \times f_{system}$  [MHz]

**current consumption of active mode versus supply voltage, F version**

 $I_{AM} = I_{AM[3 V]} + 120 \mu A/V \times (V_{CC} - 3 V)$ 



SLAS256D − NOVEMBER 1999 − REVISED SEPTEMBER 2004

**electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)**

#### **Schmitt-trigger inputs Port 1 to Port P2; P1.0 to P1.7, P2.0 to P2.5**



#### **standard inputs − RST/NMI; TCK, TMS, TDI**



#### **inputs Px.x, TAx**



NOTES: 1. The external signal sets the interrupt flag every time the minimum t<sub>(int)</sub> cycle and time parameters are met. It may be set even with trigger signals shorter than  $t_{(int)}$ . Both the cycle and timing specifications must be met to ensure the flag is set.  $t_{(int)}$  is measured in MCLK cycles.

2. The external capture signal triggers the capture event every time the mimimum  $t_{(cap)}$  cycle and time parameters are met. A capture may be triggered with capture signals even shorter than  $t_{(cap)}$ . Both the cycle and timing specifications must be met to ensure a correct capture of the 16-bit timer value and to ensure the flag is set.

#### **leakage current**



NOTES: 1. The leakage current is measured with VSS or VCC applied to the corresponding pin(s), unless otherwise noted.

2. The leakage of the digital port pins is measured individually. The port pin must be selected for input and there must be no optional pullup or pulldown resistor.



SLAS256D − NOVEMBER 1999 − REVISED SEPTEMBER 2004

### **electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)**



#### **outputs Port 1 to Port 2; P1.0 to P1.7, P2.0 to P2.5**

NOTES: 1. The maximum total current,  $I<sub>OHmax</sub>$  and  $I<sub>OLmax</sub>$ , for all outputs combined, should not exceed ±12 mA to hold the maximum voltage drop specified.

2. The maximum total current,  $I$ <sub>OHmax</sub> and  $I$ <sub>OLmax</sub>, for all outputs combined, should not exceed ±48 mA to hold the maximum voltage drop specified.

3. One output loaded at a time.

#### **outputs P1.x, P2.x, TAx**



NOTE 1: The limits of the system clock MCLK have to be met. MCLK and SMCLK can have different frequencies.



SLAS256D − NOVEMBER 1999 − REVISED SEPTEMBER 2004

#### **electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)**

### **PUC/POR**





**Figure 2. Power-On Reset (POR) vs Supply Voltage**



**Figure 3. V<sub>POR</sub>** vs Temperature



SLAS256D − NOVEMBER 1999 − REVISED SEPTEMBER 2004

#### **electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)**



#### **wake-up from lower power modes (LPMx)**

NOTE 1: Parameter applicable only if DCOCLK is used for MCLK.

#### **RAM**



NOTE 1: This parameter defines the minimum supply voltage V<sub>CC</sub> when the data in the program memory RAM remains unchanged. No program execution should happen during this supply voltage condition.



SLAS256D − NOVEMBER 1999 − REVISED SEPTEMBER 2004

#### **electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)**



NOTE 1: These parameters are not production tested.



**Figure 4. DCO Characteristics**



### **electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)**

#### **main DCO characteristics**

- Individual devices have a minimum and maximum operation frequency. The specified parameters for  $f_{(DCOx0)}$  to  $f_{(DCOx7)}$  are valid for all devices.
- All ranges selected by Rsel(n) overlap with Rsel(n+1): Rsel0 overlaps Rsel1, ... Rsel6 overlaps Rsel7.
- $\bullet$  DCO control bits DCO0, DCO1, and DCO2 have a step size as defined by parameter  $S_{DCO}$ .
- $\bullet$  Modulation control bits MOD0 to MOD4 select how often  $f_{(DCO+1)}$  is used within the period of 32 DCOCLK cycles. The frequency  $f_{(DCO)}$  is used for the remaining cycles. The frequency is an average equal to:

$$
f_{average} = \frac{32 \times f_{(DCO)} \times f_{(DCO+1)}}{MOD \times f_{(DCO)} + (32 - MOD) \times f_{(DCO+1)}}
$$

#### **crystal oscillator, LFXT1**



NOTES: 1. The oscillator needs capacitors at both terminals, with values specified by the crystal manufacturer.

2. Applies only when using an external logic-level clock source. Not applicable when using a crystal or resonator.



SLAS256D − NOVEMBER 1999 − REVISED SEPTEMBER 2004

#### **electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued)**

### **Flash Memory**



NOTES: 1. The cumulative program time must not be exceeded when writing to a 64-byte flash block. This parameter applies to all programming methods: individual word/byte write and block write modes.

2. The mass erase duration generated by the flash timing generator is at least 11.1ms ( $= 5297x1/fFTG, max = 5297x1/476kHz$ ). To achieve the required cumulative mass erase time the Flash Controller's mass erase operation can be repeated until this time is met. (A worst case minimum of 19 cycles are required).

3. These values are hardwired into the Flash Controller's state machine (t $FTG = 1/FTG$ ).

#### **JTAG Interface**



NOTES: 1.  $f_{\text{TCK}}$  may be restricted to meet the timing requirements of the module selected.

2. TMS, TDI/TCLK, and TCK pull-up resistors are implemented in all versions.



SLAS256D − NOVEMBER 1999 − REVISED SEPTEMBER 2004

### **APPLICATION INFORMATION**

### **input/output schematic**









† Signal from or to Timer\_A



SLAS256D − NOVEMBER 1999 − REVISED SEPTEMBER 2004

### **APPLICATION INFORMATION**

### **input/output schematic (continued)**

**Port P1, P1.4 to P1.7, input/output with Schmitt-trigger and in-system access features**





† Signal from or to Timer\_A



SLAS256D − NOVEMBER 1999 − REVISED SEPTEMBER 2004

### **APPLICATION INFORMATION**

### **input/output schematic (continued)**





NOTE: x = Bit Identifier, 0 to 4 For Port P2



† Signal from or to Timer\_A



SLAS256D − NOVEMBER 1999 − REVISED SEPTEMBER 2004

### **APPLICATION INFORMATION**

### **input/output schematic (continued)**

Port P2, P2.5, input/output with Schmitt-trigger and R<sub>OSC</sub> function for the Basic Clock module





SLAS256D − NOVEMBER 1999 − REVISED SEPTEMBER 2004

### **APPLICATION INFORMATION**

### **input/output schematic (continued)**





NOTE:  $x = Bit/identifier$ , 6 to 7 for port P2 without external pins



NOTE: A good use of the unbonded bits 6 and 7 of port P2 is to use the interrupt flags. The interrupt flags can not be influenced from any signal other than from software. They work then as a soft interrupt.



SLAS256D − NOVEMBER 1999 − REVISED SEPTEMBER 2004

### **APPLICATION INFORMATION**

### **JTAG fuse check mode**

The JTAG protection fuse is not implemented in the MSP430F11x devices.





www.ti.com 10-Dec-2020

### **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com 5-Jan-2022

### **TUBE**



#### \*All dimensions are nominal





# **PACKAGE OUTLINE**

# **PW0020A TSSOP - 1.2 mm max height**

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# **EXAMPLE BOARD LAYOUT**

# **PW0020A TSSOP - 1.2 mm max height**

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **PW0020A TSSOP - 1.2 mm max height**

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## **LAND PATTERN DATA**



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- Publication IPC-7351 is recommended for alternate design.  $C.$
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated