## FDS6986S # Dual Notebook Power Supply N-Channel PowerTrench® SyncFET™ ### **General Description** The FDS6986S is designed to replace two single SO-8 MOSFETs and Schottky diode in synchronous DC:DC power supplies that provide various peripheral voltages for notebook computers and other battery powered electronic devices. FDS6986S contains two unique 30V, N-channel, logic level, PowerTrench MOSFETs designed to maximize power conversion efficiency. The high-side switch (Q1) is designed with specific emphasis on reducing switching losses while the low-side switch (Q2) is optimized to reduce conduction losses. Q2 also includes an integrated Schottky diode using Fairchild's monolithic SyncFET technology. #### **Features** Q2: Optimized to minimize conduction losses Includes SyncFET Schottky body diode 7.9A, 30V $$R_{DS(on)} = 20 \text{ m}\Omega \text{ @ } V_{GS} = 10V$$ $R_{DS(on)} = 28 \text{ m}\Omega \text{ @ } V_{GS} = 4.5V$ • Q1: Optimized for low switching losses Low gate charge (6.5 nC typical) 6.5A, 30V $$R_{DS(on)} = 29 \ m\Omega \ @ \ V_{GS} = 10V$$ $$R_{DS(on)} = 38 \ m\Omega \ @ \ V_{GS} = 4.5V$$ ### Absolute Maximum Ratings T<sub>A</sub> = 25°C unless otherwise noted | Symbol | Parameter | | Q2 | Q1 | Units | |-----------------------------------|--------------------------------------------------|-----------|--------|------|--------| | V <sub>DSS</sub> | Drain-Source Voltage | | 30 | 30 | V | | V <sub>GSS</sub> | Gate-Source Voltage | | ±20 | ±16 | V | | I <sub>D</sub> | Drain Current - Continuous | (Note 1a) | 7.9 | 6.5 | Α | | | - Pulsed | | 30 | 20 | | | P <sub>D</sub> | Power Dissipation for Dual Operation | | 2 | W | | | | Power Dissipation for Single Operation | (Note 1a) | 1 | .6 | | | | (Note 1b) | | 1 | | $\neg$ | | | | (Note 1c) | 0 | .9 | | | T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range | | -55 to | +150 | °C | ### **Thermal Characteristics** | R <sub>θJA</sub> | Thermal Resistance, Junction-to-Ambient | (Note 1a) | 78 | °C/W | |------------------|-----------------------------------------|-----------|----|------| | R <sub>eJC</sub> | Thermal Resistance, Junction-to-Case | (Note 1) | 40 | °C/W | **Package Marking and Ordering Information** | | | 9 | | | | |----------------|----------|----------|-----------|------------|------------| | Device Marking | | Device | Reel Size | Tape width | Quantity | | Ī | FDS6986S | FDS6986S | 13" | 12mm | 2500 units | | Symbol | Parameter | Test Conditions | Type | Min | Тур | Max | Units | |------------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------|----------|-----|----------------|----------|-------| | Off Cha | racteristics | | II. | | | | 1 | | BV <sub>DSS</sub> | Drain-Source Breakdown | $V_{GS} = 0 \text{ V}, I_D = 1 \text{ mA}$ | Q2 | 30 | | | V | | | Voltage | $V_{GS} = 0 \text{ V}, I_D = 250 \text{ uA}$ | Q1 | 30 | | | | | ΔBV <sub>DSS</sub> | Breakdown Voltage | I <sub>D</sub> = 1 mA, Referenced to 25°C | Q2 | | 20 | | mV/°C | | ΔTJ | Temperature Coefficient | $I_D = 250 \mu\text{A}$ , Referenced to 25°C | Q1 | | 23 | E00 | | | I <sub>DSS</sub> | Zero Gate Voltage Drain<br>Current | $V_{DS} = 24 \text{ V}, V_{GS} = 0 \text{ V}$ | Q2<br>Q1 | | | 500<br>1 | μΑ | | I <sub>GSSF</sub> | Gate-Body Leakage, Forward | $V_{GS} = 20 \text{ V}, V_{DS} = 0 \text{ V}$ | Q2 | | | 100 | NA | | addi | , , , , , , , , , , , , , , , , , , , , | $V_{GS} = 16 \text{ V}, V_{DS} = 0 \text{ V}$<br>$V_{GS} = -20 \text{ V}, V_{DS} = 0 \text{ V}$ | Q1 | | | | | | I <sub>GSSR</sub> | Gate-Body Leakage, Reverse | | Q2 | | | -100 | nA | | | | $V_{GS} = -16 \text{ V}, V_{DS} = 0 \text{ V}$ | Q1 | | | | | | On Cha | racteristics (Note 2) | | | | | | | | $V_{GS(th)}$ | Gate Threshold Voltage | $V_{DS} = V_{GS}$ , $I_D = 1 \text{ mA}$ | Q2 | 1 | 2.4 | 3 | V | | | 0 . 7 | $V_{DS} = V_{GS}, I_{D} = 250 \mu\text{A}$ | Q1 | 1 | 1.6 | 3 | | | ∆V <sub>GS(th)</sub> | Gate Threshold Voltage Temperature Coefficient | I <sub>D</sub> = 1 mA, Referenced to 25°C | Q2 | | <del>-</del> 6 | | mV/°C | | $\DeltaT_J$ | Temperature odemoiem | I <sub>D</sub> = 250 uA, Referenced to 25°C | Q1 | | -4 | | | | R <sub>DS(on)</sub> | Static Drain-Source | $V_{GS} = 10 \text{ V}, I_D = 7.9 \text{ A}$ | Q2 | | 16 | 20 | mΩ | | 20(011) | On-Resistance | $V_{GS} = 10 \text{ V}, I_D = 7.9 \text{ A}, T_J = 125^{\circ}\text{C}$ | | | 24 | 32 | | | | | $V_{GS} = 4.5 \text{ V}, I_D = 7 \text{ A}$ | | | 23 | 28 | | | | | $V_{GS} = 10 \text{ V}, I_D = 6.5 \text{ A}$ | Q1 | | 25 | 29 | | | | | $V_{GS} = 10 \text{ V}, I_D = 6.5 \text{ A}, T_J = 125^{\circ}\text{C}$ | | | 37<br>30 | 49<br>38 | | | I <sub>D(on)</sub> | On-State Drain Current | $V_{GS} = 4.5 \text{ V}, I_D = 5.6 \text{ A}$<br>$V_{GS} = 10 \text{ V}, V_{DS} = 5 \text{ V}$ | Q2 | 30 | - 00 | - 50 | Α | | ID(on) | On State Brain Surrent | VGS = 10 V, VDS = 0 V | Q1 | 20 | | | | | <b>g</b> FS | Forward Transconductance | $V_{DS} = 5 \text{ V}, I_D = 7.9 \text{ A}$ | Q2 | | 23 | | S | | | | $V_{DS} = 5 \text{ V}, I_{D} = 6.5 \text{ A}$ | Q1 | | 22 | | | | | c Characteristics | | | | | | | | C <sub>iss</sub> | Input Capacitance | $V_{DS} = 10 \text{ V}, V_{GS} = 0 \text{ V},$ | Q2 | | 1233 | | pF | | <u>C</u> | Output Canacitanas | f = 1.0 MHz | Q1<br>Q2 | | 695<br>344 | | - n-F | | C <sub>oss</sub> | Output Capacitance | | Q2<br>Q1 | | 117 | | pF | | C <sub>rss</sub> | Reverse Transfer Capacitance | | Q2 | | 106 | | pF | | -155 | | | Q1 | | 58 | | μ. | | R <sub>G</sub> | Gate Resistance | V <sub>GS</sub> = 15mV, f = 1.0 MHz | Q2 | | 1.4 | | Ω | | | | | Q1 | | 1.7 | | | | Switchi | ng Characteristics | | | | | | | | _ | ng Characteristics (Note 2<br>Turn-On Delay Time | $V_{DD} = 15 \text{ V}, I_D = 1 \text{ A},$ | Q2 | | 8 | 16 | ns | | $t_{d(on)}$ | Turri-On Delay Time | $V_{GS} = 10V, R_{GEN} = 6 \Omega$ | Q1 | | 7 | 14 | 113 | | t <sub>r</sub> | Turn-On Rise Time | TGS TOT, TGEN 0 11 | Q2 | | 5 | 10 | ns | | | | | Q1 | | 4.5 | 9 | | | $t_{\text{d(off)}} \\$ | Turn-Off Delay Time | | Q2 | Ţ | 25 | 40 | ns | | + | Turn-Off Fall Time | 4 | Q1<br>Q2 | + | 20 | 36 | no | | t <sub>f</sub> | | | Q2<br>Q1 | | 11<br>2.5 | 20<br>5 | ns | | Q <sub>q</sub> | Total Gate Charge | Q2: | Q2 | | 11 | 16 | nC | | 9 | _ | $V_{DS} = 15 \text{ V}, I_D = 7.9 \text{ A}, V_{GS} = 5 \text{ V}$ | Q1 | | 6.5 | 9 | | | $Q_{gs}$ | Gate-Source Charge | | Q2 | | 5 | | nC | | | Oata Busin Ob | Q1:<br> V | Q1 | | 2.5 | | | | $Q_{gd}$ | Gate-Drain Charge | $V_{DS} = 15 \text{ V}, I_{D} = 6.5 \text{ A}, V_{GS} = 5 \text{ V}$ | Q2<br>Q1 | | 4<br>1.3 | | nC | ### **Electrical Characteristics** (continued) T<sub>A</sub> = 25°C unless otherwise noted | Symbol | Parameter | Test Condi | tions | Туре | Min | Тур | Max | Units | |-----------------|------------------------------------|----------------------------------------------------------------------------------------------|----------------------|----------|-----|-------------|------------|-------| | Drain-S | Source Diode Character | istics and Maxim | um Ratings | S | | | | • | | Is | Maximum Continuous Drain-S | Continuous Drain-Source Diode Forward Current | | Q2<br>Q1 | | | 3.0<br>1.3 | Α | | t <sub>RR</sub> | Reverse Recovery Time | I <sub>F</sub> = 10 A, | | Q2 | | 17 | | ns | | Q <sub>RR</sub> | Reverse Recovery Charge | $d_{iF}/d_t = 300 \text{ A/}\mu\text{s}$ | (Note 3) | | | 12.5 | | nC | | $V_{\text{SD}}$ | Drain-Source Diode Forward Voltage | $V_{GS} = 0 \text{ V}, I_S = 3.5 \text{ A} $<br>$V_{GS} = 0 \text{ V}, I_S = 1.3 \text{ A} $ | (Note 2)<br>(Note 2) | Q2<br>Q1 | | 0.5<br>0.74 | 0.7<br>1.2 | V | #### Notes: R<sub>8JA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>8JC</sub> is guaranteed by design while R<sub>8CA</sub> is determined by the user's board design. a) 78°C/W when mounted on a 0.5in<sup>2</sup> pad of 2 oz copper 125°C/W when mounted on a 0.02 in<sup>2</sup> pad of 2 oz copper 135°C/W when mounted on a minimum pad. Scale 1:1 on letter size paper - 2. Pulse Test: Pulse Width < $300\mu s$ , Duty Cycle < 2.0% - 3. See "SyncFET Schottky body diode characteristics" below. ## **Typical Characteristics: Q2** Figure 1. On-Region Characteristics. Figure 3. On-Resistance Variation with Temperature. 50 T<sub>J</sub>, JUNCTION TEMPERATURE (°C) 75 100 125 25 -50 -25 Figure 5. Transfer Characteristics. Figure 2. On-Resistance Variation with Drain Current and Gate Voltage. Figure 4. On-Resistance Variation with Gate-to-Source Voltage. Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature. ## Typical Characteristics: Q2 Figure 7. Gate Charge Characteristics. Figure 9. Maximum Safe Operating Area. Figure 10. Single Pulse Maximum Power Dissipation. ### **Typical Characteristics Q1** 2.25 Nos = 3.0V 1.75 Nos = 3.0V 1.5 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1.75 1 Figure 11. On-Region Characteristics. Figure 12. On-Resistance Variation with Drain Current and Gate Voltage. Figure 13. On-Resistance Variation with Temperature. Figure 14. On-Resistance Variation with Gate-to-Source Voltage. Figure 15. Transfer Characteristics. Figure 16. Body Diode Forward Voltage Variation with Source Current and Temperature. ### **Typical Characteristics Q1** Figure 17. Gate Charge Characteristics. Figure 18. Capacitance Characteristics. Figure 19. Maximum Safe Operating Area. Figure 21. Transient Thermal Response Curve. Thermal characterization performed using the conditions described in Note 1c. Transient thermal response will change depending on the circuit board design. ### Typical Characteristics (continued) This section copied from FDS6984S datasheet # SyncFET Schottky Body Diode Characteristics Fairchild's SyncFET process embeds a Schottky diode in parallel with PowerTrench MOSFET. This diode exhibits similar characteristics to a discrete external Schottky diode in parallel with a MOSFET. Figure 22 shows the reverse recovery characteristic of the FDS6986S. Figure 22. FDS6986S SyncFET body diode reverse recovery characteristic. For comparison purposes, Figure 23 shows the reverse recovery characteristics of the body diode of an equivalent size MOSFET produced without SyncFET (FDS6690A). Figure 23. Non-SyncFET (FDS6690A) body diode reverse recovery characteristic. Schottky barrier diodes exhibit significant leakage at high temperature and high reverse voltage. This will increase the power in the device. Figure 24. SyncFET body diode reverse leakage versus drain-source voltage and temperature. #### **TRADEMARKS** The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. | ACEx™ | FACT™ | ImpliedDisconnect™ | PACMAN™ | SPM™ | |-----------------------------------|--------------------------------|--------------------|---------------------|-----------------------| | ActiveArray™ | FACT Quiet Series™ | ISOPLANAR™ | POP™ | Stealth™ | | Bottomless™ | FAST® | LittleFET™ | Power247™ | SuperSOT™-3 | | CoolFET™ | FASTr™ | MicroFET™ | PowerTrench® | SuperSOT™-6 | | CROSSVOLT™ | FRFET™ | MicroPak™ | QFET™ | SuperSOT™-8 | | DOME™ | GlobalOptoisolator™ | MICROWIRE™ | QS™ | SyncFET™ | | EcoSPARK™ | GTO™ . | MSX™ | QT Optoelectronics™ | TinyLogic™ | | E <sup>2</sup> CMOS <sup>TM</sup> | HiSeC™ | MSXPro™ | Quiet Series™ | TruTranslation™ | | EnSigna™ | I <sup>2</sup> C <sup>TM</sup> | OCX™ | RapidConfigure™ | UHC™ | | Across the board. | Around the world.™ | OCXPro™ | RapidConnect™ | UltraFET <sup>®</sup> | | The Power Franch | nise™ | OPTOLOGIC® | SILENT SWITCHER® | VCX™ | | Programmable Ac | tive Droop™ | OPTOPLANAR™ | SMART START™ | | | | | | | | #### **DISCLAIMER** FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### PRODUCT STATUS DEFINITIONS #### **Definition of Terms** | Datasheet Identification | Product Status | Definition | | | | |--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Advance Information | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | | | | Preliminary | First Production | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | | | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | | | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only. | | | |