

# 4-Mbit (512K x 8) Static RAM

**Features** 

· High Speed: 70 ns 4.5V–5.5V operation · Low active power

— Typical active current: 2.5 mA @ f = 1 MHz — Typical active current: 12.5 mA @ f = f<sub>max</sub>(70 ns)

· Low standby current

· Automatic power-down when deselected

· TTL-compatible inputs and outputs

· Easy memory expansion with CE and OE features

CMOS for optimum speed/power

· Available in standard 32-lead (450-mil) SOIC, 32-lead TSOP II and 32-lead Reverse TSOP II packages

#### **Functional Description**

The CY62148B is a high-performance CMOS static RAM organized as 512K words by 8 bits. Easy memory expansion is provided by an active LOW Chip Enable (CE), an active LOW Output Enable (OE), and three-state drivers. This device has an automatic power-down feature that reduces power consumption by more than 99% when deselected.

Writing to the device is accomplished by taking Chip Enable (CE) and Write Enable (WE) inputs LOW. Data on the eight I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>) is then written into the location specified on the address pins (A<sub>0</sub> through A<sub>18</sub>).

Reading from the device is accomplished by taking Chip Enable ( $\overline{\text{OE}}$ ) and Output Enable ( $\overline{\text{OE}}$ ) LOW while forcing Write Enable (WE) HIGH for read. Under these conditions, the contents of the memory location specified by the address pins will appear on the I/O pins.

The eight input/output pins (I/O<sub>0</sub> through I/O<sub>7</sub>) are placed in a high-impedance state when the device is deselected (CE HIGH), the outputs are disabled (OE HIGH), or during a write operation (CE LOW, and WE LOW).

The CY62148B is available in a standard 32-pin 450-mil-wide body width SOIC, 32-pin TSOP II, and 32-pin Reverse TSOP Il packages.





#### **Product Portfolio**

|            |       |                       |      |       |       |                 | Power Di | ssipation                  |                       |
|------------|-------|-----------------------|------|-------|-------|-----------------|----------|----------------------------|-----------------------|
|            |       |                       |      |       |       | Operati         | ing, Icc | Standb                     | y (I <sub>SB2</sub> ) |
|            | ,     | V <sub>CC</sub> Range | •    |       |       | f = f           | max      |                            |                       |
| Product    | Min.  | Тур.                  | Max. | Speed | Temp. | <b>Typ.</b> [3] | Max.     | <b>Typ.</b> <sup>[3]</sup> | Max.                  |
| CY62148BLL | 4.5 V | 5.0V                  | 5.5V | 70 ns | Com'l | 12.5 mA         | 20 mA    | 4 μΑ                       | 20 μΑ                 |
|            |       |                       |      |       | Ind'l |                 |          |                            |                       |

# **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature .....-65°C to +150°C Ambient Temperature with Power Applied ......55°C to +125°C Supply Voltage on  $V_{CC}$  to Relative GND...... -0.5 V to +7.0 VDC Voltage Applied to Outputs in High Z State  $^{[1]}$  ......-0.5V to V $_{\rm CC}$  +0.5V DC Input Voltage<sup>[1]</sup>.....-0.5V to V<sub>CC</sub> +0.5V

| Current into Outputs (LOW)     | 20 mA  |
|--------------------------------|--------|
| Static Discharge Voltage       | 2001V  |
| (per MIL-STD-883, Method 3015) |        |
| Latch-Up Current>              | 200 mA |

# **Operating Range**

| Range      | Ambient<br>Temperature <sup>[2]</sup> | v <sub>cc</sub> |
|------------|---------------------------------------|-----------------|
| Commercial | 0°C to +70°C                          | 4.5V-5.5V       |
| Industrial | -40°C to +85°C                        |                 |

# **Electrical Characteristics** Over the Operating Range

|                  |                                                    |                                                                                                                                                                                                                 |                                                                |           | CY62148B-       | 70                   |          |
|------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-----------|-----------------|----------------------|----------|
| Parameter        | Description                                        | Test Con                                                                                                                                                                                                        | ditions                                                        | Min.      | <b>Typ.</b> [3] | Max.                 | Unit     |
| V <sub>OH</sub>  | Output HIGH Voltage                                | V <sub>CC</sub> = Min., I <sub>OH</sub> = -                                                                                                                                                                     | – 1 mA                                                         | 2.4       |                 |                      | V        |
| V <sub>OL</sub>  | Output LOW Voltage                                 | $V_{CC} = Min., I_{OL} = 2$                                                                                                                                                                                     | 2.1 mA                                                         |           |                 | 0.4                  | V        |
| V <sub>IH</sub>  | Input HIGH Voltage                                 |                                                                                                                                                                                                                 |                                                                | 2.2       |                 | V <sub>CC</sub> +0.3 | V        |
| V <sub>IL</sub>  | Input LOW Voltage                                  |                                                                                                                                                                                                                 |                                                                | -0.3      |                 | 0.8                  | V        |
| I <sub>IX</sub>  | Input Leakage Current                              | $GND \leq V_I \leq V_{CC}$                                                                                                                                                                                      |                                                                | -1        |                 | +1                   | μΑ       |
| l <sub>OZ</sub>  | Output Leakage<br>Current                          | $GND \le V_1 \le V_{CC}$ , Output Disabled                                                                                                                                                                      |                                                                | <b>–1</b> |                 | +1                   | μΑ       |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating<br>Supply Current        | $f = f_{MAX} = 1/t_{RC}$ $f = 1 \text{ MHz}$                                                                                                                                                                    | Com/Ind'I<br>I <sub>OUT</sub> =0 mA<br>V <sub>CC</sub> = Max., |           | 12.5<br>2.5     | 20                   | mA<br>mA |
| I <sub>SB1</sub> | Automatic CE<br>Power-Down Current<br>—TTL Inputs  | $\begin{split} & \frac{Max.\ V_{CC},}{CE \geq V_{IH}} \\ & V_{IN} \geq V_{IH} \ or \\ & V_{IN} \leq V_{IL}, \ f = f_{MAX} \end{split}$                                                                          | Com/Ind'I                                                      |           |                 | 1.5                  | mA       |
| I <sub>SB2</sub> | Automatic CE<br>Power-Down Current<br>—CMOS Inputs | $\begin{array}{l} \underline{\text{Max}}. \ V_{CC}, \\ \overline{\text{CE}} \geq V_{CC} - 0.3 \text{V}, \\ V_{IN} \geq V_{CC} - 0.3 \text{V}, \\ \text{or } V_{IN} \leq 0.3 \text{V}, \text{f} = 0 \end{array}$ | Com/Ind'I                                                      |           | 4               | 20                   | μА       |

- V<sub>IL</sub> (min.) = -2.0V for pulse durations of less than 20 ns.
   T<sub>A</sub> is the "Instant On" case temperature.
- 3. Typical values are measured at V<sub>CC</sub> = 5V, T<sub>A</sub> = 25°C, and are included for reference only and are not tested or guaranteed.



# Capacitance<sup>[4]</sup>

| Parameter        | Description        | Test Conditions                         | Max. | Unit |
|------------------|--------------------|-----------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 6    | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 5.0V$                         | 8    | pF   |

# **AC Test Loads and Waveforms**



#### Note:

<sup>4.</sup> Tested initially and after any design or process changes that may affect these parameters.



# Switching Characteristics<sup>[5]</sup> Over the Operating Range

|                            |                                     | 62148 | BLL-70 |      |
|----------------------------|-------------------------------------|-------|--------|------|
| Parameter                  | Description                         | Min.  | Max.   | Unit |
| READ CYCLE                 |                                     |       |        |      |
| t <sub>RC</sub>            | Read Cycle Time                     | 70    |        | ns   |
| t <sub>AA</sub>            | Address to Data Valid               |       | 70     | ns   |
| t <sub>OHA</sub>           | Data Hold from Address Change       | 10    |        | ns   |
| t <sub>ACE</sub>           | CE LOW to Data Valid                |       | 70     | ns   |
| t <sub>DOE</sub>           | OE LOW to Data Valid                |       | 35     | ns   |
| t <sub>LZOE</sub>          | OE LOW to Low Z <sup>[6]</sup>      | 5     |        | ns   |
| t <sub>HZOE</sub>          | OE HIGH to High Z <sup>[6, 7]</sup> |       | 25     | ns   |
| t <sub>LZCE</sub>          | CE LOW to Low Z <sup>[6]</sup>      | 10    |        | ns   |
| t <sub>HZCE</sub>          | CE HIGH to High Z <sup>[6, 7]</sup> |       | 25     | ns   |
| t <sub>PU</sub>            | CE LOW to Power-Up                  | 0     |        | ns   |
| t <sub>PD</sub>            | CE HIGH to Power-Down               |       | 70     | ns   |
| WRITE CYCLE <sup>[8]</sup> |                                     |       |        |      |
| t <sub>WC</sub>            | Write Cycle Time                    | 70    |        | ns   |
| t <sub>SCE</sub>           | CE LOW to Write End                 | 60    |        | ns   |
| t <sub>AW</sub>            | Address Set-Up to Write End         | 60    |        | ns   |
| t <sub>HA</sub>            | Address Hold from Write End         | 0     |        | ns   |
| t <sub>SA</sub>            | Address Set-Up to Write Start       | 0     |        | ns   |
| t <sub>PWE</sub>           | WE Pulse Width                      | 55    |        | ns   |
| t <sub>SD</sub>            | Data Set-Up to Write End            | 30    |        | ns   |
| t <sub>HD</sub>            | Data Hold from Write End            | 0     |        | ns   |
| t <sub>LZWE</sub>          | WE HIGH to Low Z <sup>[6]</sup>     | 5     |        | ns   |
| t <sub>HZWE</sub>          | WE LOW to High Z <sup>[6, 7]</sup>  |       | 25     | ns   |

#### Notes:

<sup>Notes:
Test conditions assume signal transition time of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified loL/loH and 100-pF load capacitance.
At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZOE</sub> is less than t<sub>LZCE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device.
t<sub>HZOE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> are specified with a load capacitance of 5 pF as in part (b) of AC Test Loads. Transition is measured ±500 mV from steady-state voltage.
The internal write time of the memory is defined by the overlap of CE LOW, and WE LOW. CE and WE must be LOW to initiate a write, and the transition of any of these signals can terminate the write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the write.</sup> 



# Data Retention Characteristics (Over the Operating Range)

| Parameter                       | Description                          |                         |    | Conditions                                                                              | Min.            | Typ. <sup>[3]</sup> | Max. | Unit |
|---------------------------------|--------------------------------------|-------------------------|----|-----------------------------------------------------------------------------------------|-----------------|---------------------|------|------|
| $V_{DR}$                        | V <sub>CC</sub> for Data Retention   |                         |    |                                                                                         | 2.0             |                     |      | V    |
| I <sub>CCDR</sub>               | Data Retention Current               | Com'l                   | LL | No input may exceed                                                                     |                 |                     | 20   | μΑ   |
|                                 |                                      | Ind'l                   | LL | $V_{CC} + 0.3V$<br>$V_{CC} = V_{DR} = 3.0V$<br>$CE > V_{CC} - 0.3V$                     |                 |                     | 20   | μΑ   |
| t <sub>CDR</sub> <sup>[4]</sup> | Chip Deselect to Data Retention Time |                         |    | $\overrightarrow{CE} > V_{CC} - 0.3V$<br>$V_{IN} > V_{CC} - 0.3V$ or<br>$V_{IN} < 0.3V$ | 0               |                     |      | ns   |
| t <sub>R</sub> <sup>[9]</sup>   | Operation Recovery Time              | Operation Recovery Time |    |                                                                                         | t <sub>RC</sub> |                     |      | ns   |

# **Data Retention Waveform**



# **Switching Waveforms**

Read Cycle No.1<sup>[10, 11]</sup>



# Read Cycle No. 2 (OE Controlled)[11, 12]



#### Notes:

- Full Device operatin requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min)</sub> ≥ 100 μs or stable at V<sub>cc(min)</sub> ≥ 100 μs.
   Device is continuously selected. OE, CE = V<sub>IL</sub>.
   WE is HIGH for read cycle.

- 12. Address valid prior to or coincident with  $\overline{\text{CE}}$  transition LOW.



# Switching Waveforms (continued)

Write Cycle No. 1 (CE Controlled)[13]



Write Cycle No. 2 (WE Controlled, OE HIGH During Write)[13, 14]



- 13. If CE goes HIGH simultaneously with WE going HIGH, the output remains in a high-impedance state.

  14. Data I/O is high-impedance if OE = V<sub>IH</sub>.

  15. During this period the I/Os are in the output state and input signals should not be applied.



# Switching Waveforms (continued)

Write Cycle No.3 ( $\overline{\text{WE}}$  Controlled,  $\overline{\text{OE}}$  LOW)[13, 14]



# **Truth Table**

| CE | OE | WE | I/O <sub>0</sub> – I/O <sub>7</sub> | Mode                       | Power                      |
|----|----|----|-------------------------------------|----------------------------|----------------------------|
| Н  | Х  | Х  | High Z                              | Power-Down                 | Standby (I <sub>SB</sub> ) |
| L  | L  | Н  | Data Out                            | Read                       | Active (I <sub>CC</sub> )  |
| L  | Х  | L  | Data In                             | Write                      | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | High Z                              | Selected, Outputs Disabled | Active (I <sub>CC</sub> )  |

# **Ordering Information**

| Speed (ns) | Ordering Code    | Package<br>Diagram | Package Type                  | Operating<br>Range |
|------------|------------------|--------------------|-------------------------------|--------------------|
| 70         | CY62148BLL-70SC  | 51-85081           | 32-lead (450-Mil) Molded SOIC | Commercial         |
|            | CY62148BLL-70ZC  | 51-85095           | 32-lead TSOP II               |                    |
|            | CY62148BLL-70ZRC | 51-85138           | 32-lead RTSOP II              |                    |
|            | CY62148BLL-70SI  | 51-85081           | 32-lead (450-Mil) Molded SOIC | Industrial         |
|            | CY62148BLL-70ZI  | 51-85095           | 32-lead TSOP II               |                    |
|            | CY62148BLL-70ZRI | 51-85138           | 32-lead RTSOP II              |                    |

Please contact your local Cypress sales representative for availability of these parts



# **Package Diagrams**

# 32-lead (450 MIL) Molded SOIC (51-85081)





# Package Diagrams (continued)

# 32-lead Thin Small Outline Package Type II (51-85095)



All products and company names mentioned in this document may be the trademarks of their respective holders.



# Package Diagrams (continued)

#### 32-lead Reverse Thin Small Outline Package Type II (51-85138)

DIMENSIONS IN MILLIMETERS -SEE DETAIL "A" (f)11.56 11.96 11.56 11.96 10.03 10.29 TOP VIEW BOTTOM VIEW 0.95 1.05 0° MIN. R. 0.12 MIN. R. 0.12/0.25 L27 BSC -0.25 GAUGE PLANE L20 MAX <u></u> 0.100 0.05 0°-5\* SEATING PLANE DETAIL 'A'

51-85138-\*\*



# **Document History Page**

|      | t Title: CY62<br>t Number: 3 |               | (512K x 8)         | Static RAM                                                                                                                                                                                                                                                                           |
|------|------------------------------|---------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REV. | ECN NO.                      | Issue<br>Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                |
| **   | 106833                       | 05/01/01      | SZV                | Change from Spec number 38-01104 to 38-05039                                                                                                                                                                                                                                         |
| *A   | 106970                       | 07/16/01      | GAV                | Modified annotations on Pin Configurations; t <sub>SD</sub> = 30 ns                                                                                                                                                                                                                  |
| *B   | 109766                       | 10/09/01      | MGN                | Remove 55-ns devices                                                                                                                                                                                                                                                                 |
| *C   | 485639                       | See ECN       | VKN                | Changed address of Cypress Semiconductor Corporation on Page# 1 from "3901 North First Street" to "198 Champion Court" Corrected the typo in the Array size in the Logic Block Diagram on page# 1 Renamed Package Name column with Package Diagram in the Ordering Information Table |