**CMOS Micropower Over/Under** D 01E 10552 # ## -73-53 #### **GENERAL DESCRIPTION** **Voltage Detector** **ICL7665S** The ICL7665S Super CMOS Micropower Over/Under Voltage Detector contains two low power, individually programmable voltage detectors on a single CMOS chip. Requiring typically 3µA for operation, the device is intended for battery-operated systems and instruments which require high or low voltage warnings, set-table trip points, or fault monitoring and correction. The trip points and hysteresis of the two voltage detectors are individually programmed via external resistors. An internal bandgap-type reference provides an accurate threshold voltage while operating from any supply in the 1.6V to 16V range. The Intersil ICL7665S, Super Programmable Over/Under Voltage Detector is a direct replacement for the industry standard ICL7665B offering wider operating voltage and temperature ranges, Improved threshold accuracy (ICL7665SA), and temperature coefficient, guaranteed maximum supply current, and ESD protection in excess of 2000V on all pins. All improvements are highlighted in bold italics in the electrical characteristics section. All critical parameters are guaranteed over the entire com-mercial and industrial temperature ranges. #### **FEATURES** - Guaranteed 10µA Maximum Quiescent Current over - Guaranteed 10µA Maximum Quiescent Current over Temperature Guaranteed Wider Operating Voltage Range over Entire Operating Temperature Range 294 Threshold Accuracy (ICL7665SA) Dual Comparator with Precision Internat Reference 100 ppm/°C Temperature Coefficient of Threshold Voltage Improved Direct Replacement for Industry-Standard ICL766SB and Other Second-Source Devices Up to 20mA Output Current Sinking Ability Individually Programmable Upper and Lower Trip Voltages and Hysteresis Levels Enhanced ESD Protection. >2000V - Enhanced ESD Protection, >2000V #### **APPLICATIONS** - Pocket Pagers Portable Instrumentation Charging Systems Memory Power Back-Up Battery-Operated Systems Portable Computers - Level Detectors #### ORDERING INFORMATION | PART<br>NUMBER | TEMPERATURE<br>RANGE | PACKAGE | | | | | |-----------------------------------------------------------------------------------------------------------|----------------------|-----------------------------------------------------------------------------------------------------|--|--|--|--| | ICL7665SCBA<br>ICL7665SCPA<br>ICL7665SCJA<br>ICL7665SACPA<br>ICL7665SACPA<br>ICL7665SACJA<br>ICL7665SACTV | 0℃ to +70℃ | 8 Lead SOIC<br>8 Lead Minidip<br>8 Lead CERDIP<br>TO-99<br>8 Lead Minidip<br>8 Lead CERDIP<br>TO-99 | | | | | | ICL7665SIBA<br>ICL7665SIPA<br>ICL7665SIJA<br>ICL7665SITV<br>ICL7665SAIPA<br>ICL7665SAJA<br>ICL7665SAITV | -25℃ to +85℃ | 8 Lead SOIC<br>8 Lead Minidip<br>8 Lead CERDIP<br>TO-99<br>8 Lead Minidip<br>8 Lead CERDIP<br>TO-99 | | | | | 0090-1 01E 10553 D ## ICL7665S T-73-53 ## **ABSOLUTE MAXIMUM RATINGS** | Supply Voltage (Note 2) | =0.3V to +18V | |--------------------------------------------------------------------------------------|---------------------------------| | Output Voltages OUT1 and OUT2 (with res | spect to GND)<br>= 0.3V to +18V | | Output Voltages HYST1 and HYST2 (with r<br>(Note 2) | espect to V T I | | Input Voltages SET1 and SET2<br>(Note 2) (GND-<br>Maximum Sink Output OUT1 and OUT2. | _0.3V) to (V + +0.3V) | | Maximum Sink Output COTT and COTZ. | UVCTO -25mA | | Lead Temperature (Soldering, 10 sec) Storage Temperature Range | 65°C to 150°C | |----------------------------------------------------------------|---------------| | Operating Temperature Range | 0°C to 70°C | | ICL7665SI | 25°C 10 +65°C | | | | | SOIC | 200mv | Maximum Source Output Current HYST1 and HYST2. – 25mA Stresses above those listed under "absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation Stresses above those listed under "absolute Maximum Ratings" may cause permanent damage to the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating of the device at these or any other conditions. ## ELECTRICAL CHARACTERISTICS: The specifications below are applicable to both the ICL7665S and ICL7665SA unless otherwise stated. V + = 5V, T<sub>A</sub> = 25°C, Test circuit Figure 3 unless otherwise stated. | | | | | Limits | | | |-------------------|---------------------------------------------------------------------|--------------------------------------------------|-------|--------------|-------|--------------------------------------------------| | O | Parameter | Test Conditions | Min | Тур | Max | Units | | Symbol<br>V+ | Operating Supply Voltage | ICL7665S | | 1 | | | | V. | Operating Supply Follage | T <sub>A</sub> = 25°C | 1.6 | i | 16 | ٧ | | | 1 | 0°C < TA < +70°C | 1.8 | i | 16 | V | | | | -25°C 4 TA 4 +85°C | 1.8 | Į. | 16 | V | | | | ICL7665SA | 1 | | | | | | | 0°C < TA < +70°C | 1.8 | | 16 | ٧ | | | 1 | -25°C € T <sub>A</sub> € +85°C | 1.8 | 1 | 16 | V | | | | | | | | | | 1+ | Supply Current | GND < V <sub>SET1</sub> , V <sub>SET2</sub> < V+ | | | | | | | 1 | All Outputs Open Circuit | | | | | | | | 0°C < TA < +70°C | | 2.5 | 10 | μΑ | | | Į i | V+ = 2V | | 2.6 | 10 | μA | | | | V+ = 9V | | 2.9 | 10 | μA | | | l | V+ = 15V | | 2.9 | 10 | μ~ | | | | -25°C < TA < +85°C | | | | | | | 1 | V+ = 2V | | 2.5 | 10 | Αسا | | | 1 | V+ = 9V | | 2.6 | 10 | μA | | | | V+ = 15V | | 2.9 | 10 | μΑ | | | | ICL7665S | | | | | | | Input Trip Voltage | 102/1000 | 1.15 | 1.3 | 1.45 | V | | V <sub>SET1</sub> | | | 1.2 | 1.3 | 1.4 | v | | V <sub>SET2</sub> | | ICL7665SA | 1 | 1 | | ļ | | | 1 | 10L70000A | 1.275 | 1.30 | 1.325 | v | | V <sub>SE71</sub> | | | 1.225 | 1.30 | 1.375 | l v | | V <sub>SET2</sub> | | | //=== | | | ├ | | | Temperature Coefficient of V <sub>SET</sub> | ICL7665S | 1 | 200 | 1 | ppr | | AV <sub>SE7</sub> | remperature coefficient of 1821 | ICL7665SA | ì | 100 | 1 | opr | | ΔΤ | | | T | <u> </u> | | 96/ | | ∆V <sub>SET</sub> | Supply Voltage Sensitivity of V <sub>SET1</sub> , V <sub>SET2</sub> | ROUTI, ROUTE, RHYSTI, R2HYSTE = 1MQ | | | | 1 | | ΔVe | | 2V < V + < 10V | | 0.03 | | | | | O of OUT and UVET | | | 10 | 200 | n/ | | lolk | Output Leakage Currents of OUT and HYST | V <sub>SET</sub> = 0V or V <sub>SET</sub> > 2V | 1 | - 10 | - 100 | n/ | | I <sub>HLK</sub> | l | - · | 1 | 1 | 1 | 1 | | | 1 | 700C | 1 | | 2000 | n/ | | OLK | | V+ = 15V, T <sub>A</sub> = 70°C | | | - 500 | 1 | | I <sub>HLK</sub> | | | + | <del> </del> | - | <del> </del> | | | Output Saturation Voltages | V <sub>SET1</sub> = 2V, I <sub>OUT1</sub> = 2mA | | 0.2 | 0.5 | Ιv | | V <sub>OUT1</sub> | [ ] | V+ = 2V | 1 | | | ľ | | | | V+ = 5V | 1 | 0.1 | 0.3 | ١v | | V <sub>OUT1</sub> | | V+ = 15V | 1 | 0.06 | 0.2 | ı ° | | V <sub>OUT1</sub> | l | 1 | 1 | 1 | 1 | 1 | 0090-2 01E 10554 D ### **ICL7665S** MINTERSIL. T-73-53 ELECTRICAL CHARACTERISTICS (cont.): The specifications below are applicable to both the ICL7665S and ICL7665SA unless otherwise stated. V\* = 5V, T<sub>A</sub> = 25°C, Test circuit Figure 3 unless otherwise stated. | | oi Parameter | Test Conditions | Limits | | | | |----------------------------------------------------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------------------|-------------------------|-------------| | Symbol | | | Min | Тур | Max | Units | | V <sub>HYST1</sub><br>V <sub>HYST1</sub><br>V <sub>HYST1</sub> | Output Saturation Voltages | V <sub>BET1</sub> = 2V, I <sub>HYST1</sub> = -0.5mA<br>V+ = 2V<br>V+ = 5V<br>V+ = 15V | | -0.15<br>-0.05<br>-0.02 | -0.13<br>-0.15<br>-0.10 | V<br>V | | V <sub>OUT2</sub><br>V <sub>OUT2</sub><br>V <sub>OUT2</sub> | Output Saturation Voltages | V <sub>SET2</sub> = 0V, I <sub>OUT2</sub> = 2mA<br>V+ = 2V<br>V+ = 5V<br>V+ = 15V | | 0.2<br>0.15<br>0.11 | 0.5<br>0.3<br>0.25 | V<br>V<br>V | | V <sub>HYST2</sub><br>V <sub>HYST2</sub> | Output Saturation Voltages | $V_{SET2} = 2V$ $V^{+} = 2V, I_{HYST2} = -0.2mA$ $V^{+} = 5V, I_{HYST2} = -0.5mA$ $V^{+} = 15V, I_{HYST2} = -0.5mA$ | | -0.25<br>-0.43<br>-0.35 | -0.8<br>-1.0<br>-0.8 | v | | I <sub>SET</sub> | V <sub>SET</sub> Input Leakage Current | GND < V <sub>SET</sub> < V+ | 1 | ±0.01 | ±10 | nA | | AVSET | ∆ Input for Complete Output Change | R <sub>OUT</sub> = 4.7kΩ, R <sub>HYST</sub> = 20kΩ<br>V <sub>OUT</sub> LO = 196 V + , V <sub>OUT</sub> HI = 99% V +<br>ICL7665S<br>ICL7665SA | | 1.0<br>0.1 | | mV<br>mV | | V <sub>SET1</sub> -V <sub>SET2</sub> | Difference in Trip Voltages | R <sub>OUT</sub> , R <sub>HYST</sub> = 1MΩ | | ±5 | ±50 | mV | | | Output/Hysteresis Difference | R <sub>OUT</sub> , R <sub>HYST</sub> = 1MΩ<br>ICL7685S<br>ICL7685SA | | ±1<br>±0.1 | | m∨<br>m∨ | NOTE 1: Derate above ±25°C ambient temperature at 4mW/°C. 2: Due to the SCR structure inherent in the CMOS process used to fabricate these devices, connecting any terminal to voltages greater than (V\* +0.3V) or less than (GND=0.3V) may cause destructive device latchup. For these reasons, it is recommended that no inputs from external sources not operating from the same power supply be applied to the device before its supply is established, and that in multiple supply systems, the supply to the ICL7665S be turned on first. If this is not possible, currents into inputs and/or outputs must be limited to ±0.5mA and voltages must not exceed those defined above. 3: All significant improvements over the Industry-standard ICL7665 are highlighted in bold italics. 0090-3 INTERSIL'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE. NOTE: All typical values have been characterized but are not tested. 01E 10555 D **ICL7665S** T-73-53 ## A.C. ELECTRICAL CHARACTERISTICS | Symbol | Parameter | Test Conditions | Min | Limits<br>Typ | Max | Units | |----------------------------------------------------------------------------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------------|-----|-------------| | <sup>1</sup> SO1d<br><sup>1</sup> SH1d<br><sup>1</sup> SO2d<br><sup>1</sup> SH2d | Output Delay Times Input Going Hi | V <sub>SET</sub> Switched between 1.0V to 1.5V<br>R <sub>OUT</sub> = 4.7kΩ, C <sub>L</sub> = 12pF<br>R <sub>HYST</sub> = 20kΩ, C <sub>L</sub> = 12pF | | 65<br>90<br>55<br>55 | | рas | | <sup>1</sup> 801d<br><sup>1</sup> 8H1d<br><sup>1</sup> SO2d<br><sup>1</sup> 8H2d | Input Going LO | V <sub>SET</sub> Switched between 1.6V to 1.0V<br>R <sub>OUT</sub> = 4.7kΩ, C <sub>L</sub> = 12pF<br>R <sub>HYST</sub> = 20kΩ, C <sub>L</sub> = 12pF | | 75<br>80<br>60<br>60 | | μ8 | | t <sub>O1r</sub><br>t <sub>O2r</sub><br>t <sub>H1r</sub><br>t <sub>H2r</sub> | Output Rise Times | V <sub>SET</sub> Switched between 1.0V to 1.5V<br>R <sub>OUT</sub> = 4.7kΩ, C <sub>L</sub> = 12pF<br>R <sub>HYST</sub> = 20kΩ, C <sub>L</sub> = 12pF | | 0.8<br>0.8<br>7.5<br>0.7 | | je <b>š</b> | | t <sub>021</sub><br>t <sub>021</sub><br>t <sub>H11</sub><br>t <sub>H21</sub> | Output Fall Times | V <sub>BET</sub> Switched between 1.0V to 1.6V<br>R <sub>OUT</sub> = 4.7kΩ, C <sub>L</sub> = 12pF<br>R <sub>HYST</sub> = 20kΩ, C <sub>L</sub> = 12pF | į | 0.8<br>0.7<br>4<br>1.8 | | рв | 0090-4 01E 10556 D ### **ICL7665S** ### T-73-53 #### **TYPICAL PERFORMANCE CHARACTERISTICS** 0090-5 INTERSIL'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE. NOTE: All typical values have been characterized but are not tested. ## D ### **ICL7665S** ## T-73-53 #### **DETAILED DESCRIPTION** As shown in the Functional Diagram, Figure 2, the ICL7665S consists of two comparators which compare input voltages on the SET1 and SET2 terminals to an internal 1.3V band-gap reference. The outputs from the two comparators drive open-drain N-channel transistors for OUT1 and OUT2, and open-drain P-channel transistors for HYST1 and HYST2 outputs. Each section, the Under-Voltage Detector and the Over-Voltage Detector, is independent of the other, although both use the internal 1.3V reference. The offset voltages of the two comparators will normally be unequal so V<sub>SET1</sub> will generally not quite equal V<sub>SET2</sub>. The input impedances of the SET1 and SET2 pins are extremely high, and for most practical applications can be ignored. The four outputs are open-drain MOS transistors, and when ON behave as low resistance switches to their respective supply rails. This minimizes errors in setting-up the hysteresis, and maximizes the output flexibility. The operating currents of the bandgap reference and the comparators are around 100nA each. #### **PRECAUTIONS** Junction-isolated CMOS devices like the ICL7665S have an inherent SCR or 4-layer PNPN structure distributed throughout the die. Under certain circumstances, this can be triggered into a potentially destructive high-current mode. This latchup can be triggered by forward-biasing an input or output with respect to the power supply, or by applying excessive supply voltages. In very-low current analog circuits, such as the ICL7665S, this SCR can also be triggered by applying the input power supply extremely rapidly ("instantaneously"), e.g. through a low impedance battery and an ON/OFF switch with short lead lengths. The rate-of-rise of the supply voltage can exceed 100V/µs in such a circuit. A low-impedance capacitor (e.g. 0.05µF disc ceramic) between the V\* and GrouND pins of the ICL7665S can be used to reduce the rate-of-rise of the supply voltage in battery applications. In line-operated systems, the rate-of-rise of the supply is limited by other considerations, and is normally not a problem. If the SET voltages must be applied before the supply voltage V1, the input current should be limited to less than 0.5mA by appropriate external resistors, usually required for voltage setting anyway. A similar precaution should be taken with the outputs if it is likely that they will be driven by other circuits to levels outside the supplies at any time. See M011 for some other protection ideas. #### SIMPLE THRESHOLD DETECTOR Figure 5 shows the simplest connection of the ICL7685S for threshold detection. From the graph (b), it can be seen that at low input voltages OUT1 is OFF, or high, while OUT2 is ON, or low. As the input rises (e.g. at power-on) toward $V_{NOM}$ (usually the exact total operating voltage), OUT2 goes high on reaching $V_{TR2}$ . If the voltage rises above $V_{NOM}$ as much as $V_{TR1}$ , OUT1 goes low. The equations giving $V_{SET1}$ and $V_{SET2}$ are from Figure 5 (a): $$V_{SET1} = V_{IN} \frac{R_{11}}{(R_{11} + R_{21})} : V_{SET2} = V_{IN} \frac{R_{12}}{(R_{12} + R_{22})}$$ Since the voltage to trip each comparator is nominally 1.3V, the value $V_{IN}$ for each trip point can be found from $$V_{TR1} = V_{SET1} \frac{(R_{11} + R_{21})}{R_{11}} = 1.3 \frac{(R_{11} + R_{21})}{R_{11}}$$ for detector 1 and $$V_{TR2} = V_{SET2} \frac{(R_{12} + R_{22})}{R_{12}} = 1.3 \frac{(R_{12} + R_{22})}{R_{12}} \text{ for detector 2}$$ Either detector may be used alone, as well as both together, in any of the circuits shown here. When $V_{\text{IN}}$ is very close to one of the trip voltages, normal variations and noise may cause it to wander back and forth across this level, leading to erratic output ON and OFF conditions. The addition of hysteresis, making the trip points slightly different for rising and falling inputs, will avoid this condition. ## THRESHOLD DETECTOR WITH HYSTERESIS Figure 6(a) shows how to set up such hysteresis, while Figure 6(b) shows how the hysteresis around each trip point produces switching action at different points depending on whether $V_{[N]}$ is rising or falling (the arrows indicate direction of change). The HYST outputs are basically switches which short out $R_{31}$ or $R_{32}$ when $V_{[N]}$ is above the respective trip point. Thus if the input voltage rises from a low value, the trip point will be controlled by $R_{1n}$ , $R_{2n}$ , and $R_{3n}$ , until the trip point is reached. As this value is 0090-6 INTERSIL'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FINTESS FOR A PARTICULAR USE. NOTE: All typical values have been characterized but are not tested 01E 10558 D ## ICL7665S ## **APPLICATIONS** **MINTERSIL** T-73-53 #### **Table 1: Set-Point Equations** a) NO HYSTERESIS Over-Voltage $$V_{TRIP} = \frac{R_{11} + R_{21}}{R_{11}} \times V_{SET1}$$ Over-Voltage $V_{TRIP} = \frac{R_{12} + R_{22}}{R_{12}} \times V_{SET2}$ b) HYSTERESIS PER FIGURE 6A $$V_{U1} = \frac{R_{11} + R_{21} + R_{31}}{R_{11}} \times V_{SET1}$$ Over-Voltage $V_{TRIP}$ $$V_{L1} = \frac{R_{11} + R_{21}}{R_{11}} \times V_{SET1}$$ $$V_{U2} = \frac{R_{12} + R_{22} + R_{32}}{R_{12}} \times V_{SET2}$$ Under-Voltage $V_{TRIP}$ $$V_{L2} = \frac{R_{12} + R_{22}}{R_{12}} \times V_{SET2}$$ c) HYSTERESIS PER FIGURE 7 $$V_{U1} = \frac{R_{11} + R_{21}}{R_{11}} \times V_{SET1}$$ Over-Voltage $V_{TRIP}$ $$V_{L1} = \frac{R_{11} + \frac{R_{21}R_{31}}{R_{21} + R_{31}}}{R_{11}} \times V_{SET1}$$ $$V_{U2} = \frac{R_{12} + R_{22}}{R_{12}} \times V_{SET2}$$ Under-Voltage $V_{TRIP}$ $$V_{L2} = \frac{R_{12} + R_{22}}{R_{12} + R_{22}} \times V_{SET2}$$ 0090-7 5 INTERSIL'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE. NOTE: All typical values have been characterized but are not tested 01E 10559 D ### **ICL7665S** **WINTERSIL** T-73-53 ## THRESHOLD DETECTOR WITH HYSTERESIS (cont.) passed, the detector changes state, $R_{3n}$ is shorted out, and the trip point becomes controlled by only $R_{1n}$ and $R_{2n}$ , a lower value. The input will then have to fall to this new point to restore the initial comparator state, but as soon as this occurs, the trip point will be raised again. An alternative circuit for obtaining hysteresis is shown in Figure 7. In this configuration, the HYST pins put the extra resistor in parallel with the upper setting resistor. The values of the resistors differ, but the action is essentially the same. The governing equations are given in Table 1. These ignore the effects of the resistance of the HYST outputs, but these can normally be neglected if the resistor values are above about $100 k\Omega$ . #### **APPLICATIONS** ## **Single Supply Fault Monitor** Figure 8 shows an over/under-voltage fault monitor for a single supply. The over-voltage trip point is centered around 5.5V and the under-voltage trip point is centered around 4.5V. Both have some hysteresis to prevent erratic output ON and OFF conditions. The two outputs are connected in a wired OR configuration with a pullup resistor to generate a power OK signal. ### **Multiple Supply Fault Monitor** The ICL7665S can simultaneously monitor several supplies when connected as shown in Figure 9. The resistors are chosen such that the sum of the currents through $R_{21A},\,R_{21B},\,$ and $R_{31}$ is equal to the current through $R_{11}$ when the two input voltages are at the desired low voltage detection point. The current through $R_{11}$ at this point is equal to 1.3V/ $R_{11}$ . The voltage at the $V_{\rm SET}$ input depends on the voltage of both supplies being monitored. The trip voltage of one supply while the other supply is at the nominal voltage will be different than the trip voltage when both supplies are below their nominal voltages. The other side of the ICL7665S can be used to detect the absence of negative supplies. The trip points for OUT1 depend on both the negative supply voltages and the actual voltage of the +5V supply. 0090-8 INTERSIL'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE. NOTE: All typical values have been characterized but are not tested ICL7665S 01E 10560 D **MINTERSIL** T- 13-53 ## Combination Low Battery Warning and Low Battery Disconnect When using rechargeable batteries in a system, it is important to keep the batteries from being overdischarged. The circuit shown in Figure 10 provides a low battery warning and also disconnects the low battery from the rest of the system to prevent damage to the battery. OUT1 is used to shutdown the ICL7663S when the battery voltage drops to the value where the load should be disconnected. As long as $V_{SET1}$ is greater than 1.3V, OUT1 is low, but when $V_{SET2}$ drops below 1.3V, OUT1 goes high, shutting off the ICL7663S. OUT2 is used for low battery warning. When $V_{SET2}$ is greater than 1.3V, OUT2 is high and the low battery warning is on. When $V_{SET2}$ drops below 1.3V, OUT2 is low and the low battery warning goes off. The trip voltage for low battery warning can be set higher than the trip voltage for shutdown to give advance low battery warning before the battery is disconnected. ## Power Fail Warning and Powerup/Powerdown Reset Figure 11 shows a power fail warning circuit with powerup/powerdown reset. When the unregulated DC input is above the trip point, OUT1 is low. When the DC input drops below the trip point, OUT1 shuts OFF and the power fail warning goes high. The voltage on the input of the 7805 decays at a rate of $l_{\rm OUT}/C$ . Since the 7805 will continue to provide 5V out at 1A until $V_{\rm IN}$ is less than 7.3V, this circuit will provide a certain amount of warning before the 5V output begins to drop. The ICL7665S OUT2 is used to prevent a microprocessor from writing spurious data to a CMOS battery backup memory by causing OUT2 to go low when the 7805 5V output drops below the ICL7665S trip point. #### Simple High/Low Temperature Alarm Figure 12 Illustrates a simple high/low temperature alarm which uses the ICL7665S with an NPN transistor. The voltage at the top of $\mathbf{R}_1$ is determined by the $\mathbf{V}_{BE}$ of the transistor and the position of $\mathbf{R}_1$ 's wiper arm. This voltage has a negative temperature coefficient. $\mathbf{R}_1$ is adjusted so that $\mathbf{V}_{SET2}$ equals 1.3V when the NPN transistor's temperature reaches the temperature selected for the high temperature alarm. When this occurs, OUT2 5 0090-9 01E 10561 D ## **ICL7665S** **MINTERSIL** T-73-53 goes low. $R_2$ is adjusted so that $V_{SET1}$ equals 1.3V when the NPN transistor's temperature reaches the temperature selected for the low temperature alarm. When the temperature drops below this limit, OUT1 goes low. #### **AC Power Fail and Brownout Detector** Figure 13 shows a circuit that detects AC undervoltage by monitoring the secondary side of the transformer. The capacitor, $C_1$ is charged through $R_1$ when OUT1 is OFF. With a normal 110 VAC input to the transformer, OUT1 will discharge $C_1$ once every cycle, approximately every 16.7 ms. When the AC input voltage is reduced, OUT1 will stay OFF, so that $C_1$ does not discharge. When the voltage on $C_1$ reaches 1.3V, OUT2 turns OFF and the power fail warning goes high. The time constant, $R_1 C_1$ is chosen such that it takes longer than 16.7 ms to charge $C_1$ 1.3V. For a more comprehensive AC power fail circuit, refer to Intersil's new ICL7677 monolithic power fail detector. 0090-10