











**DRV8307** 

SLVSCK2A - APRIL 2014-REVISED FEBRUARY 2016

# **DRV8307 Brushless DC Motor Controller**

#### **Features**

- Three-Phase Brushless DC Motor Controller
  - Single PWM Input Controls Speed
- Operating Supply Voltage 8.5 to 32 V
- 30-mA Gate-Drive Current to 6 N-Channel **MOSFETs**
- Integrated Current Sense Amplifier
- 5-V Regulator for Hall Sensors
- Low-Power Standby Mode
- Locked Rotor Detection and Restart
- Integrated Overcurrent and Overtemperature Protection
- 6- × 6-mm VQFN Package, 0.5-mm Pitch

# **Applications**

- Industrial Pumps and Fans
- White Goods
- Robotic Appliances

## 3 Description

The DRV8307 is a three half-bridge pre-driver that drives six N-type MOSFETs 30 mA with a single power supply. Aimed at sensored three-phase brushless DC motors, the DRV8307 is driven by a PWM input and supports integrated commutation logic with three Hall sensor inputs. A separate 5-V regulator is also included to be used to power Hall-effect sensors and other external components.

The DRV8307 includes a current sense input for current limiting and protection. The current limit can be set by adjusting the value of the RISENSE sense resistor.

Motor operation (start and stop) is controlled through the ENABLEn terminal. If the ENABLEn terminal is set high and motor rotation has stopped, the device enters into a low-power standby state, thereby conserving overall system power during periods of inactivity.

Protection features are also included in the DRV8307 device such as locked rotor detection, as well as overcurrent and overtemperature protection and undervoltage lockout to bolster overall system robustness and reliability.

#### **Device Information**

| ORDER NUMBER | PACKAGE   | BODY SIZE   |
|--------------|-----------|-------------|
| DRV8307RHA   | VQFN (40) | 6 mm × 6 mm |

#### Simplified Schematic





# **Table of Contents**

| 1 | Features 1                           |    | 7.2 Functional Block Diagram                     | 10               |
|---|--------------------------------------|----|--------------------------------------------------|------------------|
| 2 | Applications 1                       |    | 7.3 Feature Description                          | <mark>1</mark> 1 |
| 3 | Description 1                        |    | 7.4 Device Functional Modes                      | 19               |
| 4 | Revision History2                    | 8  | Application and Implementation                   | 20               |
| 5 | Pin Configurations and Functions3    |    | 8.1 Application Information                      | <mark>2</mark> 0 |
| 6 | Specifications5                      |    | 8.2 Typical Application                          | 22               |
| U | 6.1 Absolute Maximum Ratings 5       | 9  | Power Supply Recommendations                     |                  |
|   | 6.2 ESD Ratings5                     | 10 | Layout                                           | 24               |
|   | 6.3 Recommended Operating Conditions |    | 10.1 Layout Guidelines                           | <mark>2</mark> 4 |
|   | 6.4 Thermal Information              |    | 10.2 Layout Example                              | <mark>2</mark> 4 |
|   | 6.5 Electrical Characteristics       | 11 | Device and Documentation Support                 | 25               |
|   | 6.6 Timing Requirements              |    | 11.1 Trademarks                                  | 25               |
|   | 6.7 Typical Characteristics          |    | 11.2 Electrostatic Discharge Caution             | 25               |
| 7 | Detailed Description9                |    | 11.3 Glossary                                    | 25               |
| - | 7.1 Overview                         | 12 | Mechanical, Packaging, and Orderable Information | 25               |

# 4 Revision History

| CI | hanges from Original (April 2014) to Revision A                                                                                                                       | Page           |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| •  | Changed Features From: PWM Input for Speed Control To: Single PWM Input Controls Speed                                                                                | 1              |
| •  | Changed the Simplified Schematic                                                                                                                                      | 1              |
| •  | Changed the DESCRIPTION of pin LOCKn in the Pin Functions table                                                                                                       | 4              |
| •  | Changed the "Power supply voltage MAX value From: 35 To: 42 in the Absolute Maximum Ratings                                                                           | 5              |
| •  | Moved the "Storage temperature range" to the Absolute Maximum Ratings                                                                                                 | 5              |
| •  | Changed the Handling Rating table To: ESD Ratings                                                                                                                     | <del>[</del>   |
| •  | Added the Timing Requirements                                                                                                                                         | 8              |
| •  | Changed text in the Output Pre-Drivers section From: "The low-side gate drive ULSG is driven to VM" To: The low-side gate drive ULSG is driven to V <sub>OUTL</sub> " | 15             |
| •  | Added text to the Clock PWM Mode section following Figure 10: "When the DRV8307 is driving a motor,"                                                                  | 19             |
| •  | Added the NOTE to the Application and Implementation section                                                                                                          | 20             |
| •  | Deleted text from the ENABLEn Considerations section: "If ENABLEn is immediately returned to the active state, the motor slows and stops for 1 s, then starts again." | 2 <sup>-</sup> |
| •  | Added section: Faster Starting and Stopping                                                                                                                           | 21             |
| •  | Changed Figure 13                                                                                                                                                     | 22             |
| •  | Changed the Layout Example image                                                                                                                                      | 24             |



# 5 Pin Configurations and Functions



#### **Pin Functions**

| PIN         |          | I/O <sup>(1)</sup> | DESCRIPTION                                                                                   | EVTERNAL COMPONENTS OF CONNECTIONS                                                                                                                                                               |  |  |  |
|-------------|----------|--------------------|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME        | NUMBER   | 1/0(1/             | DESCRIPTION                                                                                   | EXTERNAL COMPONENTS OR CONNECTIONS                                                                                                                                                               |  |  |  |
| POWER AND C | GROUND   |                    |                                                                                               |                                                                                                                                                                                                  |  |  |  |
| CP1         | 30       | I/O                | Charge pump flying capacitor                                                                  | Connect a 0.1-µF 35-V capacitor between CP1 and CP2                                                                                                                                              |  |  |  |
| CP2 29      |          | I/O                | Charge pump hying capacitor                                                                   | Connect a 0.1-µr 55-V capacitor between Gr1 and Gr2                                                                                                                                              |  |  |  |
| GND         | 26, PPAD | I                  | Ground reference. Terminal 26 and the Power Pad are internally connected.                     | Connect to board GND                                                                                                                                                                             |  |  |  |
| VCP         | 28       | I/O                | Charge pump storage capacitor                                                                 | Connect a 1-µF 35-V ceramic capacitor to VM                                                                                                                                                      |  |  |  |
| VINT        | 25       | I/O                | Internal 1.8-V core voltage regulator bypass                                                  | Bypass to GND with a 1-µF 6.3-V ceramic capacitor                                                                                                                                                |  |  |  |
| VM          | 27       | ı                  | Motor supply voltage                                                                          | Connect to motor supply voltage.  Bypass to GND with a 0.1-µF ceramic capacitor, plus a large electrolytic capacitor (47 µF or larger is recommended), with a voltage rating of 1.5× to 2.5× VM. |  |  |  |
| VREG        | 24       | 0                  | 5-V regulator output. Active when ENABLEn is active.                                          | Bypass to GND with a 0.1-µF 10-V ceramic capacitor. Can provide 5-V power to Hall sensors.                                                                                                       |  |  |  |
| vsw         | 7        | 0                  | Switched VM power output. When ENABLEn is active, VM is applied to this terminal.             | Can be used for powering Hall elements, along with added series resistance.                                                                                                                      |  |  |  |
| CONTROL     |          | ,                  |                                                                                               |                                                                                                                                                                                                  |  |  |  |
| BRAKE       | 20       | ı                  | Causes motor to brake. Polarity is programmable. Internal pulldown resistor.                  |                                                                                                                                                                                                  |  |  |  |
| PWM 19      |          | I                  | The clock input, used in clock frequency mode and clock PWM mode. Internal pulldown resistor. |                                                                                                                                                                                                  |  |  |  |
| DIR         | 21       | I                  | Sets motor rotation direction. Internal pulldown resistor.                                    |                                                                                                                                                                                                  |  |  |  |

Product Folder Links: DRV8307

(1) I = input, O = output, OD = open-drain output, I/O = input/output



# Pin Functions (continued)

| PIN        |            | (4)                |                                                                                                                    |                                                         |
|------------|------------|--------------------|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|
| NAME       | NUMBER     | I/O <sup>(1)</sup> | DESCRIPTION                                                                                                        | EXTERNAL COMPONENTS OR CONNECTIONS                      |
| ENABLEn    | 22         | I                  | Enables and disables the motor – active low. Internal pulldown resistor.                                           |                                                         |
| FAULTn     | 17         | OD                 | Fault indicator – active low when overcurrent, overtemperature, or rotor stall detected. Open-drain output.        |                                                         |
| HALLOUT    | 16         | OD                 | Outputs a TACH signal generated from the Hall U sensor. Open-drain output.                                         |                                                         |
| LOCKn      | 18         | OD                 | This open-drain output drives low when a spinning motor reaches a consistent speed, based on the period of Hall U. |                                                         |
| RSVD       | 11         |                    |                                                                                                                    |                                                         |
| RSVD       | 12         |                    |                                                                                                                    |                                                         |
| RSVD       | 13         |                    | Decembed                                                                                                           | Can be fleeting as seemested to assessed                |
| RSVD       | 14         |                    | Reserved                                                                                                           | Can be floating or connected to ground.                 |
| RSVD       | 15         |                    |                                                                                                                    |                                                         |
| RSVD       | 23         |                    |                                                                                                                    |                                                         |
| POWER STAG | E INTERFAC | Ε                  |                                                                                                                    |                                                         |
| ISEN       | 31         | I                  | Low-side current sense resistor                                                                                    | Connect to low-side current sense resistor              |
| U          | 33         | I                  |                                                                                                                    |                                                         |
| V          | 36         | - 1                | Measures motor phase voltages for VFETOCP                                                                          | Connect to motor windings                               |
| W          | 39         | I                  | FETOCP                                                                                                             |                                                         |
| UHSG       | 32         | 0                  |                                                                                                                    |                                                         |
| VHSG       | 35         | 0                  | High-side FET gate outputs                                                                                         | Connect to high-side ½ H-bridge N-channel FET gate      |
| WHSG       | 38         | 0                  |                                                                                                                    |                                                         |
| ULSG       | 34         | 0                  |                                                                                                                    |                                                         |
| VLSG       | 37         | 0                  | Low-side FET gate outputs                                                                                          | Connect to low-side ½ H-bridge N-channel FET gate       |
| WLSG       | 40         | 0                  |                                                                                                                    |                                                         |
| RSVD       | 8          |                    |                                                                                                                    |                                                         |
| RSVD       | 9          |                    | Reserved                                                                                                           | Do not connect. Leave floating.                         |
| RSVD       | 10         |                    |                                                                                                                    |                                                         |
| HU+        | 1          | I                  | Hall sensor U positive input                                                                                       |                                                         |
| HU-        | 2          | I                  | Hall sensor U negative input                                                                                       |                                                         |
| HV+        | 3          | I                  | Hall sensor V positive input                                                                                       | Connect to Hall sensors. Noise filter capacitors may be |
| HV-        | 4          | I                  | Hall sensor V negative input                                                                                       | desirable, connected between the + and - Hall inputs.   |
| HW+        | 5          | I                  | Hall sensor W positive input                                                                                       |                                                         |
| HW-        | 6          | I                  | Hall sensor W negative input                                                                                       |                                                         |

 $\label{eq:copyright} \mbox{Copyright} \ \mbox{@ 2014-2016, Texas Instruments Incorporated} \\ \mbox{Product Folder Links: } \mbox{$DRV8307$}$ 



# **Specifications**

## 6.1 Absolute Maximum Ratings

over operating free-air temperature (unless otherwise noted) (1)(2)(3)

|                                                                                                                                               | MIN  | MAX                  | UNIT |
|-----------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------|------|
| Power supply voltage (VM)                                                                                                                     | -0.3 | 42                   | V    |
| Charge pump and high-side gate drivers (VCP, UHSG, VHSG, WHSG)                                                                                | -0.3 | 50                   | V    |
| Output terminal, low side gate drivers, charge pump flying cap and switched VM power supply voltage (U, V, W, ULSG, VLSG, WLSG, CP1, CP2 VSW) | -0.6 | 40                   | V    |
| Internal core voltage regulator (VINT)                                                                                                        | -0.3 | 2.0                  | V    |
| Linear voltage regulator output (VREG)                                                                                                        | -0.3 | 5.5                  | V    |
| Sense current terminal (ISEN)                                                                                                                 | -0.3 | 2.0                  | V    |
| Digital terminal voltage (FAULTn, LOCKn, PWM, BRAKE, DIR, ENABLEn, HALLOUT)                                                                   | -0.5 | 5.75                 | V    |
| Hall sensor input terminal voltage (HU+, HU-, HV+, HV-, HW+, HW-)                                                                             | 0    | VREG                 | V    |
| Continuous total power dissipation                                                                                                            |      | e Thermal nformation |      |
| Operating junction temperature range, T <sub>J</sub>                                                                                          | -40  | 150                  | °C   |
| Storage temperature range, T <sub>stg</sub>                                                                                                   | -60  | 150                  | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±4000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1500 | V    |

JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                   |                                                                    | MIN | NOM MAX           | UNIT |
|-------------------|--------------------------------------------------------------------|-----|-------------------|------|
| $V_{M}$           | Motor power supply voltage range, ENABLEn = 0, motor operating (1) | 8.5 | 32                | V    |
| $V_{MDIS}$        | Motor power supply voltage range, ENABLEn = 1, motor not operating | 4.5 | 35                | V    |
| I <sub>VREG</sub> | VREG output current (2)                                            | 0   | 30                | m 1  |
| I <sub>VSW</sub>  | VSW output current (2)                                             | 0   | 30                | mA   |
| f <sub>HALL</sub> | Hall sensor input frequency (3)                                    | 0   | 30                | kHz  |
| f <sub>PWM</sub>  | Frequency on PWM                                                   | 16  | 50 <sup>(4)</sup> | kHz  |

Note that at VM < 12 V, gate drive output voltage tracks VM voltage Power dissipation and thermal limits must be observed

All voltage values are with respect to network ground terminal.

Power dissipation and thermal limits must be observed

JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

f<sub>HALL</sub> of 50 Hz to 6.7 kHz is best

Operational with frequencies above 50 kHz, but resolution is degraded



#### 6.4 Thermal Information

|                        | THERMAL METRIC <sup>(1)</sup>                               | DRV8307       | LINUT |
|------------------------|-------------------------------------------------------------|---------------|-------|
|                        | I HERMAL METRIC**                                           | RHA (40 PINS) | UNIT  |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance <sup>(2)</sup>       | 33.2          | °C/W  |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance (3)               | 23.0          | °C/W  |
| $R_{\theta JB}$        | Junction-to-board thermal resistance (4)                    | 8.8           | °C/W  |
| $\Psi_{JT}$            | Junction-to-top characterization parameter (5)              | 0.3           | °C/W  |
| $\Psi_{JB}$            | Junction-to-board characterization parameter <sup>(6)</sup> | 8.8           | °C/W  |
| R <sub>0JC(bot)</sub>  | Junction-to-case (bottom) thermal resistance <sup>(7)</sup> | 2.3           | °C/W  |

- (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
- (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- (3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- (5) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (6) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.



# 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                                                           | TEST CONDITIONS                             | MIN        | TYP     | MAX   | UNIT |
|---------------------|---------------------------------------------------------------------|---------------------------------------------|------------|---------|-------|------|
| VM SUPPL            | Υ                                                                   |                                             |            |         |       |      |
| VM                  | VM active current                                                   | ENABLEn = 0, VREG and VSW open              |            | 12      | 18    | mA   |
| STBY                | VM standby current                                                  | ENABLEn = 1                                 |            |         | 120   | μΑ   |
| V <sub>RESET</sub>  | VM logic reset voltage                                              | VM falling                                  |            |         | 4.6   | V    |
| V RESET             | vivi logic reset voltage                                            | VM rising                                   | 5.0        |         |       | v    |
| VREG SUP            | PLY                                                                 |                                             |            |         |       |      |
| $V_{VREG}$          | Output voltage                                                      | I <sub>OUT</sub> = 1 to 30 mA               | 4.75       | 5       | 5.25  | V    |
| VREG                | Output current                                                      |                                             |            |         | 30    | mA   |
| VSW SUPP            | LY                                                                  |                                             |            |         |       |      |
| R <sub>DS(ON)</sub> | VSW switch on-resistance                                            | I <sub>OUT</sub> = 1 to 30 mA               |            | 9       | 20    | Ω    |
| VSW                 | Output current                                                      |                                             |            |         | 30    | mA   |
| NTERNAL             | CLOCK OSCILLATOR                                                    |                                             |            |         |       |      |
| CLK50               | Internal CLK50 clock frequency                                      |                                             |            | 50      |       | MHz  |
|                     | EL INPUTS AND OUTPUTS                                               |                                             |            |         |       |      |
| / <sub>IL</sub>     | Low-level input voltage                                             |                                             |            |         | 8.0   | V    |
| / <sub>IH</sub>     | High-level input voltage                                            |                                             | 1.5        |         | 5.5   | V    |
| IL                  | Low-level input current                                             |                                             | -50        |         | 50    | μΑ   |
| Іін                 | High-level input current                                            | V <sub>IN</sub> = 3.3 V, DIR, BRAKE,<br>PWM | 20         |         | 100   | μΑ   |
|                     |                                                                     | V <sub>IN</sub> = 3.3 V, ENABLEn            | 6          |         | 9     |      |
| V <sub>HYS</sub>    | Input hysteresis voltage                                            |                                             | 0.1        | 0.3     | 0.5   | V    |
| R <sub>PD</sub>     | Input pulldown resistance                                           | DIR, BRAKE, PWM                             | 50         | 100     | 150   | kΩ   |
| ¹PD                 | input pulidown resistance                                           | ENABLEn                                     | 350        |         | 550   | K22  |
| OPEN DRA            | IN OUTPUTS                                                          |                                             |            |         |       |      |
| V <sub>OL</sub>     | Low-level output voltage                                            | $I_{OUT} = 2.0 \text{ mA}$                  |            |         | 0.5   | V    |
| ОН                  | Output leakage current                                              | V <sub>OUT</sub> = 3.3 V                    |            |         | 1     | μΑ   |
| HALL SENS           | SOR INPUTS                                                          |                                             |            |         |       |      |
| V <sub>HYS</sub>    | Hall amplifier hysteresis voltage                                   |                                             | 15         | 20      | 25    | mV   |
| ∆V <sub>HYS</sub>   | Hall amplifier hysteresis difference                                | Between U, V, W                             | <b>-</b> 5 |         | 5     | mV   |
| / <sub>ID</sub>     | Hall amplifier input differential                                   |                                             | 50         |         |       | mV   |
| / <sub>CM</sub>     | Hall amplifier input common mode voltage range                      |                                             | 1.5        |         | 3.5   | V    |
| IN                  | Input leakage current                                               | Hx+ = Hx-                                   | -10        |         | 10    | μΑ   |
| MOSFET D            | RIVERS                                                              | ,                                           |            |         | *     |      |
| / <sub>OUTH</sub>   | High-side gate drive output voltage                                 | I <sub>O</sub> = 100 μA, VM ≥ 12V           |            | VM + 10 |       | V    |
| / <sub>OUTL</sub>   | Low-side gate drive output voltage                                  | I <sub>O</sub> = 100 μA                     |            | 10      |       | V    |
| OUT                 | Peak gate drive current                                             |                                             |            | 30      |       | mA   |
|                     | CYCLE CURRENT LIMITER                                               |                                             |            |         |       |      |
| LIMITER             | Voltage limit across R <sub>ISENSE</sub> for the current limiter    |                                             | 0.225      | 0.25    | 0.275 | V    |
| ROTECTION           | ON CIRCUITS                                                         |                                             |            |         |       |      |
| SENSEOCP            | Voltage limit across R <sub>ISENSE</sub> for overcurrent protection |                                             | 1.7        | 1.8     | 1.9   | V    |
| / <sub>FETOCP</sub> | Voltage limit across each external FET's drain                      |                                             | 850        | 1000    | 1200  | mV   |
|                     | MAA oo dagaalka oo laadaa d                                         | VM rising                                   |            | 8       |       | .,   |
| / <sub>UVLO</sub>   | VM undervoltage lockout                                             | VM falling                                  |            | 7.8     |       | V    |



## **Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                   | PARAMETER                        | TEST CONDITIONS | MIN | TYP      | MAX | UNIT |
|-------------------|----------------------------------|-----------------|-----|----------|-----|------|
| $V_{OVLO}$        | VM overvoltage lockout           | VM rising       | 32  | 34       | 36  | V    |
| T <sub>TSD</sub>  | Thermal shutdown die temperature |                 | 150 | 160      |     | °C   |
| t <sub>LOCK</sub> | Locked rotor detect time         |                 |     | 3        |     | s    |
| $V_{CPFAIL}$      | VCP failure threshold            |                 |     | VM + 3.0 |     | V    |

## 6.6 Timing Requirements

|                       |                                                                            | MIN | NOM | MAX | UNIT |
|-----------------------|----------------------------------------------------------------------------|-----|-----|-----|------|
| HALL SENS             | OR INPUTS                                                                  | •   |     | ·   |      |
| t <sub>HDEG</sub>     | Hall deglitch time                                                         |     | 20  |     | μs   |
| CYCLE-BY-             | CYCLE CURRENT LIMITER                                                      |     |     |     |      |
| t <sub>BLANK</sub>    | Time that V <sub>LIMITER</sub> is ignored, from the start of the PWM cycle |     | 6   |     | μs   |
| PROTECTIO             | ON CIRCUITS                                                                |     |     |     |      |
| t <sub>RETRY</sub>    | Fault retry time after RLOCK or OTS                                        |     | 5   |     | s    |
| t <sub>SENSEOCP</sub> | Deglitch time for V <sub>SENSEOCP</sub> to trigger                         |     | 5   |     | μs   |
| t <sub>FETOCP</sub>   | Deglitch time for V <sub>FETOCP</sub> to trigger                           |     | 5   |     | μs   |

## 6.7 Typical Characteristics





With the CSD88537ND FETs, a series resistor was added to the high-side gate drive, and the  $V_{GS}$  rise time was measured.

Figure 2. FET Turn-On Time vs Series Resistance

Figure 1. VREG Load Capability

Submit Documentation Feedback

Copyright © 2014–2016, Texas Instruments Incorporated



# 7 Detailed Description

#### 7.1 Overview

The DRV8307 device controls 3-phase brushless DC motors using a speed and direction input interface and Hall signals from the motor. The device drives N-channel MOSFETs with 10-V V<sub>GS</sub> and a gate drive current of 30 mA.

The speed of the motor is controlled by varying the duty cycle of the input clock (pulse-width modulation). Motor speed is indicated on the HALLOUT terminal, which follows the HALL U transitions.

When the DRV8307 device begins spinning a motor, it initially uses all three Hall sensor phases to commutate. After a constant speed is reached, the LOCKn terminal is pulled low and only one Hall sensor becomes used; this feature reduces jitter by eliminating the error caused by non-ideal Hall device placement and matching.

Numerous protection circuits prevent system components from being damaged during adverse conditions. Monitored aspects include motor voltage and current, gate drive voltage and current, device temperature, and rotor lockup. When a fault occurs, the DRV8307 device stops driving and pulls FAULTn low, in order to prevent FET damage and motor overheating.

The DRV8307 device is packaged in a compact  $6 \times 6$ -mm, 40-terminal VQFN with a 0.5-mm terminal pitch, and operates through an industrial ambient temperature range of -40°C to 85°C.



# 7.2 Functional Block Diagram



Submit Documentation Feedback



## 7.3 Feature Description

## 7.3.1 Hall Comparators

Three comparators are provided to process the raw signals from Hall effect transducers to commutate the motor. The Hall amplifiers sense zero crossings of the differential inputs and pass the information to digital logic.

The Hall amplifiers have hysteresis, and their detect threshold is centered at 0. Note, hysteresis is defined as shown in Figure 3:



Figure 3. Hall Amplifier Hysteresis

In addition to hysteresis, the Hall inputs are deglitched with a circuit that ignores any extra Hall transitions for a period of 20 µs after sensing a valid transition. This prevents PWM noise from being coupled into the Hall inputs, which can result in erroneous commutation.

If excessive noise is still coupled into the Hall comparator inputs, it may be necessary to add capacitors between the + and - inputs of the Hall comparators, and (or) between the input or inputs and ground.

The ESD protection circuitry on the Hall inputs implements a diode to VREG. Because of this diode, the voltage on the Hall inputs should not exceed the VREG voltage.

Since VREG is disabled in standby mode (ENABLEn inactive), the Hall inputs should not be driven by external voltages in standby mode. The DRV8307 device specifies if the Hall sensors are powered from VREG or VSW; however, if the Hall sensors are powered externally, they should be disabled when the DRV8307 is put into standby mode. In addition, the Hall sensors should be powered-up before enabling the motor, or an invalid Hall state may cause a delay in motor operation.

#### 7.3.2 HALLOUT Output

The HALLOUT terminal indicates the speed of the motor. It follows the transitions observed from the HALL U hall sensor. Figure 4 shows the HALLOUT signal.



Figure 4. HALLOUT Relationship to Hall Transitions



## **Feature Description (continued)**

## 7.3.3 Enable, Reset, and Clock Generation

The ENABLEn terminal is used to start and stop motor operation. The ENABLEn terminal is active low.

When ENABLEn is active, operation of the motor is enabled. When ENABLEn is made inactive, the motor coasts. After motor rotation has stopped (when no transitions occur on the HALLOUT terminal for a period of 1 s), the DRV8307 device enters a low-power standby state.

When in the standby state:

- The motor driver circuitry is disabled (all gate drive outputs are driven low, so the FET outputs are highimpedance).
- The gate drive regulator and charge pump are disabled.
- The VREG regulator and VSW power switch are disabled.
- All analog circuitry is placed into a low power state.
- The digital circuitry in the device still operates.

All internal logic is reset in two different ways:

- Upon device power-up
- When VM drops below V<sub>RESET</sub>

An internal clock generator provides all timing for the DRV8307 device. The master oscillator runs at 100 MHz. This clock is divided to a nominal 50-MHz frequency that clocks the remainder of the digital logic.

#### 7.3.4 Commutation

For 3-phase brushless DC motors, rotor position feedback is provided from Hall effect transducers mounted on the motor. These transducers provide three overlapping signals, each 60° apart. The windings are energized in accordance with the signals from the Hall sensors to cause the motor to move.

In addition to the Hall sensor inputs, commutation is affected by a direction control, which alters the direction of motion by reversing the commutation sequence. Control of commutation direction is by the DIR input terminal.

If the commanded direction changes while the motor is moving, the device allows the motor to coast until the motor stops. The stopped condition is determined by measuring the period of the HALL\_U signal; when the period exceeds 160 ms, typical operation resumes and the motor starts spinning in the commanded direction. This prevents excessive current flow in the output stage if the motor is reversed while running at speed.

In standard 120° commutation, mis-positioning the Hall sensors can cause motor noise, vibration, and torque ripple. 120° commutation using a single Hall sensor (single-Hall commutation) can improve motor torque ripple and vibration because it relies on only one Hall edge for timing.

#### 7.3.4.1 120° 3-Hall Commutation

In standard 120° commutation, the motor phases are energized using simple combination logic based on all three Hall sensor inputs.

Standard 120° commutation is in accordance with Table 1, Figure 5, and Figure 6:



## **Feature Description (continued)**

Table 1. Standard 120° Commutation<sup>(1)</sup>

|       |         | ı   | HALL I | NPUTS   | 3   |     | PRE-DRIVE OUTPUTS |                         |          |                         |          |                         |  |  |
|-------|---------|-----|--------|---------|-----|-----|-------------------|-------------------------|----------|-------------------------|----------|-------------------------|--|--|
| STATE | DIR = 1 |     |        | DIR = 0 |     |     | Pha               | se U                    | Pha      | se V                    | Phase W  |                         |  |  |
|       | U_H     | V_H | W_H    | U_H     | V_H | W_H | U_HSGATE          | U_LSGATE                | V_HSGATE | V_LSGATE                | W_HSGATE | W_LSGATE                |  |  |
| 1     | L       | L   | Н      | Н       | Н   | L   | L                 | L                       | PWM      | L / !PWM <sup>(2)</sup> | L        | Н                       |  |  |
| 2     | L       | Н   | Н      | Н       | L   | L   | PWM               | L / !PWM <sup>(2)</sup> | L        | L                       | L        | Н                       |  |  |
| 3     | L       | Н   | L      | Н       | L   | Н   | PWM               | L / !PWM <sup>(2)</sup> | L        | Н                       | L        | L                       |  |  |
| 4     | Н       | Н   | L      | L       | L   | Н   | L                 | L                       | L        | Н                       | PWM      | L / !PWM <sup>(2)</sup> |  |  |
| 5     | Н       | L   | L      | L       | Н   | Н   | L                 | Н                       | L        | L                       | PWM      | L / !PWM <sup>(2)</sup> |  |  |
| 6     | Н       | L   | Н      | L       | Н   | L   | L                 | Н                       | PWM      | L / !PWM <sup>(2)</sup> | L        | L                       |  |  |
| 1X    | Н       | Н   | Н      | L       | L   | L   | L                 | L                       | L        | L                       | L        | L                       |  |  |
| 2X    | L       | L   | L      | Н       | Н   | Н   | L                 | L                       | L        | L                       | L        | L                       |  |  |

Hall sensor is H if the positive input terminal voltage is higher than the negative input terminal voltage. States 1X and 2X are illegal input combinations.

<sup>(2)</sup> During states where the phase is driven with a PWM signal, using asynchronous rectification, the LS gate is held off (L); using synchronous rectification, the LS gate is driven with the inverse of the HS gate.



(1) !PWM for Sync Rectification

Figure 5. Standard 120° Commutation (DIR = 1)





Figure 6. Standard 120° Commutation (DIR = 0)

## 7.3.4.2 120° Single-Hall Commutation

To generate commutation timing for single-Hall commutation, a digital timer is used to create a clock that runs at 960× the Hall sensor frequency. Only one Hall sensor input, HALL\_U, is used for commutation; this eliminates any torque ripple caused by mechanical or electrical offsets of individual Hall sensors.

Single-Hall commutation is only enabled when the motor is operating at a nearly constant speed or speed-locked condition. To control this function, logic is used to determine when the speed is constant. This logic generates the LOCK signal. The LOCK signal is also output on the LOCKn terminal.

Until LOCK goes active (for example, at start-up, stop, or application of a sudden load that causes motor speed to drop very quickly), standard 120° commutation is used requiring all three Hall sensors.

Timing of 120° single-Hall commutation is essentially the same as standard 120° commutation shown previously. However, there are small time differences in when the transitions occur.

#### 7.3.5 Braking

Motor braking can be initiated by the BRAKE terminal.

**Table 2. Brake Behavior** 

| BRAKE Terminal | Resulting Function |
|----------------|--------------------|
| 0              | Not brake          |
| 1              | Brake              |



When the motor is braking, all low-side drivers are held in an on state, causing all low-side FETs to turn on.

#### 7.3.6 Output Pre-Drivers

The output drivers for each phase consist of N-channel and P-channel MOSFET devices arranged as a CMOS buffer. They are designed to directly drive the gate of external N-channel power MOSFETs. The outputs provide synchronous rectification operation. In synchronous rectification, the low-side FET is turned on when the high side is turned off.

The high-side gate drive output UHSG is driven to VCP whenever the duty cycle output U PD from the PWM generator is high, the enable signal U HS from the commutation logic is active, and the current limit (V<sub>I IMITER</sub>) is not active. If the high-side FET is on and a current limit event occurs, the high-side FET is immediately turned off until the next PWM cycle.

The low-side gate drive ULSG is driven to V<sub>OUTL</sub> whenever the internal signal U\_LS is high, or whenever synchronous rectification is active and UHSG is low.

Phases V and W operate in an identical fashion.



Figure 7. Pre-Driver Block Diagram

Copyright © 2014-2016, Texas Instruments Incorporated Product Folder Links: DRV8307 Submit Documentation Feedback





The peak drive current of the pre-drivers is fixed at 30 mA.

When changing the state of the output, the peak current is applied for a short period of time (15 µs) to charge the gate capacitance. After this time, a weak current source is used to keep the gate at the desired state.

During high-side turn-on, the low-side gate is held low with a low impedance. This prevents the gate-source capacitance of the low-side FET from inducing turn-on. Similarly, during low-side turn-on, the high-side gate is held off with a low impedance.

The pre-driver circuits include enforcement of a dead time in analog circuitry, which prevents the high-side and low-side FETs from conducting at the same time.

#### 7.3.7 Current Limit

The current limit circuit activates if the voltage detected across the low-side sense resistor exceeds V<sub>LIMITER</sub>. Note that the current limit circuit is ignored immediately after the PWM signal goes active for a short blanking time, to prevent false trips of the current limit circuit.

If current limit activates, the high-side FET is disabled until the beginning of the next PWM cycle. If synchronous rectification is enabled when the current limit activates, the low-side FET is activated while the high-side FET is disabled.

## 7.3.8 Charge Pump

Since the output stages use N-channel FETs, a gate drive voltage higher than the VM power supply is needed to fully enhance the high-side FETs. The DRV8307 device integrates a charge pump circuit that generates a voltage approximately 10 V more than the VM supply for this purpose.

The charge pump requires two external capacitors for operation. For details on these capacitors (value, connection, and so forth), refer to Figure 9.

The charge pump is shut down when in standby mode (ENABLEn inactive).





Figure 9. Charge Pump Block Diagram

## 7.3.9 5-V Linear Regulator

A 5-V linear regulator (VREG) is provided to power internal logic and external circuitry, such as the Hall effect sensors.

A capacitor must be connected from the VREG output to ground, even if the output is not used for external circuitry. The recommended capacitor value is a 0.1-µF, 10-V ceramic capacitor.

The VREG output is designed to provide up to 30-mA output current, but power dissipation and thermal conditions must be considered. As an example, with 24 V in and 20 mA out, power dissipated in the linear regulator is  $19 \text{ V} \times 20 \text{ mA} = 380 \text{ mW}$ .

The VREG regulator is shutdown in standby mode (when ENABLEn is inactive).

#### 7.3.10 Power Switch

A low-current switch is provided in the DRV8307 device that can be used to power the Hall sensors or other external circuitry through the VSW terminal. When ENABLEn is active the switch is turned on, connecting the VSW terminal to VM. When ENABLEn is inactive the switch is turned off (standby mode).

#### 7.3.11 Protection Circuits

A number of protection circuits are included in the DRV8307 device. Faults are reported by asserting the FAULTn terminal (an active-low, open-drain output signal).

#### 7.3.11.1 VM Undervoltage Lockout (UVLO)

If the VM power supply drops, there may not be enough voltage to fully turn on the output FETs. Operation in this condition causes excessive heating in the output FETs. To protect against this, the DRV8307 device contains an UVLO circuit.

In the event that the VM supply voltage drops below the UVLO threshold ( $V_{UVLO}$ ), the FAULTn terminal is driven active and the motor driver is disabled. After VM returns to a voltage above the UVLO threshold, the FAULTn terminal is high impedance and operation of the motor driver automatically resumes.

#### 7.3.11.2 VM Overvoltage (VMOV)

In some cases, energy from the mechanical system can be forced back into the VM power supply. This can result in the VM power supply being boosted by the energy in the mechanical system, causing breakdown of the output FETs, or damaging the DRV8307 device. To protect against this, the DRV8307 device has overvoltage protection.



An overvoltage event is recognized if the VM voltage exceeds the overvoltage threshold  $(VM_{OVLO})$ . Note that for the output FETs to be protected, they must be rated for a voltage greater than the selected overvoltage threshold.

In the event of an overvoltage, the FAULTn terminal is pulled low. The output stage is forced into asynchronous rectification. After VM returns to a voltage below the overvoltage threshold, the FAULTn terminal is high impedance. After a fixed 60-us delay, synchronous rectification is re-enabled.

#### 7.3.11.3 Motor Overcurrent Protection (OCP)

OCP is provided on each FET in addition to the current limit circuit. The OCP circuit is designed to protect the output FETs from atypical conditions such as a short circuit between the motor outputs and each other, power, or ground.

The OCP circuit is independent from the current limit circuitry. OCP works by monitoring the voltage drop across the external FETs when they are enabled. If the voltage across a driven FET exceeds  $V_{\text{FETOCP}}$  for more than  $t_{\text{FETOCP}}$  an OCP event is recognized.

In addition to monitoring the voltage across the FETs, an OCP event is triggered if the voltage applied to the ISEN terminal exceeds the  $V_{\text{SENSEOCP}}$  threshold voltage.

In the event of an OCP event, FAULTn is pulled low and the motor driver is disabled.

After a fixed delay of 5 ms, the FAULTn terminal is driven inactive and the motor driver is re-enabled.

## 7.3.11.4 Charge Pump Failure (CPFAIL)

If the voltage generated by the high-side charge pump is too low, the high-side output FETs are not fully turned on and excessive heating results. To protect against this, the DRV8307 device has a circuit that monitors the charge pump voltage.

If the charge pump voltage drops below  $V_{CPFAIL}$ , the FAULTn terminal is pulled low and the motor driver is disabled. After the charge pump voltage returns to a voltage above the  $V_{CPFAIL}$  threshold, the FAULTn terminal is high impedance and operation of the motor driver automatically resumes.

#### 7.3.11.5 Charge Pump Short (CPSC)

To protect against excessive power dissipation inside the DRV8307 device, a circuit monitors the charge pump and disables it in the event of a short circuit on the PCB.

If a short circuit is detected on the charge pump, the FAULTn terminal is pulled low and the motor driver is disabled. After a fixed period of 5 s, the FAULTn terminal is high impedance and operation of the motor driver automatically resumes. If the short circuit condition is still present, the cycle repeats.

#### 7.3.11.6 Rotor Lockup (RLOCK)

Circuitry in the DRV8307 device detects a locked or stalled rotor. This RLOCK can occur in the event of a mechanical jam or excessive torque load that causes the motor to stop rotating while enabled. The rotor lock condition is set if there are no transitions detected on the HALLOUT signal for 3 s. RLOCK can also occur if the three Hall signals are an invalid state (all High or all Low), which can be caused by a bad wire connection. If the BRAKE terminal goes high for longer than 3 s while the PWM clock is on DRV8307 will detect RLOCK.

If a locked rotor condition is recognized, the FAULTn terminal is pulled low and the motor driver is disabled. The part re-enables itself after a fixed delay of 5 s.

#### 7.3.11.7 Overtemperature (OTS)

To protect against any number of faults that could result in excessive power dissipation inside the device, the DRV8307 device includes overtemperature protection.

Overtemperature protection activates if the temperature of the die exceeds the OTS threshold temperature  $(T_{TSD})$ . If this occurs, the FAULTn terminal is pulled low and the device is disabled. The part re-enables itself after a fixed delay of 5 s.



#### 7.4 Device Functional Modes

#### 7.4.1 Clock PWM Mode

In PWM input mode, the PWM input signal is timed using a 50-MHz clock to generate a 12-bit number that corresponds to the duty cycle of the incoming PWM signal. The input PWM frequency should be between 16 and 50 kHz; higher PWM frequencies work, but resolution is degraded. Note that the gate driver's output PWM frequency is independent of the speed control PWM input frequency; the output PWM frequency is 25 kHz.

The outputs of the PWM generators are the signals U\_PD, V\_PD, and W\_PD. These contain the duty cycle information for each phase.

Figure 10 shows modulation and PWM generation.



Figure 10. Modulation and PWM Generation

When the DRV8307 is driving a motor, the motor should not be stopped by setting the PWM input to 0% duty cycle. Instead, ENABLEn should be brought high.



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

## 8.1.1 Hall Sensor Configurations and Connections

The Hall sensor inputs on the DRV8307 device are capable of interfacing with a variety of Hall sensors. Typically, a Hall element is used, which outputs a differential signal on the order of 100 mV. To use this type of sensor, the VREG regulator can be used to power the Hall sensor. Figure 11 shows the connections.



Figure 11. Differential Hall Sensor Connections

Since the amplitude of the Hall sensor output signal is very low, often capacitors are placed across the Hall inputs to help reject noise coupled from the motor PWM. Typically capacitors from 1 to 10 nF are used.

Some motors use digital Hall sensors with open-drain outputs. These sensors can also be used with the DRV8307 device, with the addition of a few resistors (see Figure 12).



Figure 12. Single-Ended Hall Sensor Connections

The negative (Hx-) inputs are biased to 2.5 V by a pair of resistors between VREG and ground. For open-collector Hall sensors, an additional pullup resistor to VREG is needed on the positive (Hx+) input.



## **Application Information (continued)**

#### 8.1.2 ENABLEn Considerations

Because the ENABLEn function doubles as a sleep (low-power shutdown) function, there are some important considerations when asserting and deasserting ENABLEn.

While the motor driver is enabled, the deassertion of ENABLEn initiates a stop-and-power-down sequence. This sequence starts by disabling the motor (coasting) and waiting for rotation to stop. After rotation is stopped for 1 s (as determined by the absence of transitions on HALLOUT), the internal circuitry is powered-down, the V5 regulator and power switch are disabled, and internal clocks are stopped.

After this stop-and-power-down sequence has been initiated (by deasserting the ENABLEn terminal for at least 1.2 µs), the sequence continues to completion, regardless of the state of ENABLEn.

## 8.1.3 Faster Starting and Stopping

When the DRV8307 is spinning a motor and ENABLEn is brought high while BRAKE is left low, the external MOSFETs is disabled and the motor coasts to a stop. The motor cannot be re-driven until it first completely stops.

For more dynamic performance, the ENABLEn and BRAKE inputs can be tied together. Then when the motor is disabled (by bringing ENABLEn high), BRAKE is also high, causing the low-side of each half-H bridge to be on. This causes the motor to stop faster, and allows it to be re-driven sooner.

# TEXAS INSTRUMENTS

## 8.2 Typical Application



Figure 13. Schematic

Submit Documentation Feedback



## **Typical Application (continued)**

#### 8.2.1 Design Requirements

| Design Parameter        | Value                                      |
|-------------------------|--------------------------------------------|
| Supply voltage          | 8.5 to 32 V                                |
| PWM frequency           | 16 to 50 kHz                               |
| PWM duty cycle          | 0% to 100%                                 |
| Current limiter         | V <sub>LIMITER</sub> / R <sub>ISENSE</sub> |
| External FETs           | N-channel MOSFETs                          |
| Bulk supply capacitance | 2 to 4 μF per watt                         |

#### 8.2.2 Detailed Design Procedure

When designing a system with the DRV8307, determine an operating motor voltage between 8.5 to 32 V. Higher voltages directly scale motor speed, with the same PWM input.

The frequency of the input clock (PWM) must be between 16 and 50 kHz. Note that this frequency does not affect the pre-driver output frequency, which is fixed at 25 kHz (typical).

The PWM duty cycle controls motor speed and can be set either to a fixed value or varied while the motor is spinning. If it is changed while spinning, use gradual steps (for example, 1% increments), because a large change in the commanded duty cycle can cause a large step in commutation, which can lock up the motor. This behavior is typical with other industry devices.

The DRV8307 device constantly monitors motor current and reduces FET drive when necessary, to keep current within  $V_{LIMITER}$  /  $R_{ISENSE}$ . This feature reduces the requirements of power supply current capacity and bulk capacitance to maintain a stable voltage, especially during motor startup. The designer should target a peak current limit and size  $R_{ISENSE}$  appropriately.  $V_{LIMITER}$  is fixed at 0.25 V (typical).

$$R_{ISENSE} = 0.25 \text{ V} / I_{PEAK} \tag{1}$$

For example, if 4-A peak is desired, then a  $0.06-\Omega$  resistor should be chosen as in Equation 2.

$$0.06 \Omega = 0.25 \text{ V} / 4 \text{ A}$$
 (2)

When selecting the power FETs, use six N-channel MOSFETs. They must support  $V_{GS} > 10 \text{ V}$  (since the DRV8307 device drives 10 V  $V_{GS}$ ). They must also support  $V_{DS} > VM$ , and TI recommends to have 1.5× to 2× margin, to prevent FET damage during transient voltage spikes that can occur when motors change speeds.

It is important to use large bulk capacitance on VM, and the required size depends on the power of the motor. Of course, power = voltage  $\times$  current. A general recommendation is to use 2 to 4  $\mu$ F per watt. If a motor system uses 24 V and 3 A, a reasonable choice is 144 to 288  $\mu$ F.

#### 8.2.3 Application Performance Plot



Figure 14. Typical Spinup Profile



# 9 Power Supply Recommendations

The DRV8307 device is designed to operate from an input voltage supply range between 8.5 and 32 V. This supply should be well regulated. TI recommends using a minimum bulk capacitance of 47  $\mu$ F to minimize transients on the supply.

# 10 Layout

## 10.1 Layout Guidelines

For VM, place 0.1- $\mu$ F bypass capacitor close to the device. Take care to minimize the loop formed by the bypass capacitor connection from VM to GND.

## 10.2 Layout Example



Copyright © 2014–2016, Texas Instruments Incorporated Product Folder Links: *DRV8307* 



## 11 Device and Documentation Support

#### 11.1 Trademarks

All trademarks are the property of their respective owners.

#### 11.2 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 11.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| DRV8307RHAR      | ACTIVE | VQFN         | RHA                | 40   | 2500           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | DRV8307                 | Samples |
| DRV8307RHAT      | ACTIVE | VQFN         | RHA                | 40   | 250            | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | DRV8307                 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

# PACKAGE MATERIALS INFORMATION

www.ti.com 11-Jan-2016

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
|    | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DRV8307RHAR | VQFN            | RHA                | 40 | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| DRV8307RHAT | VQFN            | RHA                | 40 | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |

www.ti.com 11-Jan-2016



#### \*All dimensions are nominal

| Device      | Device Package Type |     | pe Package Drawing Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |  |
|-------------|---------------------|-----|-----------------------------|------|-------------|------------|-------------|--|
| DRV8307RHAR | VQFN                | RHA | 40                          | 2500 | 367.0       | 367.0      | 38.0        |  |
| DRV8307RHAT | VQFN                | RHA | 40                          | 250  | 210.0       | 185.0      | 35.0        |  |

6 x 6, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated