

## MICROCIRCUIT DATA SHEET

CN54F109-X REV 0A0

Original Creation Date: 06/25/97 Last Update Date: 07/08/97 Last Major Revision Date: 06/25/97

### DUAL JK POSITIVE EDGE-TRIGGERED FLIP-FLOP

#### General Description

The F109 consists of two high-speed, completely independent transition clocked  $J\overline{K}$  flip-flops. The clocking operation is independent of rise and fall times of the clock waveform. The  $J\overline{K}$  design allows operation as a D flip-flop (refer to F74 data sheet) by connecting the J and  $\overline{K}$  inputs.

NS Part Numbers

54F109DC

Asynchronous Inputs:

LOW input to  $\overline{S}D$  sets Q to HIGH level LOW input to  $\overline{C}D$  sets Q to LOW level Clear and Set are independent of clock Simultaneous LOW on  $\overline{C}D$  and  $\overline{S}D$  makes both Q and  $\overline{Q}$  HIGH

#### Industry Part Number

54F109

#### Prime Die

M109

| ription Te                                                                                                                                                                                                     | emp (                                                                                                                                                                                       | °C)                                                                                                                                                                                                  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| tests at +70<br>tests at +70<br>c tests at +22<br>c tests at +77<br>c tests at +70<br>onal tests at +22<br>onal tests at +22<br>onal tests at +77<br>onal tests at +77<br>ing tests at +22<br>ing tests at +22 | 0<br>0<br>5<br>0<br>0<br>5<br>0<br>0<br>5<br>0<br>0<br>5<br>0                                                                                                                               |                                                                                                                                                                                                      |
|                                                                                                                                                                                                                | tests at +2<br>tests at +7<br>tests at +7<br>c tests at +2<br>c tests at +2<br>c tests at +7<br>c tests at +7<br>onal tests at +2<br>onal tests at +2<br>ing tests at +2<br>ing tests at +7 | tests at +25<br>tests at +70<br>tests at 0<br>c tests at +25<br>c tests at +25<br>c tests at +70<br>c tests at +70<br>onal tests at +25<br>onal tests at +25<br>ing tests at +25<br>ing tests at +70 |

#### Features

- Guaranteed 4000V minimum ESD protection.

# (Absolute Maximum Ratings)

| Storage Temperature                                                                          | -65 C to +150 C                |
|----------------------------------------------------------------------------------------------|--------------------------------|
| Ambient Temperature under Bias                                                               | -55 C to +125 C                |
| Junction Temperature under Bias                                                              | -55 C to +175 C                |
| Vcc Pin Potential to Ground Pin                                                              | -0.5V to $+7.0V$               |
| Input Voltage                                                                                | -0.50 to +7.00                 |
| (Note 2)                                                                                     | -0.5V to +7.0V                 |
| Input Current<br>(Note 2)                                                                    |                                |
|                                                                                              | -30 mA to +5.0mA               |
| Voltage Applied to Output in HIGH State (with Vcc=OV)<br>Standard Output<br>TRI-STATE Output | -0.5V to Vcc<br>-0.5V to +5.5V |
| Current Applied to Output in LOW State (Max)                                                 | twice the rated Iol(mA)        |
| ESD Last Passing Voltage (Min)                                                               | 4000V                          |

Note 1: Absolute Maximum ratings are those values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied. Note 2: Either voltage limit or current limit is sufficient to protect inputs.

## Recommended Operating Conditions

Free Air Ambient Temperature Commercial 0 C to +70 C Supply Voltage Commercial +4.5V to +5.5V

# Electrical Characteristics

#### DC PARAMETER

(The following conditions apply to all the following parameters, unless otherwise specified.) DC: VCC 4.5V to 5.5V, Temp range: OC to +70C

| SYMBOL | PARAMETER                                                     | CONDITIONS NOTES                                     |        | PIN-<br>NAME     | MIN  | MAX  | UNIT       | SUB-<br>GROUPS |  |
|--------|---------------------------------------------------------------|------------------------------------------------------|--------|------------------|------|------|------------|----------------|--|
| VIH    | Input HIGH<br>Voltage                                         | Recognized as a HIGH Signal                          | 1      | INPUTS           | 2.0  |      | V          | 1, 2,<br>3     |  |
| VIL    | Input LOW Voltage Recognized as a LOW Signal 1                |                                                      | 1      | INPUTS           |      | 0.8  | V          | 1, 2,<br>3     |  |
| VCD    | Input Clamp Diode VCC=4.5V, IIN=-18mA 2, 3 IN<br>Voltage 2, 3 |                                                      | INPUTS |                  | -1.2 | V    | 1, 2,<br>3 |                |  |
| VOH    | Output HIGH<br>Voltage                                        | VCC=4.5V, IOH=-1.0mA                                 | 2, 3   | OUTPUTS          | 2.5  |      | V          | 1, 2,<br>3     |  |
|        |                                                               | VCC=4.75V, IOH=-1.0mA                                | 2, 3   | OUTPUTS          | 2.7  |      | V          | 1, 2,<br>3     |  |
| VOL    | Output LOW<br>Voltage                                         | VCC=4.5V, IOL=20mA                                   | 2, 3   | OUTPUTS          |      | 0.5  | V          | 1, 2,<br>3     |  |
| IIH    | Input HIGH<br>Current                                         | VCC=5.5V, VIN=2.7V                                   | 2, 3   | INPUTS           |      | 5.0  | uA         | 1, 2,<br>3     |  |
| IBVI   | Input HIGH<br>Current Breakdown<br>Test                       | VCC=5.5V, VIN=7.0V                                   | 2, 3   |                  |      | 7.0  | uA         | 1, 2,<br>3     |  |
| ICEX   | Output HIGH<br>Leakage Current                                | VCC=5.5V, VOUT = VCC                                 | 2, 3   | OUTPUTS          |      | 100  | uA         | 1, 2,<br>3     |  |
| VID    | Input Leakage<br>Test                                         | VCC = 0.0V, IID = 1.9uA,<br>All other pins grounded  | 2, 3   | INPUTS           | 4.75 |      | V          | 1, 2,<br>3     |  |
| IOD    | Output Leakage<br>Circuit Current                             | VCC = 0.0V, VIOD = 150mV,<br>All other pins grounded | 2, 3   | OUTPUTS          |      | 4.75 | uA         | 1, 2,<br>3     |  |
| IIL    | Input LOW Current                                             | VCC=5.5V, VIN=0.5V                                   | 2, 3   | Jn <b>,</b> K̈n  |      | -0.6 | mA         | 1, 2,<br>3     |  |
|        |                                                               | VCC=5.5V, VIN = 0.5V                                 | 2, 3   | CDn <b>,</b> SDn |      | -1.8 | mA         | 1, 2,<br>3     |  |
| IOS    | Output Short<br>Circuit Current                               | VCC=5.5V, VOUT = 0V                                  | 2, 3   | OUTPUTS          | -60  | -150 | mA         | 1, 2,<br>3     |  |
| ICC    | C Power Supply VCC=5.5V, CP = 0V<br>Current                   |                                                      | 2, 3   | VCC              |      | 17.0 | mA         | 1, 2,<br>3     |  |

## Electrical Characteristics

#### AC PARAMETER

(The following conditions apply to all the following parameters, unless otherwise specified.) AC: CL=50pf, RL=500 OHMS, TR=2.5ns, TF=2.5ns, SEE AC FIGS. Temp Range: OC to +70C

| SYMBOL  | PARAMETER                                                               | CONDITIONS                                    |      | PIN-<br>NAME     | MIN | MAX  | UNIT | SUB-<br>GROUPS |
|---------|-------------------------------------------------------------------------|-----------------------------------------------|------|------------------|-----|------|------|----------------|
| fMAX    | Maximum Clock<br>Frequency                                              | VCC=+5.0V @ +25C,<br>VCC=4.5V & 5.5V @ 0/+70C | 4    |                  | 100 |      | MHZ  | 9              |
|         | ricquency                                                               |                                               | 4    |                  | 90  |      | MHZ  | 10, 11         |
| tpLH(1) | Propagation Delay                                                       | VCC=+5.0V @ +25C,<br>VCC=4.5V & 5.5V @ 0/+70C | 2, 3 | CPn to<br>Qn/Qn  | 3.8 | 7.0  | ns   | 9              |
|         |                                                                         |                                               | 2, 3 | CPn to<br>Qn/Qn  | 3.8 | 8.0  | ns   | 10, 11         |
| tpHL(1) | Propagation Delay                                                       | VCC=+5.0V @ +25C,<br>VCC=4.5V & 5.5V @ 0/+70C | 2, 3 | CPn to<br>Qn/Qn  | 4.4 | 8.0  | ns   | 9              |
|         |                                                                         |                                               | 2, 3 | CPn to<br>Qn/Qn  | 4.4 | 9.2  | ns   | 10, 11         |
| tpLH(2) | Propagation Delay<br>CDn/SDn to Qn/Qn                                   | VCC=+5.0V @ +25C,<br>VCC=4.5V & 5.5V @ 0/+70C | 2, 3 |                  | 3.2 | 7.0  | ns   | 9              |
| tpLH(2) | Propagation Delay<br>CDn/SDn to Qn/Qn                                   | VCC=+5.0V @ +25C,<br>VCC=4.5V & 5.5V @ 0/+70C | 2, 3 |                  | 3.2 | 8.0  | ns   | 10, 11         |
| tpHL(2) | Propagation Delay $\overline{C}Dn/\overline{S}Dn$ to $Qn/\overline{Q}n$ | VCC=+5.0V @ +25C,<br>VCC=4.5V & 5.5V @ 0/+70C | 2, 3 |                  | 3.5 | 9.0  | ns   | 9              |
| tpHL(2) | Propagation Delay $\overline{C}Dn/\overline{S}Dn$ to $Qn/\overline{Q}n$ | VCC=+5.0V @ +25C,<br>VCC=4.5V & 5.5V @ 0/+70C | 2, 3 |                  | 3.5 | 10.5 | ns   | 10, 11         |
| ts(H)   | Setup Time<br>(HIGH)                                                    | VCC=+5.0V @ +25C,<br>VCC=4.5V & 5.5V @ 0/+70C | 4    | Jn/Kn<br>to CPn  | 3.0 |      | ns   | 9, 10,<br>11   |
| ts(L)   | Setup Time (LOW)                                                        | VCC=+5.0V @ +25C,<br>VCC=4.5V & 5.5V @ 0/+70C | 4    | Jn/Kn<br>to CPn  | 3.0 |      | ns   | 9, 10,<br>11   |
| th(H/L) | Hold Time (HIGH<br>or LOW)                                              | VCC=+5.0V @ +25C,<br>VCC=4.5V & 5.5V @ 0/+70C | 4    | Jn/Kn<br>to CPn  | 1.0 |      | ns   | 9, 10,<br>11   |
| tw(H)   | Pulse Width<br>(HIGH)                                                   | VCC=+5.0V @ +25C,<br>VCC=4.5V & 5.5V @ 0/+70C | 4    | CPn              | 4.0 |      | ns   | 9, 10,<br>11   |
| tw(L)   | Pulse Width<br>(LOW)                                                    | VCC=+5.0V @ +25C,<br>VCC=4.5V & 5.5V @ 0/+70C | 4    | CPn              | 5.0 |      | ns   | 9, 10,<br>11   |
| tw (L)  | Pulse Width<br>(LOW)                                                    | VCC=+5.0V @ +25C,<br>VCC=4.5V & 5.5V @ 0/+70C | 4    | CDn or<br>SDn    | 4.0 |      | ns   | 9, 10,<br>11   |
| tREC    | Recovery Time                                                           | VCC=+5.0V @ +25C,<br>VCC=4.5V & 5.5V @ 0/+70C | 4    | CDn/SDn<br>to CP | 2.0 |      | ns   | 9, 10,<br>11   |

Guaranteed by applying specific input condition and testing VOL & VOH. Screen tested 100% on each device at +75C temperature only, subgroups A2 & A10. Sample tested (Method 5005, table 1) on each MFG. lot at +75C temperature only, Note 1: Note 2:

Note 3: subgroups A2 & A10. Note 4: Guaranteed but not tested.

# **Revision History**

| Rev | ECN #    | Rel Date | Originator | Changes                                                                                                                                                                                   |
|-----|----------|----------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0A0 | M0001686 | 07/08/97 |            | Legal issue with Fairchild, due to the<br>Fairchild/National split, is forcing the change from<br>CN74F which is 'Fairchilds' product code to CN54F<br>which is 'Nationals' product code. |