### SN54LVC138A, SN74LVC138A SCAS291W-MARCH 1993-REVISED OCTOBER 2016 # SN74LVC138A 3-Line to 8-Line Decoders Demultiplexers ### **Features** - Operate From 1.65 V to 3.6 V - Inputs Accept Voltages to 5.5 V - Max $t_{pd}$ of 5.8 ns at 3.3 V - Typical V<sub>OLP</sub> (Output Ground Bounce) $< 0.8 \text{ V at V}_{CC} = 3.3 \text{ V}, T_A = 25^{\circ}\text{C}$ - Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) $> 2 \text{ V at V}_{CC} = 3.3 \text{ V}, T_A = 25^{\circ}\text{C}$ - Latch-Up Performance Exceeds 250 mA Per JESD 17 ## Applications - LED Displays - Servers - White Goods - Power Infrastructure - **Building Automation** - **Factory Automation** ## 3 Description The SN74LVC138A devices are designed for highmemory-decoding performance or data-routing applications requiring very short propagation delay times. In high-performance memory systems, these decoders minimize the effects of system decoding. When employed with high-speed memories using a fast enable circuit, delay times of these decoders and the enable time of the memory usually are less than the typical access time of the memory. This means that the effective system delay introduced by the decoders is negligible. ## Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|------------------------------|--------------------| | | LCCC (20) | 8.89 mm × 8.89 mm | | | CDIP (16) | 19.56 mm × 6.92 mm | | | CFP (16) | 10.30 mm × 6.73 mm | | | SOIC (16) | 9.90 mm × 3.91 mm | | SNx4LVC138A | SSOP (16) | 6.20 mm × 5.30 mm | | CHAILTOTOON | TVSOP (16) | 3.60 mm × 4.40 mm | | | BGA MICROSTAR<br>JUNIOR (20) | 4.00 mm × 3.00 mm | | | TSSOP (16) | 5.00 mm × 4.40 mm | | | UQFN (16) | 2.60 mm × 1.80 mm | <sup>(1)</sup> For all available packages, see the orderable addendum at the end of the data sheet. ## Logic Diagram (Positive Logic) Pin numbers shown are for the D, DB, DGV, J, NS, PW, RGY, and W packages. Copyright © 2016, Texas Instruments Incorporated ## **Table of Contents** | 1 | Features 1 | 8.2 Functional Block Diagram | | |---|--------------------------------------------|------------------------------------------------------|----| | 2 | Applications 1 | 8.3 Feature Description | 10 | | 3 | Description 1 | 8.4 Device Functional Modes | 11 | | 4 | Revision History2 | 9 Application and Implementation | 12 | | 5 | Pin Configuration and Functions3 | 9.1 Application Information | 12 | | 6 | Specifications5 | 9.2 Typical Application | 12 | | U | 6.1 Absolute Maximum Ratings | 10 Power Supply Recommendations | 13 | | | 6.2 ESD Ratings | 11 Layout | 13 | | | 6.3 Recommended Operating Conditions | 11.1 Layout Guidelines | | | | 6.4 Thermal Information | 11.2 Layout Example | 13 | | | 6.5 Electrical Characteristics | 12 Device and Documentation Support | 14 | | | 6.6 Switching Characteristics—SN54LVC138A7 | 12.1 Related Links | | | | 6.7 Switching Characteristics—SN74LVC138A | 12.2 Receiving Notification of Documentation Updates | 14 | | | 6.8 Operating Characteristics8 | 12.3 Community Resources | 14 | | | 6.9 Typical Characteristics8 | 12.4 Trademarks | 14 | | 7 | Parameter Measurement Information9 | 12.5 Electrostatic Discharge Caution | 14 | | 8 | Detailed Description | 12.6 Glossary | 14 | | • | 8.1 Overview | 13 Mechanical, Packaging, and Orderable Information | 14 | | | | | | ## 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. ## Changes from Revision V (November 2013) to Revision W **Page** | • | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 1 | |---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---| | • | Deleted Ordering Information table; see Packaging Ordering Addendum at the end of the data sheet | 1 | | • | Changed R <sub>0JA</sub> values from: 73 to 86.8 (D), 82 to 100.1 (DB), 120 to 122.1 (DGV), 78 to 84 (ZQN), 108 to 108.9 (PW) | ( | | | Deleted Box values for NS and RGY packages | 6 | #### Changes from Revision U (OCTOBER 2012) to Revision V Page | • | Updated document to new TI data sheet format - no specification changes. | |---|--------------------------------------------------------------------------| | • | Removed Ordering Information table | ## 5 Pin Configuration and Functions SN54LVC138A . . . J OR W PACKAGE SN74LVC138A . . . D, DB, DGV, NS, OR PW PACKAGE (TOP VIEW) SN74LVC138A...RGY PACKAGE (TOP VIEW) # SN54LVC138A . . . FK PACKAGE (TOP VIEW) NC - No internal connection # SN54LVC138A...RSV PACKAGE (TOP VIEW) #### GQN OR ZQN PACKAGE (TOP VIEW) Table 1. Pin Assignments for ZQN (BGA) | | 1 | 2 | 3 | 4 | |---|-----|-------------------|-------------------|----| | Α | В | Α | V <sub>CC</sub> | Y0 | | В | С | NC <sup>(1)</sup> | NC <sup>(1)</sup> | Y1 | | С | G2B | G2A | Y3 | Y2 | | D | G1 | NC <sup>(1)</sup> | NC <sup>(1)</sup> | Y4 | | E | GND | Y7 | Y6 | Y5 | (1) NC - No internal connection ## **Pin Functions** | | | PIN | | | | | | |-----------------|---------------------------------------------------|-----------|----------------------------|-----|----------------------------------------|--|--| | NAME | SOIC, SSOP,<br>TVSOP, SO,<br>TSSOP,<br>VQFN, UQFN | LCCC | BGA<br>MICROSTAR<br>JUNIOR | I/O | DESCRIPTION | | | | Α | 1 | 2 | A2 | I | Select input A (least significant bit) | | | | В | 2 | 3 | A1 | l | Select input B | | | | С | 3 | 4 | B1 | I | Select input C (most significant bit) | | | | <del>G</del> 2A | 4 | 5 | C2 | I | Active low enable A | | | | <del>G</del> 2B | 5 | 7 | C1 | I | Active low enable B | | | | G1 | 6 | 8 | D1 | I | Active high enable | | | | GND | 8 | 10 | E1 | _ | Ground | | | | NC | _ | 1, 11, 16 | B2, B3, D2, D3 | _ | No internal connection | | | | $V_{CC}$ | 16 | 20 | A3 | _ | Supply voltage | | | | Y0 | 15 | 19 | A4 | 0 | Output 0 (least significant bit) | | | | Y1 | 14 | 18 | B4 | 0 | Output 1 | | | | Y2 | 13 | 17 | C4 | 0 | Output 2 | | | | Y3 | 12 | 15 | C3 | 0 | Output 3 | | | | Y4 | 11 | 14 | D4 | 0 | Output 4 | | | | Y5 | 10 | 13 | E4 | 0 | Output 5 | | | | Y6 | 9 | 12 | E3 | 0 | Output 6 | | | | Y7 | 7 | 9 | E2 | 0 | Output 7 (most significant bit) | | | ## **Specifications** ## 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------|---------------------|------|----------------|-------------|------| | $V_{CC}$ | Supply voltage | | | -0.5 | 6.5 | V | | VI | Input voltage <sup>(2)</sup> | | -0.5 | 6.5 | V | | | Vo | Output voltage (2)(3) | | -0.5 | $V_{CC} + 0.5$ | V | | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | | <b>–</b> 50 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | | -50 | mA | | Io | Continuous output current | | | | ±50 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | | ±100 | mA | | T <sub>stg</sub> | Storage temperature | Storage temperature | | -65 | 150 | °C | | $T_{J}$ | Junction temperature | | | | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | 2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | 1000 | V | | | | Machine model (MM) | 200 | | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Product Folder Links: SN54LVC138A SN74LVC138A Copyright © 1993-2016, Texas Instruments Incorporated The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(3)</sup> The value of V<sub>CC</sub> is provided in the recommended operating conditions table. JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 6.3 Recommended Operating Conditions | | | | | MIN | MAX | UNIT | |----------------|----------------------------------|--------------------------------------------|----------------------------|---------------------------|---------------------------|------| | | | 0 | SN54LVC138A <sup>(1)</sup> | 2 | 3.6 | | | $V_{CC}$ | Supply voltage | Operating | SN74LVC138A <sup>(1)</sup> | 1.65 | 3.6 | V | | | | Data retention only | | 1.5 | | | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | SN74LVC138A <sup>(1)</sup> | 0.65 ×<br>V <sub>CC</sub> | | | | $V_{IH}$ | High-level input voltage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | SN74LVC138A <sup>(1)</sup> | 1.7 | | V | | | | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 2 | | | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | SN74LVC138A <sup>(1)</sup> | | 0.35 ×<br>V <sub>CC</sub> | | | | Low-level input voltage | V <sub>CC</sub> = 2.3 V to 2.7 V | SN74LVC138A <sup>(1)</sup> | | 0.7 | V | | | | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 0.8 | | | | VI | Input voltage | | | 0 | 5.5 | V | | Vo | Output voltage | | | 0 | $V_{CC}$ | V | | | | V <sub>CC</sub> = 1.65 V | SN74LVC138A <sup>(1)</sup> | | -4 | | | ı | High lavel autout augrent | V <sub>CC</sub> = 2.3 V | SN74LVC138A <sup>(1)</sup> | | -8 | mA | | ЮН | High-level output current | V <sub>CC</sub> = 2.7 V | | | -12 | mA | | V <sub>I</sub> | | V <sub>CC</sub> = 3 V | | | -24 | | | | | V <sub>CC</sub> = 1.65 V | SN74LVC138A <sup>(1)</sup> | | 4 | | | ı | Laurianal antonia anno at | V <sub>CC</sub> = 2.3 V | SN74LVC138A <sup>(1)</sup> | | 8 | A | | IOL | Low-level output current | V <sub>CC</sub> = 2.7 V | | | 12 | mA | | | | V <sub>CC</sub> = 3 V | | | 24 | | | Δt/Δν | Input transition rise or fall ra | ate | | | 10 | ns/V | | т | Operating free-air | SN54LVC138A <sup>(1)</sup> | | -55 | 125 | °C | | I A | temperature | SN74LVC138A <sup>(1)</sup> | | -40 | 85 | ٠, | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See the TI application report, *Implications of Slow or Floating CMOS Inputs*. ## 6.4 Thermal Information | | | SNx4LVC138A | | | | | | | | | | |------------------------|----------------------------------------------|--------------|-------------|------------|-------------|--------------|----------------|-------------------------------------|---------------|---------------|------| | | THERMAL METRIC <sup>(1)</sup> | FK<br>(LCCC) | J<br>(CDIP) | W<br>(CFP) | D<br>(SOIC) | DB<br>(SSOP) | DGV<br>(TVSOP) | ZQN<br>(BGA<br>MICROSTAR<br>JUNIOR) | PW<br>(TSSOP) | RSV<br>(UQFN) | UNIT | | | | 20<br>PINS | 16<br>PINS | 16<br>PINS | 16<br>PINS | 16<br>PINS | 16<br>PINS | 20<br>PINS | 16<br>PINS | 16<br>PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 79.2 | 85.8 | 138.0 | 86.8 | 100.1 | 122.1 | 84 | 108.9 | 168.9 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 56.5 | 49.3 | 74.6 | 47.9 | 50.6 | 47.4 | 56.9 | 42.5 | 78.2 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 55.2 | 64.9 | 127.7 | 43.8 | 50.7 | 53.8 | 46.1 | 54.5 | 96.4 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 49.8 | 37.4 | 50 | 15.7 | 14.3 | 4.6 | 3 | 4.4 | 4.2 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 55.0 | 69.5 | 115.7 | 43.5 | 50.1 | 53.2 | 48.9 | 53.8 | 96.5 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. Submit Documentation Feedback Copyright © 1993–2016, Texas Instruments Incorporated ### 6.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST C | ONDITIONS | V <sub>cc</sub> | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |-----------------|---------------------------|-----------------------------------------|-------------------------------------------------------------------|-----------------|-----------------------|--------------------|------|------| | | | 1004 | SN74LVC138A | 1.65 V to 3.6 V | V <sub>CC</sub> - 0.2 | | | | | | | $I_{OH} = -100 \mu A$ | SN54LVC138A | 2.7 V to 3.6 V | V <sub>CC</sub> - 0.2 | | | | | | | $I_{OH} = -4 \text{ mA}$ | SN74LVC138A | 1.65 V | 1.2 | | | | | $V_{OH}$ | High-level output voltage | I <sub>OH</sub> = -8 mA | SN74LVC138A | 2.3 V | 1.7 | | | V | | | | 10 4 | <u> </u> | 2.7 V | 2.2 | | | | | | | I <sub>OH</sub> = -12 mA | | 3 V | 2.4 | | | | | | | I <sub>OH</sub> = -24 mA | | 3 V | 2.2 | | | | | | | I <sub>OL</sub> = 100 μA | SN74LVC138A | 1.65 V to 3.6 V | | | 0.2 | | | | | | SN54LVC138A | 2.7 V to 3.6 V | | | 0.2 | | | V | | $I_{OL} = 4 \text{ mA}$ | SN74LVC138A | 1.65 V | | | 0.45 | V | | V <sub>OL</sub> | Low-level output voltage | $I_{OL} = 8 \text{ mA}$ | SN74LVC138A | 2.3 V | | | 0.7 | V | | | | I <sub>OL</sub> = 12 mA | | 2.7 V | | | 0.4 | | | | | $I_{OL} = 24 \text{ mA}$ | | 3 V | | | 0.55 | | | I | Input current | $V_I = 5.5 \text{ V or GND}$ | | 3.6 V | | | ±5 | μΑ | | I <sub>CC</sub> | Supply current | $V_I = V_{CC}$ or GND, $I_O$ | = 0 | 3.6 V | | | 10 | μΑ | | $\Delta I_{CC}$ | Change in supply current | | One input at $V_{CC}$ – 0.6 V,<br>Other inputs at $V_{CC}$ or GND | | | | 500 | μΑ | | C <sub>i</sub> | Input capacitance | V <sub>I</sub> = V <sub>CC</sub> or GND | | 3.3 V | | 5 | | pF | <sup>(1)</sup> All typical values are at $V_{CC}$ = 3.3 V, $T_A$ = 25°C. ## 6.6 Switching Characteristics—SN54LVC138A over recommended operating free-air temperature range (unless otherwise noted) (see Figure 2) | | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | MIN | MAX | UNIT | |-----------------|--------------------------|-----------------|----------------|--------------------------------------------|-----|-----|------| | | | A or B or C | | V <sub>CC</sub> = 2.7 V | | 7.9 | | | | | AOIBOIC | | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 1 | 6.7 | | | | Dranagation (dalay) time | G2A or G2B | V | V <sub>CC</sub> = 2.7 V | | 7.4 | | | <sup>L</sup> pd | Propagation (delay) time | | T | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 1 | 6.5 | ns | | | | 6.1 | | V <sub>CC</sub> = 2.7 V | | 6.4 | | | | | G1 | | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 1 | 5.8 | | ## 6.7 Switching Characteristics—SN74LVC138A over recommended operating free-air temperature range (unless otherwise noted) (see Figure 2) | | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | MIN | MAX | UNIT | |----------------------------|--------------------------|-----------------|----------------|---------------------------------------------|-----|------|------| | | | | | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 1 | 22 | | | | | A or B or C | | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ | 1 | 9.9 | | | | | AOIBOIC | | V <sub>CC</sub> = 2.7 V | 1 | 7.9 | | | | | | | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 1 | 6.7 | | | b Dranggation (delay) time | | | | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 1 | 21 | ns | | | Propagation (delay) time | G2A or G2B | Y | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ | 1 | 9.4 | | | t <sub>pd</sub> | Fropagation (delay) time | GZA 01 GZB | , i | V <sub>CC</sub> = 2.7 V | 1 | 7.4 | 115 | | | | | | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 1 | 6.5 | | | | | | | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 1 | 20.3 | | | | | G1 | | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ | 1 | 8.4 | | | | | Gi | | $V_{CC} = 2.7 \text{ V}$ | 1 | 6.4 | | | | | | | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 1 | 5.8 | | | t <sub>sk(o)</sub> | Skew (time), output | _ | _ | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | | 1 | ns | Product Folder Links: SN54LVC138A SN74LVC138A ## 6.8 Operating Characteristics $T_A = 25^{\circ}C$ | | PARAMETER | TEST CON | DITIONS | TYP | UNIT | |----------|-------------------------------|------------|-------------------------|-----|------| | | | | V <sub>CC</sub> = 1.8 V | 25 | | | $C_{pd}$ | Power dissipation capacitance | f = 10 MHz | V <sub>CC</sub> = 2.5 V | 26 | pF | | | | | V <sub>CC</sub> = 3.3 V | 27 | | ## 6.9 Typical Characteristics Figure 1. Maximum Propagation Delay vs Supply Voltage Submit Documentation Feedback Copyright © 1993–2016, Texas Instruments Incorporated ## 7 Parameter Measurement Information | TEST | S1 | |------------------------------------|-------------------| | t <sub>PLH</sub> /t <sub>PHL</sub> | Open | | t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> | | t <sub>PHZ</sub> /t <sub>PZH</sub> | GND | | | INI | PUTS | ., | ., | | - | ., | |-----------------|-----------------|--------------------------------|--------------------|---------------------|-------|-------|-----------------------| | V <sub>CC</sub> | VI | t <sub>r</sub> /t <sub>f</sub> | V <sub>M</sub> | V <sub>LOAD</sub> | CL | $R_L$ | <b>V</b> <sub>D</sub> | | 1.8 V ± 0.15 V | V <sub>CC</sub> | ≤2 ns | V <sub>CC</sub> /2 | 2 × V <sub>CC</sub> | 30 pF | 1 kW | 0.15 V | | 2.5 V ± 0.2 V | V <sub>CC</sub> | ≤2 ns | V <sub>CC</sub> /2 | 2 × V <sub>CC</sub> | 30 pF | 500 W | 0.15 V | | 2.7 V | 2.7 V | ≤2.5 ns | 1.5 V | 6 V | 50 pF | 500 W | 0.3 V | | 3.3 V ± 0.3 V | 2.7 V | ≤2.5 ns | 1.5 V | 6 V | 50 pF | 500 W | 0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR≤ 10 MHz, Z<sub>O</sub> = 50 W. - D. The outputs are measured one at a time, with one transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. $t_{PZL}$ and $t_{PZH}$ are the same as $t_{en}$ . - G. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd}$ . - H. All parameters and waveforms are not applicable to all devices. Figure 2. Load Circuit and Voltage Waveforms ## 8 Detailed Description #### 8.1 Overview The SNx4LVC138A devices are 3-to-8 decoders and demultiplexers. The three input pins, A, B, and C, select which output is active. The selected output is pulled LOW, while the remaining outputs are all HIGH. The conditions at the binary-select inputs at the three enable inputs select one of eight output lines. Two active-low and one active-high enable inputs reduce the requirement for external gates or inverters when expanding. A 24-line decoder can be implemented without external inverters, and a 32-line decoder requires only one inverter. An enable input can be used as a data input for demultiplexing applications. The conditions at the binary-select inputs and the three enable inputs select one of eight output lines. Two active-low enable inputs and one active-high enable input reduce the need for external gates or inverters when expanding. A 24-line decoder can be implemented without external inverters, and a 32-line decoder requires only one inverter. An enable input can be used as a data input for demultiplexing applications. #### 8.2 Functional Block Diagram Pin numbers shown are for the D, DB, DGV, J, NS, PW, RGY, and W packages. Copyright © 2016, Texas Instruments Incorporated ## 8.3 Feature Description #### 8.3.1 3-Line to 8-Line Decoder This device features three binary inputs to select a single active-low output. Three enable pins are also available to enable or disable the outputs. One active high enable and two active low enable pins are available, and any enable pin can be deactivated to force all outputs high. All three enable pins must be active for the output to be enabled. ## **Feature Description (continued)** ## 8.3.2 1.65-V to 3.6-V Operation With Inputs up to 5.5 V The SN54LVC138A 3-line to 8-line decoder demultiplexer is designed for 2.7-V to 3.6-V $V_{CC}$ operation, and the SN74LVC138A 3-line to 8-line decoder demultiplexer is designed for 1.65-V to 3.6-V $V_{CC}$ operation. Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V and 5-V system environment. ## 8.4 Device Functional Modes Table 2 lists the outputs of the SNx4LVC138A devices based on the possible input configurations. **Table 2. Function Table** | ENA | ABLE INP | UTS | SEI | ECT INP | UTS | | | | OUTI | PUTS | | | | |-----|----------|-----|-----|---------|-----|----|----|----|------|------|----|----|----| | G1 | G2A | G2B | С | В | Α | Y0 | Y1 | Y2 | Y3 | Y4 | Y5 | Y6 | Y7 | | Х | Н | Χ | Х | Х | Х | Н | Н | Н | Н | Н | Н | Н | Н | | Х | Х | Н | Х | Х | Х | Н | Н | Н | Н | Н | Н | Н | Н | | L | Х | Х | Х | Х | Х | Н | Н | Н | Н | Н | Н | Н | Н | | Н | L | L | L | L | L | L | Н | Н | Н | Н | Н | Н | Н | | Н | L | L | L | L | Н | Н | L | Н | Н | Н | Н | Н | Н | | Н | L | L | L | Н | L | Н | Н | L | Н | Н | Н | Н | Н | | Н | L | L | L | Н | Н | Н | Н | Н | L | Н | Н | Н | Н | | Н | L | L | Н | L | L | Н | Н | Н | Н | L | Н | Н | Н | | Н | L | L | Н | L | Н | Н | Н | Н | Н | Н | L | Н | Н | | Н | L | L | Н | Н | L | Н | Н | Н | Н | Н | Н | L | Н | | Н | L | L | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | L | Product Folder Links: SN54LVC138A SN74LVC138A ## 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 9.1 Application Information The SN74LVC138A is useful as a scanning column selector for an LED Matrix display as it can be used for the low-side drive of the LED string. The decoder functionality ensures that no more than one output is pulled to a low-level logic voltage so that only a single column is enabled at any point in time. ## 9.2 Typical Application Figure 3. LED Matrix Driver Application #### 9.2.1 Design Requirements These devices use CMOS technology and have balanced output drive. Take care to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive also creates fast edges into light loads, so routing and load conditions must be considered to prevent ringing. ## 9.2.2 Detailed Design Procedure - Recommended Input Conditions - For switch time specifications, see propagation delay times in Switching Characteristics—SN74LVC138A. - For input voltage level specifications for control inputs, see V<sub>IH</sub> and V<sub>IL</sub> in Recommended Operating Conditions. - 2. Recommended Output Conditions - Outputs must not be pulled above V<sub>CC</sub> or below GND. ## **Typical Application (continued)** #### 9.2.3 Application Curve Figure 4. Input High and Input Low Thresholds vs Supply Voltage ## 10 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each $V_{CC}$ terminal must have a good bypass capacitor to prevent power disturbance. A 0.1- $\mu$ F bypass capacitor is recommended to be placed close to the $V_{CC}$ terminal. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise; 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor must be installed as close to the power terminal as possible for best results. ## 11 Layout #### 11.1 Layout Guidelines Reflections and matching are closely related to loop antenna theory, but different enough to warrant their own discussion. When a PCB trace turns a corner at a 90° angle, a reflection can occur. This is primarily due to the change of width of the trace. At the apex of the turn, the trace width is increased to 1.414 times its width. This upsets the transmission line characteristics, especially the distributed capacitance and self–inductance of the trace (resulting in the reflection). It is a given that not all PCB traces can be straight, and so they have to turn corners. Figure 5 shows progressively better techniques of rounding corners. Only the last example maintains constant trace width and minimizes reflections. ## 11.2 Layout Example Figure 5. Trace Example Copyright © 1993–2016, Texas Instruments Incorporated ## 12 Device and Documentation Support #### 12.1 Related Links The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy. Table 3. Related Links | PARTS | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY | |-------------|----------------------|--------------|---------------------|---------------------|---------------------| | SN54LVC138A | Click here | Click here | Click here | Click here | Click here | | SN74LVC138A | 74LVC138A Click here | | Click here | Click here | Click here | ### 12.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 12.3 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 12.4 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 12.5 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### 12.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 28-Apr-2023 ## **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|-------------------------------------------|---------| | 5962-9752601Q2A | ACTIVE | LCCC | FK | 20 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-<br>9752601Q2A<br>SNJ54LVC<br>138AFK | Samples | | 5962-9752601QEA | ACTIVE | CDIP | J | 16 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-9752601QE<br>A<br>SNJ54LVC138AJ | Samples | | 5962-9752601QFA | ACTIVE | CFP | W | 16 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-9752601QF<br>A<br>SNJ54LVC138AW | Samples | | 5962-9752601VFA | ACTIVE | CFP | W | 16 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-9752601VF<br>A<br>SNV54LVC138AW | Samples | | SN74LVC138AD | ACTIVE | SOIC | D | 16 | 40 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LVC138A | Samples | | SN74LVC138ADBR | ACTIVE | SSOP | DB | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LC138A | Samples | | SN74LVC138ADE4 | ACTIVE | SOIC | D | 16 | 40 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LVC138A | Samples | | SN74LVC138ADGVR | ACTIVE | TVSOP | DGV | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LC138A | Samples | | SN74LVC138ADR | ACTIVE | SOIC | D | 16 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LVC138A | Samples | | SN74LVC138ADRE4 | ACTIVE | SOIC | D | 16 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LVC138A | Samples | | SN74LVC138ADRG4 | ACTIVE | SOIC | D | 16 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LVC138A | Samples | | SN74LVC138ADT | ACTIVE | SOIC | D | 16 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LVC138A | Samples | | SN74LVC138ANSR | ACTIVE | so | NS | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LVC138A | Samples | | SN74LVC138ANSRG4 | ACTIVE | so | NS | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LVC138A | Samples | | SN74LVC138APW | ACTIVE | TSSOP | PW | 16 | 90 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LC138A | Samples | | SN74LVC138APWG4 | ACTIVE | TSSOP | PW | 16 | 90 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LC138A | Samples | | SN74LVC138APWR | ACTIVE | TSSOP | PW | 16 | 2000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 85 | LC138A | Samples | ## PACKAGE OPTION ADDENDUM www.ti.com 28-Apr-2023 | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |-------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|---------------------|--------------|-------------------------------------------|---------| | SN74LVC138APWRE4 | ACTIVE | TSSOP | PW | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LC138A | Samples | | SN74LVC138APWRG4 | ACTIVE | TSSOP | PW | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LC138A | Samples | | SN74LVC138APWT | ACTIVE | TSSOP | PW | 16 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LC138A | Samples | | SN74LVC138ARGYR | ACTIVE | VQFN | RGY | 16 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | LC138A | Samples | | SN74LVC138ARGYRG4 | ACTIVE | VQFN | RGY | 16 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | LC138A | Samples | | SN74LVC138ARSVR | ACTIVE | UQFN | RSV | 16 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | ZTP | Samples | | SNJ54LVC138AFK | ACTIVE | LCCC | FK | 20 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-<br>9752601Q2A<br>SNJ54LVC<br>138AFK | Samples | | SNJ54LVC138AJ | ACTIVE | CDIP | J | 16 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-9752601QE<br>A<br>SNJ54LVC138AJ | Samples | | SNJ54LVC138AW | ACTIVE | CFP | W | 16 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-9752601QF<br>A<br>SNJ54LVC138AW | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(2)</sup> **RoHS:** TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". <sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. www.ti.com 28-Apr-2023 (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN54LVC138A, SN54LVC138A-SP, SN74LVC138A: Catalog: SN74LVC138A, SN54LVC138A Automotive: SN74LVC138A-Q1, SN74LVC138A-Q1 Enhanced Product: SN74LVC138A-EP. SN74LVC138A-EP Military: SN54LVC138A Space: SN54LVC138A-SP NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects - Enhanced Product Supports Defense, Aerospace and Medical Applications - Military QML certified for Military and Defense Applications - Space Radiation tolerant, ceramic packaging and qualified for use in Space-based application www.ti.com 10-Aug-2022 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LVC138ADBR | SSOP | DB | 16 | 2000 | 330.0 | 16.4 | 8.35 | 6.6 | 2.4 | 12.0 | 16.0 | Q1 | | SN74LVC138ADGVR | TVSOP | DGV | 16 | 2000 | 330.0 | 12.4 | 6.8 | 4.0 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LVC138ADR | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | SN74LVC138ANSR | so | NS | 16 | 2000 | 330.0 | 16.4 | 8.2 | 10.5 | 2.5 | 12.0 | 16.0 | Q1 | | SN74LVC138APWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LVC138APWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LVC138APWRG4 | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LVC138APWT | TSSOP | PW | 16 | 250 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LVC138ARGYR | VQFN | RGY | 16 | 3000 | 330.0 | 12.4 | 3.8 | 4.3 | 1.5 | 8.0 | 12.0 | Q1 | www.ti.com 10-Aug-2022 \*All dimensions are nominal | All difficultions are norminal | | | | | | | | |--------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | SN74LVC138ADBR | SSOP | DB | 16 | 2000 | 356.0 | 356.0 | 35.0 | | SN74LVC138ADGVR | TVSOP | DGV | 16 | 2000 | 356.0 | 356.0 | 35.0 | | SN74LVC138ADR | SOIC | D | 16 | 2500 | 340.5 | 336.1 | 32.0 | | SN74LVC138ANSR | SO | NS | 16 | 2000 | 356.0 | 356.0 | 35.0 | | SN74LVC138APWR | TSSOP | PW | 16 | 2000 | 356.0 | 356.0 | 35.0 | | SN74LVC138APWR | TSSOP | PW | 16 | 2000 | 364.0 | 364.0 | 27.0 | | SN74LVC138APWRG4 | TSSOP | PW | 16 | 2000 | 356.0 | 356.0 | 35.0 | | SN74LVC138APWT | TSSOP | PW | 16 | 250 | 356.0 | 356.0 | 35.0 | | SN74LVC138ARGYR | VQFN | RGY | 16 | 3000 | 356.0 | 356.0 | 35.0 | ## **PACKAGE MATERIALS INFORMATION** www.ti.com 10-Aug-2022 ## **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-----------------|--------------|--------------|------|-----|--------|--------|--------|--------| | 5962-9752601Q2A | FK | LCCC | 20 | 1 | 506.98 | 12.06 | 2030 | NA | | 5962-9752601QFA | W | CFP | 16 | 1 | 506.98 | 26.16 | 6220 | NA | | 5962-9752601VFA | W | CFP | 16 | 1 | 506.98 | 26.16 | 6220 | NA | | SN74LVC138AD | D | SOIC | 16 | 40 | 507 | 8 | 3940 | 4.32 | | SN74LVC138ADE4 | D | SOIC | 16 | 40 | 507 | 8 | 3940 | 4.32 | | SN74LVC138APW | PW | TSSOP | 16 | 90 | 530 | 10.2 | 3600 | 3.5 | | SN74LVC138APWG4 | PW | TSSOP | 16 | 90 | 530 | 10.2 | 3600 | 3.5 | | SNJ54LVC138AFK | FK | LCCC | 20 | 1 | 506.98 | 12.06 | 2030 | NA | | SNJ54LVC138AW | W | CFP | 16 | 1 | 506.98 | 26.16 | 6220 | NA | SOP - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing - per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side. SOF ## NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SOP #### NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. ULTRA THIN QUAD FLATPACK - NO LEAD - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. ULTRA THIN QUAD FLATPACK - NO LEAD NOTES: (continued) 3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). ULTRA THIN QUAD FLATPACK - NO LEAD NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## D (R-PDS0-G16) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AC. # D (R-PDSO-G16) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. 4. Reference JEDEC registration MO-150. NOTES: (continued) 5. Publication IPC-7351 may have alternate designs. 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. ## **MECHANICAL DATA** ## NS (R-PDSO-G\*\*) # 14-PINS SHOWN ## PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. ## DGV (R-PDSO-G\*\*) #### **24 PINS SHOWN** #### **PLASTIC SMALL-OUTLINE** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side. D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194 # W (R-GDFP-F16) ## CERAMIC DUAL FLATPACK - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only. - E. Falls within MIL STD 1835 GDFP2-F16 8.89 x 8.89, 1.27 mm pitch LEADLESS CERAMIC CHIP CARRIER This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. ## 14 LEADS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature. - G. Package complies to JEDEC MO-241 variation BA. ## RGY (R-PVQFN-N16) ## PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View Exposed Thermal Pad Dimensions 4206353-3/P 03/14 NOTE: All linear dimensions are in millimeters # RGY (R-PVQFN-N16) ## PLASTIC QUAD FLATPACK NO-LEAD - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. ## **IMPORTANT NOTICE AND DISCLAIMER** TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated