### INTEGRATED CIRCUITS

# DATA SHEET

### **SA8027**

2.5 GHz low voltage, low power RF fractional-N/IF integer frequency synthesizer

Product data Supersedes data of 2001 Jul 18





### 2.5 GHz low voltage, low power RF fractional-N/IF integer frequency synthesizer

**SA8027** 

#### **GENERAL DESCRIPTION**

The SA8027 BICMOS device integrates programmable dividers, charge pumps and phase comparators to implement phase-locked loops. The device is designed to operate from 3 NiCd cells, in pocket phones, with low current and nominal 3 V supplies.

The synthesizer operates at VCO input frequencies up to 2.5 GHz. The synthesizer has fully programmable main, auxiliary and reference dividers. All divider ratios are supplied via a 3-wire serial programming bus. The main divider is a fractional-N divider with programmable integer ratios from 512 to 65535.

Separate power and ground pins are provided to the charge pumps and digital circuits. The ground pins should be externally connected to prevent large currents from flowing across the die and causing damage.  $V_{DDCP}$  must be equal to or greater than  $V_{DD}$ .

The charge pump current (gain) is fully programmable, while  $I_{SET}$  is set by an external resistance at the  $R_{SET}$  pin (refer to section 1.5, Main Output Charge Pumps and Fractional Compensation Currents). The phase/frequency detector charge pump outputs allow for implementing a passive loop filter.

#### **FEATURES**

- Low phase noise
- Low power
- Fully programmable main and auxiliary dividers
- Programmable Normal & Integral charge pumps outputs
- Fast Locking Adaptive mode design
- Internal fractional spurious compensation
- Hardware and software power down
- Split supply for V<sub>DD</sub> and V<sub>DDCP</sub>
- Loop filter bandwidth programmability

#### **APPLICATIONS**

- 500 to 2500 MHz wireless equipment
- · Cellular phones (all standards)
- WLAN
- Portable battery-powered radio equipment.



Figure 1. TSSOP20 Pin Configuration



Figure 2. HBCC24 Pin configuration

#### QUICK REFERENCE DATA

| SYMBOL                             | PARAMETER                               | CONDITIONS            | MIN. | TYP. | MAX. | UNIT |
|------------------------------------|-----------------------------------------|-----------------------|------|------|------|------|
| $V_{DD}$                           | Supply voltage                          |                       | 2.7  | -    | 3.6  | V    |
| $V_{DDCP}$                         | Analog supply voltage                   | $V_{DDCP} \ge V_{DD}$ | 2.7  | _    | 3.6  | V    |
| I <sub>DDCP</sub> +I <sub>DD</sub> | Supply current                          | Main and Aux. on      | -    | 7.7  | _    | mA   |
| I <sub>DDCP</sub> +I <sub>DD</sub> | Total supply current in power-down mode |                       | -    | 1    | _    | μΑ   |
| f <sub>VCO</sub>                   | Input frequency                         |                       | 500  | _    | 2500 | MHz  |
| f <sub>AUX</sub>                   | Input frequency                         |                       | 100  | -    | 550  | MHz  |
| f <sub>REF</sub>                   | Crystal reference input frequency       |                       | 5    | _    | 40   | MHz  |
| f <sub>PC</sub>                    | Maximum phase comparator frequency      |                       | -    |      | 4    | MHz  |
| T <sub>amb</sub>                   | Operating ambient temperature           |                       | -40  | -    | +85  | °C   |

#### ORDERING INFORMATION

| TYPE NUMBER | PACKAGE | ACKAGE                                                                             |          |  |  |  |
|-------------|---------|------------------------------------------------------------------------------------|----------|--|--|--|
| THE NOMBER  | NAME    | DESCRIPTION                                                                        | VERSION  |  |  |  |
| SA8027DH    | TSSOP20 | Plastic thin shrink small outline package; 20 leads; body width 4.4 mm             | SOT360-1 |  |  |  |
| SA8027W     | HBCC24  | Plastic, heatsink bottom chip carrier; 24 terminals; body 4 x 4 x 0.65 mm (Note 1) | SOT564-1 |  |  |  |

#### NOTE:

<sup>1.</sup> The SA8027W will be released for production Q2, 2001.

# 2.5 GHz low voltage, low power RF fractional-N/IF integer frequency synthesizer

SA8027



Figure 3. Block Diagram (TSSOP20)

#### **TSSOP20 PIN DESCRIPTION**

| SYMBOL            | PIN | DESCRIPTION                                                       |  |
|-------------------|-----|-------------------------------------------------------------------|--|
| LOCK              | 1   | Lock detect output                                                |  |
| TEST              | 2   | Test (should be either grounded or connected to V <sub>DD</sub> ) |  |
| $V_{DD}$          | 3   | Digital supply                                                    |  |
| GND               | 4   | Digital ground                                                    |  |
| RFin+             | 5   | RF input to main divider                                          |  |
| RFin-             | 6   | RF input to main divider                                          |  |
| GND <sub>CP</sub> | 7   | Charge pump ground                                                |  |
| PHP               | 8   | Main normal charge pump                                           |  |
| PHI               | 9   | Main integral charge pump                                         |  |
| GND <sub>CP</sub> | 10  | Charge pump ground                                                |  |

| SYMBOL            | PIN | DESCRIPTION                                                            |
|-------------------|-----|------------------------------------------------------------------------|
| PHA               | 11  | Auxiliary charge pump output                                           |
| AUXin             | 12  | Input to auxiliary divider                                             |
| V <sub>DDCP</sub> | 13  | Charge pump supply voltage                                             |
| R <sub>SET</sub>  | 14  | External resistor from this pin to ground sets the charge pump current |
| REFin-            | 15  | Reference input                                                        |
| REFin+            | 16  | Reference input                                                        |
| CLOCK             | 17  | Programming bus clock input                                            |
| DATA              | 18  | Programming bus data input                                             |
| STROBE            | 19  | Programming bus enable input                                           |
| PON               | 20  | Power down control                                                     |

# 2.5 GHz low voltage, low power RF fractional-N/IF integer frequency synthesizer

SA8027



Figure 4. Block Diagram (HBCC24)

#### **HBCC24 PIN DESCRIPTION**

| SYMBOL             | PIN | DESCRIPTION                  |  |
|--------------------|-----|------------------------------|--|
| $V_{DDPre}$        | 1   | Prescaler supply voltage     |  |
| GND                | 2   | Digital ground               |  |
| GND <sub>Pre</sub> | 3   | Prescaler ground             |  |
| RFin+              | 4   | RF input to main divider     |  |
| RFin-              | 5   | RF input to main divider     |  |
| GND <sub>CP</sub>  | 6   | Charge pump ground           |  |
| PHP                | 7   | Main normal charge pump      |  |
| PHI                | 8   | Main integral charge pump    |  |
| GND <sub>CP</sub>  | 9   | Charge pump ground           |  |
| PHA                | 10  | Auxiliary charge pump output |  |
| AUXin              | 11  | Input to auxiliary divider   |  |
| N/C                | 12  | Not connected                |  |
| N/C                | 13  | Not connected                |  |

| SYMBOL           | PIN | DESCRIPTION                                                            |  |
|------------------|-----|------------------------------------------------------------------------|--|
| $V_{DDCP}$       | 14  | Charge pump supply voltage                                             |  |
| R <sub>SET</sub> | 15  | External resistor from this pin to ground sets the charge pump current |  |
| REFin-           | 16  | Reference input                                                        |  |
| REFin+           | 17  | Reference input                                                        |  |
| CLOCK            | 18  | Programming bus clock input                                            |  |
| DATA             | 19  | Programming bus data input                                             |  |
| STROBE           | 20  | Programming bus enable input                                           |  |
| PON              | 21  | Power down control                                                     |  |
| LOCK             | 22  | Lock detect output                                                     |  |
| TEST             | 23  | Test (should be either grounded or connected to V <sub>DD</sub> )      |  |
| $V_{DD}$         | 24  | Digital supply                                                         |  |

# 2.5 GHz low voltage, low power RF fractional-N/IF integer frequency synthesizer

SA8027

### Limiting values

| SYMBOL                    | PARAMETER                                                                                         | MIN.        | MAX.                  | UNIT |
|---------------------------|---------------------------------------------------------------------------------------------------|-------------|-----------------------|------|
| $V_{DD}$                  | Digital supply voltage                                                                            | -0.3        | +3.6                  | V    |
| $V_{DDCP}$                | Analog supply voltage                                                                             | -0.3        | +3.6                  | V    |
| $\Delta(V_{DDCP}-V_{DD})$ | Difference in voltage between $V_{DDCP \text{ and }} V_{DD} (V_{DDCP} \ge V_{DD})$                | -0.3        | +0.9                  | V    |
| Vi <sub>n</sub>           | All input pins                                                                                    | -0.3        | V <sub>DD</sub> + 0.3 | V    |
| $\Delta V_{GND}$          | Difference in voltage between GND <sub>CP</sub> and GND (these pins should be connected together) | -0.3        | +0.3                  | V    |
| T <sub>stg</sub>          | Storage temperature                                                                               | <b>-</b> 55 | +125                  | °C   |
| T <sub>amb</sub>          | Operating ambient temperature                                                                     | -40         | +85                   | °C   |
| Tj                        | Maximum junction temperature                                                                      |             | 150                   | °C   |

### Thermal characteristics

| SYMBOL              | PARAMETER                                               | VALUE | UNIT |
|---------------------|---------------------------------------------------------|-------|------|
| R <sub>th j-a</sub> | Thermal resistance from junction to ambient in free air | 135   | K/W  |

5

# 2.5 GHz low voltage, low power RF fractional-N/IF integer frequency synthesizer

SA8027

### **CHARACTERISTICS**

 $V_{DDCP}$  =  $V_{DD}$  = +3.0 V,  $T_{amb}$  = +25 °C; unless otherwise specified.

| SYMBOL               | PARAMETER                                                    | CONDITIONS                                                      | MIN. | TYP.     | MAX.                   | UNIT             |
|----------------------|--------------------------------------------------------------|-----------------------------------------------------------------|------|----------|------------------------|------------------|
| Supply               |                                                              | •                                                               | •    | •        | •                      |                  |
| V <sub>DD</sub>      | Digital supply voltage                                       |                                                                 | 2.7  | T -      | 3.6                    | V                |
| $V_{DDCP}$           | Analog supply voltage                                        | $V_{DDCP} \ge V_{DD}$                                           | 2.7  | -        | 3.6                    | V                |
| I <sub>Total</sub>   | Synthesizer operational supply current                       | V <sub>DD</sub> = +3.0 V<br>(with main and aux on)              | -    | 7.7      | -                      | mA               |
| I <sub>Standby</sub> | Total supply current in power-down mode                      | logic levels 0 or VDD                                           | -    | 1        | -                      | μΑ               |
| RFin mair            | n divider input                                              |                                                                 | •    |          |                        |                  |
| f <sub>VCO</sub>     | VCO input frequency                                          |                                                                 | 500  | <u> </u> | 2500                   | MHz              |
| $V_{RFin}$           | AC-coupled input signal level                                | $R_{in}$ (external) = $R_s$ = 50 $\Omega$ ; single-ended drive; | -18  | -        | 0                      | dBm              |
|                      |                                                              | max. limit is indicative<br>@ 500 to 2500 MHz                   | 80   | -        | 632                    | $mV_{PP}$        |
| $Z_{RFin}$           | Input impedance (real part)                                  | f <sub>VCO</sub> = 2.4 GHz                                      | _    | 300      | _                      | Ω                |
| C <sub>RFin</sub>    | Typical pin input capacitance                                | f <sub>VCO</sub> = 2.4 GHz                                      | _    | 1        | _                      | pF               |
| N <sub>main</sub>    | Main divider ratio                                           |                                                                 | 512  | T -      | 65535                  |                  |
| f <sub>PCmax</sub>   | Maximum loop comparison frequency                            | indicative, not tested                                          | -    | -        | 4                      | MHz              |
| AUX divid            | ler input                                                    |                                                                 |      |          |                        |                  |
| f <sub>AUXin</sub>   | Input frequency range                                        |                                                                 | 100  | _        | 550                    | MHz              |
| Varne                | AC-coupled input signal level                                | $R_{in}$ (external) = $R_S = 50 \Omega$ ;                       | -15  | _        | 0                      | dBm              |
| $V_{AUXin}$          | Ac-coupled input signal level                                | max. limit is indicative                                        | 112  | _        | 632                    | $mV_{PP}$        |
| $Z_{AUXin}$          | Input impedance (real part)                                  | f <sub>VCO</sub> = 500 MHz                                      | _    | 3.9      | _                      | kΩ               |
| $C_{AUXin}$          | Typical pin input capacitance                                | f <sub>VCO</sub> = 500 MHz                                      | _    | 0.5      | _                      | pF               |
| $N_{AUX}$            | Auxiliary division ratio                                     |                                                                 | 128  | _        | 16383                  |                  |
| Reference            | e divider input                                              |                                                                 |      |          |                        |                  |
| f <sub>REFin</sub>   | Input frequency range from TCXO                              |                                                                 | 5    | _        | 40                     | MHz              |
| $V_{REFin}$          | AC-coupled input signal level                                | single-ended drive;<br>max. limit is indicative                 | 360  | -        | 1300                   | mV <sub>PP</sub> |
| Z <sub>REFin</sub>   | Input impedance (real part)                                  | f <sub>REF</sub> = 20 MHz                                       | -    | 10       | -                      | kΩ               |
| C <sub>REFin</sub>   | Typical pin input capacitance                                | f <sub>REF</sub> = 20 MHz                                       | -    | 1        | -                      | pF               |
| R <sub>REF</sub>     | Reference division ratio                                     | SA = SM = "000"                                                 | 4    | -        | 1023                   |                  |
| Charge p             | ump current setting resistor input                           | -                                                               |      |          |                        |                  |
| R <sub>SET</sub>     | External resistor from pin to ground                         |                                                                 | 6    | 7.5      | 15                     | kΩ               |
| V <sub>SET</sub>     | Regulated voltage at pin                                     | $R_{SET} = 7.5 \text{ k}\Omega$                                 | -    | 1.22     | -                      | V                |
| Charge p             | ump outputs; $R_{SET}$ = 7.5 k $\Omega$                      |                                                                 |      |          |                        |                  |
| I <sub>CP</sub>      | Charge pump current ratio to I <sub>SET</sub> <sup>1</sup>   | Current gain = I <sub>PH</sub> /I <sub>SET</sub>                | -15  |          | +15                    | %                |
| I <sub>MATCH</sub>   | Sink-to-source current matching                              | $V_{PH} = 1/2 V_{DDCP}$                                         | -10  |          | +10                    | %                |
| I <sub>ZOUT</sub>    | Output current variation versus V <sub>PH</sub> <sup>2</sup> | V <sub>PH</sub> in compliance range                             | -10  |          | +10                    | %                |
| I <sub>LPH</sub>     | Charge pump off leakage current                              | $V_{PH} = 1/2 V_{DDCP}$                                         | -10  |          | +10                    | nA               |
| V <sub>PH</sub>      | Charge pump voltage compliance                               |                                                                 | 0.6  | _        | V <sub>DDCP</sub> -0.7 | V                |

# 2.5 GHz low voltage, low power RF fractional-N/IF integer frequency synthesizer

SA8027

#### **CHARACTERISTICS** (continued)

| SYMBOL              | PARAMETER                                                                                                                      | CONDITIONS                                           | MIN.                 | TYP. | MAX.                 | UNIT   |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|----------------------|------|----------------------|--------|
| Phase nois          | e (condition R <sub>SET</sub> = 7.5 kΩ, CP = 00)                                                                               |                                                      |                      |      |                      | •      |
|                     | Synthesizer's contribution to close-in phase noise of 900 MHz RF signal at 1 kHz offset.  GSM  f <sub>REF</sub> = 13MHz, TCXO, |                                                      | -                    | -90  | -                    | dBc/Hz |
| D                   | Synthesizer's contribution to close-in phase noise of 1800 MHz RF signal at 1 kHz offset.                                      | f <sub>COMP</sub> = 1MHz<br>indicative, not tested   | _                    | -83  | -                    | dBc/Hz |
| $\mathcal{L}_{(f)}$ | Synthesizer's contribution to close-in phase noise of 800 MHz RF signal at 1 kHz offset.                                       | TDMA  f <sub>REF</sub> = 19.44MHz, TCXO,             | -                    | -85  | -                    | dBc/Hz |
|                     | Synthesizer's contribution to close-in phase noise of 2100 MHz RF signal at 1 kHz offset.                                      | f <sub>COMP</sub> = 240kHz<br>indicative, not tested | -                    | -77  | -                    | dBc/Hz |
| Interface Ic        | egic input signal levels                                                                                                       | -                                                    |                      |      | -                    |        |
| V <sub>IH</sub>     | HIGH level input voltage                                                                                                       |                                                      | 0.7*V <sub>DD</sub>  | -    | V <sub>DD</sub> +0.3 | ٧      |
| V <sub>IL</sub>     | LOW level input voltage                                                                                                        |                                                      | -0.3                 | -    | 0.3*V <sub>DD</sub>  | V      |
| I <sub>LEAK</sub>   | Input leakage current                                                                                                          | logic 1 or logic 0                                   | -0.5                 | _    | +0.5                 | μΑ     |
| Lock detec          | t output signal (in push/pull mode)                                                                                            |                                                      |                      |      | _                    |        |
| V <sub>OL</sub>     | LOW level output voltage                                                                                                       | I <sub>sink</sub> = 2 mA                             | -                    | -    | 0.4                  | ٧      |
| V <sub>OH</sub>     | HIGH level output voltage                                                                                                      | I <sub>source</sub> = -2 mA                          | V <sub>DD</sub> -0.4 | -    |                      | V      |

#### NOTES:

1.  $I_{SET} = \frac{V_{SET}}{R_{SET}}$  bias current for charge pumps

2. The relative output current variation is defined as:

$$\frac{\Delta I_{OUT}}{I_{OUT}} = 2 \times \frac{(I_2 - I_1)}{|I_2 + I_1|}; \text{ with } I_1 @ V_1 = 0.6 \text{ V}, \ I_2 @ V_2 = V_{DDCP} - 0.7 \text{ V (See Figure 5.)}$$



Figure 5. Relative Output Current Variation

### 2.5 GHz low voltage, low power RF fractional-N/IF integer frequency synthesizer

SA8027

#### 1.0 FUNCTIONAL DESCRIPTION

#### 1.1 Main Fractional-N divider

The RFin inputs drive a pre-amplifier to provide the clock to the first divider stage. For single ended operation, the signal should be fed to one of the inputs while the other one is AC grounded. The pre-amplifier has a high input impedance, dominated by pin and pad capacitance. The circuit operates with signal levels from –18 dBm to 0 dBm, and at frequencies as high as 2.5 GHz. The divider consists of a fully programmable bipolar prescaler followed by a CMOS counter. Total divide ratios range from 512 to 65535.

The fractional modulus is selected by programming FMOD in the A word. There are 2 modulus to select from: when FMOD = 0, modulo 8 is selected; when FMOD = 1, modulo 5 is selected.

At the completion of a main divider cycle, a main divider output pulse is generated which will drive the main phase comparator. Also, the fractional accumulator is incremented by the value of NF. The accumulator works with modulo set by FMOD. When the accumulator overflows, the overall division ratio N will be increased by 1, to N + 1. The average division ratio over modulo main divider cycles (either 5 or 8) will be

$$Nfrac = \left(N + \frac{NF}{f_{MOD}}\right)$$

The output of the main divider will be modulated with a fractional phase ripple. The phase ripple is proportional to the contents of the fractional accumulator and is nulled by the fractional compensation

charge pump. Thus, 
$$f_{VCO} = f_{comp} * \left( N + \frac{NF}{f_{MOD}} \right)$$
.

The reloading of a new main divider ratio is synchronized to the state of the main divider to avoid introducing a phase disturbance.

#### 1.2 Auxiliary divider

The AUXin input drives a pre-amplifier to provide the clock to the first divider stage. The pre-amplifier has a high input impedance, dominated by pin and pad capacitance. The circuit operates with signal levels from –15 dBm to 0 dBm (112 to 632 mVpp), and at frequencies as high as 550 MHz. The divider consists of a fully programmable bipolar prescaler followed by a CMOS counter. Total divide ratios range from 128 to 16383.

#### 1.3 Reference divider

The reference divider consists of a divider with programmable values between 4 and 1023 followed by a three bit binary counter. The 3 bit SM (SA) register (see Figure 6) determines which one of the 5 output pulses are selected as the main (auxiliary) phase detector input, thus allowing the main PFD and auxiliary PFD to operate at different frequencies.

#### 1.4 Phase detector (see Figure 7)

The reference and main (aux) divider outputs are connected to a phase/frequency detector that controls the charge pump. The pump current is set by an external resistor in conjunction with control bits CP0 and CP1 in the C-word (see Table 1). The dead zone (caused by finite time taken to switch the current sources on or off) is cancelled by forcing the pumps ON for a minimum time ( $\tau$ ) at every cycle (backlash time) providing improved linearity.



Figure 6. Reference Divider



Figure 7. Phase Detector Structure with Timing

### 2.5 GHz low voltage, low power RF fractional-N/IF integer frequency synthesizer

SA8027

### 1.5 Main Output Charge Pumps and Fractional Compensation Currents (see Figure 8)

The main charge pumps on pins PHP and PHI are driven by the main phase detector and the charge pump current values are determined by the current at pin  $R_{SET}$  in conjunction with bits CP0, CP1 in the C-word (see Table 1). The main charge pumps will enter speed up mode after the A-word is set and strobe goes High. When strobe goes Low, charge pump will exit speed up mode. The fractional compensation is derived from the current at  $R_{SET}$ , the contents of the fractional accumulator (FRD) and by the program value of the FDAC. The timing for the fractional compensation is derived from the main divider.

#### 1.6 Principle of Fractional Compensation

The fractional compensation is designed into the circuit as a means of reducing or eliminating fractional spurs that are caused by the fractional phase ripple of the main divider. If  $I_{COMP}$  is the compensation current and  $I_{PUMP}$  is the pump current, then for each charge pump:

I<sub>PUMP</sub> TOTAL = I<sub>PUMP</sub> + I<sub>COMP</sub>.

The compensation is done by sourcing a small current,  $I_{COMP}$ , see Figure 9, that is proportional to the fractional error phase. For proper fractional compensation, the area of the fractional compensation current pulse must be equal to the area of the fractional charge pump ripple. The width of the fractional compensation pulse is fixed to 128 VCO cycles, the amplitude is proportional to the fractional accumulator value and is adjusted by FDAC values (bits FC7–0 in the B-word). The fractional compensation current is derived from the main charge pump in that it follows all the current scaling through external resistor setting,  $R_{SET}$ , programming or speed-up operation. For a given charge pump,

$$I_{COMP} = (I_{PUMP} / 128) * (FDAC / 5*128) * FRD$$

FRD is the fractional accumulator value and is automatically updated.

The theoretical values for FDAC are: 128 for FMOD = 1 (modulo 5) and 80 for FMOD = 0 (modulo 8).



NOTE: For a proper fractional compensation, the area of the fractional compensation current pulse must be equal to the area of the charge pump output.



Figure 8. Waveforms for NF = 2 Modulo 5  $\rightarrow$  fraction =  $\frac{2}{5}$ 

Figure 9. Current Injection Concept

### 2.5 GHz low voltage, low power RF fractional-N/IF integer frequency synthesizer

SA8027

#### **Charge Pumps**

The PHP and PHI charge pumps are driven by the main phase detector, while the PHA charge pump is driven by the auxiliary phase detector. The I<sub>SFT</sub> value (refer to Table 1) is determined by the external resistor attached to the RSET pin.

The charge pump, by default, will automatically go into speed-up mode (which can deliver up to 15\*I<sub>SET</sub> for PHP\_SU, and 36\*I<sub>SET</sub> for PHI), based on the strobe pulse width following the A word, to reduce switching speed for large tuning voltage steps (i.e., large frequency steps). Figure 10 shows the recommended passive loop filter configuration. Note: This charge pump architecture eliminates the need for added active switches and reduces external component count. Furthermore, the programmable charge pump gains provide some programmability to the loop filter bandwidth.

The duration of speed-up mode is determined by the strobe pulse width following the A word. Recommended optimal strobe width is equal to the total loop filter capacitance charge time from state 1 to state 2. The strobe width must not exceed this charge time. The strobe width is controlled by the CPU (x number of clock cycles).

In addition, charge pumps will stay in speed-up mode continuously while Tspu = 1 (in D word). The speed-up mode can also be disabled by programming T<sub>dis-spu</sub> = 1 (in D word).



Figure 10. Typical passive 3-pole loop filter

Table 1. Main and auxiliary charge pump currents

| CP1 | CP0 | I <sub>PHA</sub>     | I <sub>PHP</sub>   | I <sub>PHP-SU</sub> | I <sub>PHI</sub>    |
|-----|-----|----------------------|--------------------|---------------------|---------------------|
| 0   | 0   | 1.5xl <sub>SET</sub> | 3xI <sub>SET</sub> | 15xI <sub>SET</sub> | 36xI <sub>SET</sub> |
| 0   | 1   | 0.5xl <sub>SET</sub> | 1xl <sub>SET</sub> | 5xI <sub>SET</sub>  | 12xl <sub>SET</sub> |
| 1   | 0   | 1.5xl <sub>SET</sub> | 3xI <sub>SET</sub> | 15xl <sub>SET</sub> | 0                   |
| 1   | 1   | 0.5xl <sub>SET</sub> | 1xl <sub>SET</sub> | 5xI <sub>SET</sub>  | 0                   |

#### NOTES:

- 1.  $I_{SET} = V_{SET}/R_{SET}$ : bias current for charge pumps. 2. CP1 is used to disable the PHI pump,  $I_{PHP-SU}$  is the total current at pin PHP during speed up condition.

#### 1.8 Lock Detect

The output LOCK maintains a logic '1' when the auxiliary phase detector (AND/ORed) with the main phase detector indicates a lock condition. The lock condition for the main and auxiliary synthesizers is defined as a phase difference of less than  $\pm 1$  period of the frequency at the input REF<sub>in+.</sub> -. One counter can fulfill the lock condition when the other counter is powered down. Out of lock (logic '0') is indicated when both counters are powered down.

#### 1.9 Power-down mode

The power-down signal can be either hardware (PON) or software (PD). The PON signal is exclusively ORed with the PD bits in B-word. If PON = 0, then the part is powered up when PD = 1. PON can be used to invert the polarity of the software bit PD. When the synthesizer is reactivated after power-down, the main and reference dividers are synchronized to avoid possibility of random phase errors on power-up.

### 2.5 GHz low voltage, low power RF fractional-N/IF integer frequency synthesizer

SA8027

#### 2.0 SERIAL PROGRAMMING BUS

The serial input is a 3-wire input (CLOCK, STROBE, DATA) to program all counter divide ratios, fractional compensation DAC, selection and enable bits. The programming data is structured into 24 bit words; each word includes 2 or 3 address bits. Figure 11 shows the timing diagram of the serial input. When the STROBE goes active HIGH, the clock is disabled and the data in the shift register remains unchanged. Depending on the address bits, the data is latched into the selected working registers or temporary registers. In order to fully program the synthesizer, 3 words must be

sent: C, B, and A, in that order. A typical programming sequence is illustrated in Figure 12. Table 2 shows the format and the contents of each word. The D word is used for testing purposes and should be initially set to 0 for normal operation. When sending the B-word, data bits FC7–0 for the fractional compensation DAC are not loaded immediately. Instead they are stored in temporary registers. Only when the A-word is loaded, these temporary registers are loaded together with the main divider ratio.

#### 2.1 Serial bus timing characteristics (see Figure 11)

 $V_{DD} = V_{DDCP} = +3.0 \text{ V}$ ;  $T_{amb} = +25 ^{\circ}\text{C}$  unless otherwise specified.

| SYMBOL              | PARAMETER                             | MIN.                | TYP. | MAX. | UNIT |  |  |  |
|---------------------|---------------------------------------|---------------------|------|------|------|--|--|--|
| Serial programi     | ming clock; CLK                       |                     | •    | •    | •    |  |  |  |
| t <sub>r</sub>      | Input rise time                       | _                   | 10   | 40   | ns   |  |  |  |
| t <sub>f</sub>      | Input fall time                       | -                   | 10   | 40   | ns   |  |  |  |
| T <sub>cy</sub>     | Clock period                          | 100                 | -    | -    | ns   |  |  |  |
| Enable progran      | nming; STROBE                         | ·                   |      |      |      |  |  |  |
| t <sub>START</sub>  | Delay to rising clock edge            | 40                  | _    | _    | ns   |  |  |  |
| $t_{W}$             | Minimum inactive pulse width          | 1/f <sub>COMP</sub> | -    | -    | ns   |  |  |  |
| t <sub>SU;E</sub>   | Enable set-up time to next clock edge | 20                  | -    | -    | ns   |  |  |  |
| Register serial     | Register serial input data; DATA      |                     |      |      |      |  |  |  |
| t <sub>SU;DAT</sub> | Input data to clock set-up time       | 20                  | _    | _    | ns   |  |  |  |
| t <sub>HD;DAT</sub> | Input data to clock hold time         | 20                  | _    | -    | ns   |  |  |  |

#### Application information



Figure 11. Serial Bus Timing Diagram



Figure 12. Typical programming sequence

# 2.5 GHz low voltage, low power RF fractional-N/IF integer frequency synthesizer

SA8027

#### **Data format**

### Table 2. Format of programmed data

| Last In |     | MSB |     | Serial Program | nming Format |    | First In LSB |
|---------|-----|-----|-----|----------------|--------------|----|--------------|
| p23     | p22 | p21 | p20 | /              | /            | p1 | р0           |

#### Table 3. A word, length 24 bits

| Last  | ln                         |         |      |         |                                                                        | MSB                                                                |        |       |     |     |     |    |    |    |    |    |    |    |    |    | LSB | Firs | st In |
|-------|----------------------------|---------|------|---------|------------------------------------------------------------------------|--------------------------------------------------------------------|--------|-------|-----|-----|-----|----|----|----|----|----|----|----|----|----|-----|------|-------|
| Addre | ess                        | fmod    | Frac | tional- | -N                                                                     | Main D                                                             | ivider | ratio |     |     |     |    |    |    |    |    |    |    |    |    |     | Sp   | are   |
| 0     | 0                          | fmod    | NF2  | NF1     | NF0                                                                    | N15                                                                | N14    | N13   | N12 | N11 | N10 | N9 | N8 | N7 | N6 | N5 | N4 | N3 | N2 | N1 | N0  | SK1  | SK2   |
| Defa  | Default 0 0 1 0            |         |      |         | 0                                                                      | 0                                                                  | 0      | 1     | 0   | 0   | 0   | 1  | 0  | 0  | 0  | 1  | 1  | 0  | 0  | 0  | 0   | 0    | 0     |
| A wo  | A word address F           |         |      |         | Fixed                                                                  | Fixed to 00.                                                       |        |       |     |     |     |    |    |    |    |    |    |    |    |    |     |      |       |
| Fract | ional I                    | Modulus | sele | ct      | fmod = 0 is modulo 8; fmod = 1 is modulo 5.                            |                                                                    |        |       |     |     |     |    |    |    |    |    |    |    |    |    |     |      |       |
| Fract | Fractional-N Increment Fra |         |      |         | Fractional-N Increment values 000 to 111 (0 to 7). NF is a 3-bit word. |                                                                    |        |       |     |     |     |    |    |    |    |    |    |    |    |    |     |      |       |
| N-Div | N-Divider NO               |         |      |         | N0N                                                                    | N0N15, Main divider values 512 to 65535 allowed for divider ratio. |        |       |     |     |     |    |    |    |    |    |    |    |    |    |     |      |       |
| Spare | Spare SK                   |         |      |         | SK1, SK2 must be set to 0.                                             |                                                                    |        |       |     |     |     |    |    |    |    |    |    |    |    |    |     |      |       |

#### Table 4. B word, length 24 bits

| Addı     | ress                                          |     |    |    | Refe              | renc                        | e Divi                    | der                  |                          |                            |                          | Lo                         | ck                       | Р                                                  | D                             | F                       | DAC (              | Fract  | ional | Comp | ensat | ion DA | (C) |
|----------|-----------------------------------------------|-----|----|----|-------------------|-----------------------------|---------------------------|----------------------|--------------------------|----------------------------|--------------------------|----------------------------|--------------------------|----------------------------------------------------|-------------------------------|-------------------------|--------------------|--------|-------|------|-------|--------|-----|
| 0        | 1                                             | R9  | R8 | R7 | R6                | R5                          | R4                        | R3                   | R2                       | R1                         | R0                       | L1                         | L0                       | Main                                               | Aux                           | FC7                     | FC6                | FC5    | FC4   | FC3  | FC2   | FC1    | FC0 |
| Defa     | ault                                          | 0   | 0  | 0  | 1                 | 0                           | 1                         | 0                    | 0                        | 0                          | 1                        | 0                          | 0                        | 1                                                  | 1                             | 0                       | 1                  | 0      | 1     | 0    | 0     | 0      | 0   |
| B word   | d addre                                       | ess |    |    | Fixed             | to 0                        | 1                         |                      |                          |                            |                          |                            |                          |                                                    |                               |                         |                    |        |       |      |       |        |     |
| REF-D    | EF-Divider                                    |     |    |    | R0F               | R9, R                       | eferer                    | nce di               | vider                    | value                      | s 4 to                   | 102                        | 3 allo                   | wed for                                            | divider                       | ratio.                  | R <9:              | 0>.    |       |      |       |        |     |
| LOCK     | ock detect output                             |     |    |    | 0 1<br>1 0<br>1 1 | Com<br>Com<br>Main<br>Auxil | bined<br>lock<br>liary lo | main<br>detectoop lo | , aux<br>t sign<br>ck de | , lock<br>al pre<br>tect s | deted<br>esent<br>signal | ct sign<br>at the<br>prese | nal pro<br>LOC<br>ent at | esent a<br>esent a<br>K pin (p<br>the LO<br>down r | t the L0<br>push/po<br>CK pin | OCK p<br>ull).<br>(push | in (op:<br>/pull). | en dra | ín).  |      |       |        |     |
| Power    | Power down (PD)                               |     |    |    | PON               | pin is                      | s tied                    | to GN                | ID                       |                            |                          |                            |                          | to Main<br>Aux P                                   |                               |                         |                    |        |       |      |       |        |     |
|          | F                                             |     |    |    | PON               | pin is                      | s tied                    | to V <sub>D</sub>    | D                        |                            |                          |                            |                          | to Main<br>Aux P                                   |                               |                         |                    |        |       |      |       |        |     |
| Fraction | ractional Compensation FC70 Fractional Compen |     |    |    |                   |                             | satio                     | n cha                | rge p                    | ump c                      | current                  | DAC, v                     | alues                    | 0 to 2                                             | 55.                           |                         |                    |        |       |      |       |        |     |

### Table 5. C word, length 24 bits

| Addr    | ess                       |     |     |     |                                                                         |                                                            | Auxi | liary | Divid | er |    |    |    |    |    | СР  |     | SM  |     |     | SA  |     |     |
|---------|---------------------------|-----|-----|-----|-------------------------------------------------------------------------|------------------------------------------------------------|------|-------|-------|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|
| 1       | 0                         | A13 | A12 | A11 | A10                                                                     | A9                                                         | A8   | A7    | A6    | A5 | A4 | А3 | A2 | A1 | A0 | CP1 | CP0 | SM2 | SM1 | SM0 | SA2 | SA1 | SA0 |
| Defa    | ault                      | 0   | 0   | 0   | 0                                                                       | 0 0 1 1 1 0 0 1 0 1 0 1 0 0 0 0                            |      |       |       |    |    |    |    |    |    |     |     |     | 0   |     |     |     |     |
| C word  | C word address            |     |     |     | Fixed to 10                                                             |                                                            |      |       |       |    |    |    |    |    |    |     |     |     |     |     |     |     |     |
| A-Divid | A-Divider                 |     |     |     | A0A13, Auxiliary divider values 128 to 16383 allowed for divider ratio. |                                                            |      |       |       |    |    |    |    |    |    |     |     |     |     |     |     |     |     |
| Charge  | Charge pump current Ratio |     |     |     |                                                                         | CP1, CP0: Charge pump current ratio, see Table 1.          |      |       |       |    |    |    |    |    |    |     |     |     |     |     |     |     |     |
| Main c  | Main comparison select    |     |     |     |                                                                         | SM comparison divider select for main phase detector.      |      |       |       |    |    |    |    |    |    |     |     |     |     |     |     |     |     |
| Aux co  | Aux comparison select     |     |     |     |                                                                         | SA Comparison divider select for auxiliary phase detector. |      |       |       |    |    |    |    |    |    |     |     |     |     |     |     |     |     |

### Table 6. D word, length 24 bits

| Α                                                | ddres                                                                                                                  | s |  |  |  |   |                                 |  |     |        | Synt  | hesiz  | er Tes | st Bits | S      |       |       |        |        |   |   |   |   |
|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|---|--|--|--|---|---------------------------------|--|-----|--------|-------|--------|--------|---------|--------|-------|-------|--------|--------|---|---|---|---|
| 1 1 0 T <sub>dis-spu</sub>                       |                                                                                                                        |   |  |  |  |   |                                 |  | -   | -      | -     | -      | -      | -       | -      | -     | -     | -      | -      | - | _ | - | - |
| Default 0 0 0                                    |                                                                                                                        |   |  |  |  | 0 | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |  |     |        |       |        |        |         |        |       |       | 0      | 0      |   |   |   |   |
| D word address Fixed to 110.                     |                                                                                                                        |   |  |  |  |   |                                 |  |     |        |       |        |        |         |        |       |       |        |        |   |   |   |   |
| T <sub>dis-spu</sub> = 1 Speed-up mode disabled. |                                                                                                                        |   |  |  |  |   |                                 |  | NO. | TE: Al | lothe | test b | oits m | ust be  | set to | 0 for | norma | al ope | ration |   |   |   |   |
| $T_{spu}$                                        | T <sub>spu</sub> = 1 Speed-up mode always on. <b>NOTE</b> : All other test bits must be set to 0 for normal operation. |   |  |  |  |   |                                 |  |     |        |       |        |        |         |        |       |       |        |        |   |   |   |   |

# 2.5 GHz low voltage, low power RF fractional-N/IF integer frequency synthesizer

SA8027

#### TYPICAL PERFORMANCE CHARACTERISTICS



Figure 13. PHI Charge Pump Output vs.  $I_{SET}$  (CP = 01\_12x; Temp = 25 °C)



Figure 15. PHI Charge Pump Output vs.  $I_{SET}$ (CP = 00\_36x; Temp = 25 °C)



Figure 17. PHP Charge Pump Output vs.  $I_{SET}$  (CP = 10\_3x;  $V_{DD}$  = 3.0 V; Temp = 25°C)



Figure 14. PHI Charge Pump Output vs. Temperature (CP = 01\_12x;  $V_{DD}$  = 3.0 V;  $I_{SET}$  = 164  $\mu$ A)



Figure 16. PHI Charge Pump Output vs. Temperature (CP = 00\_36x;  $V_{DD}$  = 3.0 V;  $I_{SET}$  = 164  $\mu$ A)



Figure 18. PHP Charge Pump Output vs. Temperature (CP =  $10_3x$ ;  $V_{DD} = 3.0 \text{ V}$ ;  $I_{SET} = 164 \mu\text{A}$ )

SA8027

#### TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



Figure 19. PHP Charge Pump Output vs.  $I_{SET}$  (CP = 11\_1x;  $V_{DD}$  = 3.0 V; Temp = 25 °C)



Figure 20. PHP Charge Pump Output vs. Temperature (CP =  $11_1x$ ;  $V_{DD} = 3.0 V$ ;  $I_{SET} = 164 \mu A$ )



Figure 21. PHP–SU Charge Pump Output vs.  $I_{SET}$  (CP = 01\_5x;  $V_{DD}$  = 3.0 V; Temp = 25 °C)



Figure 22. PHP–SU Charge Pump Output vs. Temperature (CP = 01\_5x;  $V_{DD}$  = 3.0 V;  $I_{SET}$  = 164  $\mu$ A)



Figure 23. PHP–SU Charge Pump Output vs.  $I_{SET}$  (CP = 00\_15x;  $V_{DD}$  = 3.0 V; Temp = 25 °C)



Figure 24. PHP–SU Charge Pump Output vs. Temperature (CP =  $00_{-}15x$ ;  $V_{DD}$  = 3.0 V;  $I_{SET}$  = 164  $\mu$ A)

### 2.5 GHz low voltage, low power RF fractional-N/IF integer frequency synthesizer

SA8027

#### TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



Figure 25. PHA Charge Pump Output vs.  $I_{SET}$  (CP = 11\_0.5x; Temp = 25 °C)



Figure 27. PHA Charge Pump Output vs.  $I_{SET}$  (CP = 10\_1.5x;  $V_{DD}$  = 3.0 V; Temp = 25 °C)



Figure 29. Main Divider Input Sensitivity vs. Frequency and Supply Voltage (Temp = 25  $^{\circ}$ C; I<sub>SET</sub> = 164  $\mu$ A; NF = 0; MOD = 8; N = 853)



Figure 26. PHA Charge Pump Output vs. Temperature (CP =  $11_0.5x$ ;  $V_{DD}$  = 3.0 V;  $I_{SET}$  =  $164 \mu A$ )



Figure 28. PHA Charge Pump Output vs. Temperature (CP =  $10_{-}1.5x$ ;  $V_{DD}$  = 3.0 V;  $I_{SET}$  = 164  $\mu$ A)



Figure 30. Main Divider Input Sensitivity vs. Frequency and Temperature (I<sub>SET</sub> = 164  $\mu$ A; NF = 0; MOD = 8; N = 853; V<sub>DD</sub> = 3.0 V)

### 2.5 GHz low voltage, low power RF fractional-N/IF integer frequency synthesizer

SA8027

#### TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



Figure 31. Auxiliary Divider Input Sensitivity vs. Frequency and Supply Voltage (Temp = 25  $^{\circ}$ C; I<sub>SET</sub> = 164  $\mu$ A; Divider Ratio = 213)



Figure 33. Reference Divider Input Sensitivity vs. Frequency and Supply Voltage (Temp = 25  $^{\circ}$ C; I<sub>SET</sub> = 164  $\mu$ A; Divider Ratio = 682)



Figure 35. Total Supply Current vs. Temperature ( $I_{SET} = 164 \mu A$ )



Figure 32. Auxiliary Divider Input Sensitivity vs. Frequency and Temperature ( $I_{SET} = 164 \mu A$ ; Divider Ratio = 213;  $V_{DD} = 3.0 V$ )



Figure 34. Reference Divider Input Sensitivity vs. Frequency and Temperature ( $I_{SET} = 164 \mu A$ ; Divider Ratio = 682;  $V_{DD} = 3.0 V$ )

# 2.5 GHz low voltage, low power RF fractional-N/IF integer frequency synthesizer

SA8027

TSSOP20: plastic thin shrink small outline package; 20 leads; body width 4.4 mm

SOT360-1



#### DIMENSIONS (mm are the original dimensions)

| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | С          | D <sup>(1)</sup> | E <sup>(2)</sup> | е    | HE         | L   | Lp           | Q          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|----------------|--------------|------------|------------------|------------------|------|------------|-----|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 1.10      | 0.15<br>0.05   | 0.95<br>0.80   | 0.25           | 0.30<br>0.19 | 0.2<br>0.1 | 6.6<br>6.4       | 4.5<br>4.3       | 0.65 | 6.6<br>6.2 | 1.0 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.5<br>0.2       | 8°<br>0° |

#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER  | RENCES | EUROPEAN   | ISSUE DATE                        |
|----------|-----|--------|--------|------------|-----------------------------------|
| VERSION  | IEC | JEDEC  | EIAJ   | PROJECTION | 1330E DATE                        |
| SOT360-1 |     | MO-153 |        |            | <del>-95-02-04-</del><br>99-12-27 |

# 2.5 GHz low voltage, low power RF fractional-N/IF integer frequency synthesizer

SA8027

HBCC24: plastic, heatsink bottom chip carrier; 24 terminals; body 4 x 4 x 0.65 mm

SOT564-1



| OUTLINE  |     | REFER  | RENCES | EUROPEAN   | ISSUE DATE                        |
|----------|-----|--------|--------|------------|-----------------------------------|
| VERSION  | IEC | JEDEC  | EIAJ   | PROJECTION | 1330E DATE                        |
| SOT564-1 |     | MO-217 |        |            | <del>-00-02-01-</del><br>00-08-28 |

2.5 GHz low voltage, low power RF fractional-N/IF integer frequency synthesizer

SA8027

**NOTES** 

### 2.5 GHz low voltage, low power RF fractional-N/IF integer frequency synthesizer

SA8027

#### Data sheet status

| Data sheet status <sup>[1]</sup> | Product<br>status <sup>[2]</sup> | Definitions                                                                                                                                                                                                                                                                                                            |
|----------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective data                   | Development                      | This data sheet contains data from the objective specification for product development.  Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                                           |
| Preliminary data                 | Qualification                    | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.                                     |
| Product data                     | Production                       | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Changes will be communicated according to the Customer Product/Process Change Notification (CPCN) procedure SNW-SQ-650A. |

<sup>[1]</sup> Please consult the most recently issued data sheet before initiating or completing a design.

#### **Definitions**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### **Disclaimers**

**Life support** — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

#### **Contact information**

For additional information please visit

http://www.semiconductors.philips.com. Fax: +31 40 27 24825

For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com

© Koninklijke Philips Electronics N.V. 2001 All rights reserved. Printed in U.S.A.

Date of release: 09-01

Document order number: 9397 750 08745

Let's make things better.

Philips Semiconductors





<sup>[2]</sup> The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.