

www.ti.com SLUSA36 – MARCH 2010

# bq28300 INTEGRATED GAS GAUGE and BATTERY PROTECTION MANAGEMENT with SBS

Check for Samples: bq28300

#### **FEATURES**

- Fully Integrated Gas Gauge and Analog Monitoring with Protection in Single Package
- Supports 2 or 3 Series Li-lon or Li-Polymer Cells
- Pre-Programmed with Easy User Setup
- Integrated Pre-Charge Mode
- Complete Set of Protection:
  - OV (Overvoltage)
  - UV (Undervoltage)
  - SC (Short Circuit)
  - OT (Overtemperature)
  - CIM (Cell Imbalance)
- Accurate CEDV Gauging Algorithm with Self Discharge Compensation
- High Accuracy Analog Interface with Two Independent ADCs:
  - High Resolution 16 bit Integrator for Coulomb Counting
  - 15 bit Delta-Sigma ADC with 16 Channel Multiplexer for Voltage, Current, and Temperature
- P-Channel High Side Protection FET Drive
- Fully Integrated Internal Clock Synthesizer with no External Components Required
- Integrated Single Write Memory for User Settings
- Two-Wire SMBus v1.1 Communications

- Reduced Power Modes (Typical Battery Pack Operating Range Conditions)
  - Low Power: < 180 μA
  - Sleep: < 80 μA</li>
- 20-Pin TSSOP Package (RoHS Compliant)

#### **APPLICATIONS**

- Notebook and Netbook PCs
- Medical and Test Equipment
- Portable Instrumentation

#### DESCRIPTION

The Texas Instruments bq28300 is a fully integrated gas gauge and analog monitoring management solution that provides protection and control for 2 or 3 series cell Li-lon battery packs in a small single TSSOP package.

Implementing the optimum balance of quick response analog hardware based monitoring and control along with an integrated fast pre-programmed intelligent CPU, provides the ideal pack-based or in-system Li-lon battery solution. The bq28300 also provides flexible user programmable settings stored in a non-volatile single write memory for control of critical system parameters such as over current, short circuit, under/overvoltage, and over/undertemperature conditions.

The bq28300 communicates with the system host via a 2 wire SMBus 1.1 compatible interface providing high accuracy reporting and control of battery pack operation.

The P-channel FET drive and small TSSOP package, allows a lower cost and small footprint solution along with simple layout and routing on narrow pack PCBs.

## **AVAILABLE OPTIONS**

| т             | PACK                     | (AGE <sup>(1)</sup>             |
|---------------|--------------------------|---------------------------------|
| ¹A            | 20-PIN TSSOP (PW) Tube   | 20-PIN TSSOP (PW) Tape and Reel |
| -40°C to 85°C | bq28300PW <sup>(2)</sup> | bq28300PWR <sup>(3)</sup>       |

- (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.
- (2) A single tube quantity is 50 units.
- (3) A single reel quantity is 2000 units



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# **BLOCK DIAGRAM and TYPICAL IMPLEMENTATION**



#### bq28300 PW PACKAGE (TOP VIEW)





www.ti.com SLUSA36 – MARCH 2010

#### **PIN FUNCTIONS**

| PIN NAME | PIN NUMBER | TYPE | DESCRIPTION                                                                                                                                          |
|----------|------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| BAT      | 1          | Р    | Alternate supply input                                                                                                                               |
| DSG      | 2          | 0    | P-channel discharge FET gate drive                                                                                                                   |
| VC1      | 3          | AI   | Sense voltage input terminal for most positive cell and external cell balancing drive output for most positive cell                                  |
| VC2      | 4          | AI   | Sense voltage input terminal for second most positive cell and external cell balancing drive output for second most positive cell.                   |
| VC3      | 5          | AI   | Sense voltage input terminal for least positive cell and external cell balancing drive output for least positive cell                                |
| SRP      | 6          | Al   | Differential Coulomb counter input or SRP oversampled ADC input                                                                                      |
| SRN      | 7          | Al   | Differential Coulomb counter input or SRN oversampled ADC input                                                                                      |
| TS1      | 8          | 1    | Thermistor 1 input                                                                                                                                   |
| NC       | 9          | -    | No Connection – leave floating                                                                                                                       |
| SMBD     | 10         | I/OD | SBS data                                                                                                                                             |
| NC       | 11         | =    | No Connection                                                                                                                                        |
| SMBC     | 12         | I/OD | SBS clock                                                                                                                                            |
| PRES     | 13         | 1    | System Present                                                                                                                                       |
| RBI      | 14         | Р    | RAM backup pin to provide backup potential to the internal DATA RAM if power is momentarily lost, by using a capacitor attached between RBI and VSS. |
| VSS      | 15         | Р    | Device ground                                                                                                                                        |
| REG27    | 16         | Р    | 2.7V regulator. Connect a capacitor between REG27 and VSS                                                                                            |
| FUSE     | 17         | 0    | Push-pull fuse circuit drive                                                                                                                         |
| ZVCHG    | 18         | 0    | P-channel precharge FET gate drive                                                                                                                   |
| CHG      | 19         | 0    | P-channel charge FET gate drive                                                                                                                      |
| PACK     | 20         | Р    | Alternate supply input                                                                                                                               |

## THERMAL INFORMATION

|                              |                                                  | bq28300 |       |
|------------------------------|--------------------------------------------------|---------|-------|
|                              | THERMAL METRIC <sup>(1)</sup>                    | PW      | UNITS |
|                              |                                                  | 20 PINS |       |
| $\theta_{JA}$                | Junction-to-ambient thermal resistance (2)       | 91.7    |       |
| $\theta_{\text{JC(top)}}$    | Junction-to-case(top) thermal resistance (3)     | 20.4    |       |
| $\theta_{JB}$                | Junction-to-board thermal resistance (4)         | 45.6    | 9000  |
| ΨЈТ                          | Junction-to-top characterization parameter (5)   | 0.5     | °C/W  |
| ΨЈВ                          | Junction-to-board characterization parameter (6) | 43.3    |       |
| $\theta_{\text{JC(bottom)}}$ | Junction-to-case(bottom) thermal resistance (7)  | n/a     |       |

- (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
- (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, High-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- (3) The junction-to-case(top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- (5) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (6) The junction-to-board characterization parameter, ψ<sub>JB</sub> estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (7) The junction-to-case(bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

# **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature (unless otherwise noted) (1)

|                                             |                                                                                          | Value/Unit                                                                |
|---------------------------------------------|------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|
| Supply voltage range, V <sub>MAX</sub>      | PACK w.r.t. V <sub>SS</sub>                                                              | -0.3 to 34V                                                               |
|                                             | VC1, BAT                                                                                 | V <sub>VC2</sub> -0.3 to V <sub>VC2</sub> +8.5 or 34V which ever is lower |
|                                             | VC2                                                                                      | $V_{VC3}$ -0.3 to $V_{VC3}$ +8.5V                                         |
|                                             | VC3                                                                                      | $V_{SRP}$ -0.3 to $V_{SRP}$ +8.5V                                         |
|                                             | SRP, SRN                                                                                 | -0.3 to V <sub>REG27</sub>                                                |
|                                             | General Purpose open-drain I/O pins: SMBD, SMBC                                          | V <sub>SS</sub> -0.3 V to 6 V                                             |
| Input voltage range, V <sub>IN</sub>        | General Purpose push-pull I/O pins: TS1, PRES                                            | -0.3 V to V <sub>REG27</sub> + 0.3 V                                      |
|                                             | Input voltage range to all other pins, $V_{IN}$ relative to $V_{SS}$ , $\overline{XRST}$ | –0.3 V to V <sub>REG27</sub> + 0.3 V                                      |
|                                             | DSG, CHG, ZVCHG                                                                          | -0.3 to BAT                                                               |
|                                             | FUSE                                                                                     | -0.3 to [BAT or PACK] (whichever is lower)                                |
|                                             | RBI, REG27                                                                               | -0.3 to 2.75V                                                             |
| Maximum VSS current, I <sub>SS</sub>        |                                                                                          | 50mA                                                                      |
| Ambient Temperature, T <sub>A</sub>         |                                                                                          | −20 to 110°C                                                              |
| Storage temperature range, T <sub>STG</sub> |                                                                                          | –65 to 150°C                                                              |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## RECOMMENDED OPERATING CONDITIONS

over operating free-air temperature range (unless otherwise noted)

|                        |                             | PIN                            | MIN              | NOM MAX              | UNIT |
|------------------------|-----------------------------|--------------------------------|------------------|----------------------|------|
|                        | Supply voltage              | PACK                           |                  | V <sub>BAT</sub> + 5 | V    |
|                        | Supply voltage              | BAT                            | 3.8              | V <sub>VC2</sub> + 5 | V    |
| V <sub>(STARTUP)</sub> | Minimum startup voltage     | Start up voltage at PACK       |                  | 5.2 5.5              | V    |
|                        |                             | VC!, BAT                       | V <sub>VC2</sub> | V <sub>VC2</sub> + 5 | V    |
|                        | Janua Valta na Dan na       | VC2                            | V <sub>VC3</sub> | V <sub>VC3</sub> + 5 | V    |
| V                      |                             | VC3                            | $V_{SRP}$        | V <sub>SRP</sub> + 5 | V    |
| V <sub>IN</sub>        | Input Voltage Range         | VCn - VC(n + 1), (n = 1, 2, 3) | 0                | 5                    | V    |
|                        |                             | PACK                           |                  | 18.75                | V    |
|                        |                             | SRP to SRN                     | -0.3             | 1                    | V    |
| C <sub>(REG27)</sub>   | External 2.7V REG capacitor |                                | 1                | _                    | μF   |
| T <sub>OPR</sub>       | Operating temperature       |                                | -20              | 85                   | °C   |

## **ESD CHARACTERISTICS**

 $T_A = 25$ °C,  $V_{BAT} = V_{PACK} = 3.8$ V to 18.75V (unless otherwise noted)

| PARAMETER |                                | TEST CONDITIONS       | MIN | TYP | MAX | UNIT |
|-----------|--------------------------------|-----------------------|-----|-----|-----|------|
| TCD.      | Electrostatic discharge, SMBD, | Contact discharge (1) |     |     | 12  | I/\/ |
| ESD       | SMBC, PRES                     | Air discharge         |     |     | 15  | ΚV   |

<sup>(1)</sup> This value is based on Texas Instruments evaluation module design and is application circuit dependent. Results may vary based on the end application design.

www.ti.com

# **ELECTRICAL CHARACTERISTICS**

Typical values stated where  $T_A = 25^{\circ}\text{C}$  and  $V_{BAT} = V_{PACK} = 10.8\text{V}$ , Min/Max values stated where  $T_A = -20^{\circ}\text{C}$  to 85°C and  $V_{BAT} = V_{PACK} = 3.8\text{V}$  to 18.75V over operating free-air temperature range (unless otherwise noted)

|                         | PARAMETER                                | TEST CONDITION <sup>(1)</sup>                                                                                 | MIN                                                                                                                                                     | TYP                    | MAX  | UNIT |
|-------------------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|------|
| General Pur             | pose I/O                                 |                                                                                                               |                                                                                                                                                         |                        |      |      |
| V <sub>IH</sub>         | High-level input voltage                 | SMBD, SMBC, PRES, TS1                                                                                         | 2                                                                                                                                                       |                        |      | V    |
| V <sub>IL</sub>         | Low-level input voltage                  | SMBD, SMBC, PRES, TS1                                                                                         |                                                                                                                                                         |                        | 0.8  | V    |
| V <sub>OH</sub>         | Output voltage high                      | SMBD, SMBC, PRES, TS1, I <sub>L</sub> = -0.5 mA                                                               | $\overline{\text{PRES}},  \text{TS1},  \text{I}_{\text{L}} = -0.5  \text{mA} \qquad \qquad \begin{array}{c} \text{V}_{\text{REG27}} \\ 0.5 \end{array}$ |                        |      |      |
| V                       | High level Fire enterit                  | $V_{BAT} = 3.8V$ to 9V, $C_L = 1nF$                                                                           | 3                                                                                                                                                       | V <sub>BAT</sub> - 0.3 | 8.6  | V    |
| V <sub>OH(FUSE)</sub>   | High level Fuse output                   | $V_{BAT} = 9V \text{ to } 18.75V, C_{L} = 1nF$                                                                | 7.5                                                                                                                                                     | 8                      | 9    |      |
| t <sub>R(FUSE)</sub>    | FUSE output rise time                    | $C_L = 1nF, V_{OH(FUSE)} = 0V \text{ to } 5V$                                                                 |                                                                                                                                                         |                        | 10   | μs   |
| I <sub>O(FUSE)</sub>    | FUSE output current                      | FUSE active                                                                                                   | -3                                                                                                                                                      |                        |      | mA   |
| Z <sub>O(FUSE)</sub>    | FUSE output impedance                    |                                                                                                               |                                                                                                                                                         | 2                      | 6    | ΚΩ   |
| V <sub>FUSE_DET</sub>   | FUSE Detect Input Voltage                |                                                                                                               | 0.8                                                                                                                                                     | 2                      | 3.2  | V    |
| V <sub>OL</sub>         | Low-level output voltage                 | SMBD, SMBC, PRES, TS1, I <sub>L</sub> = 7mA                                                                   |                                                                                                                                                         |                        | 0.4  | V    |
| C <sub>IN</sub>         | Input capacitance                        |                                                                                                               |                                                                                                                                                         | 5                      |      | pF   |
| I <sub>(VOUT)</sub>     | VOUT source currents                     | $V_O$ active, $V_O = V_{REG27} - 0.6V$                                                                        | -3                                                                                                                                                      |                        |      | mA   |
| I <sub>LKG(VOUT)</sub>  | VOUT leakage current                     | V <sub>O</sub> inactive                                                                                       | -0.2                                                                                                                                                    |                        | 0.2  | μΑ   |
| I <sub>LKG</sub>        | Input leakage current                    | SMBD, SMBC, PRES, TS1                                                                                         |                                                                                                                                                         |                        | 1    | μA   |
| R <sub>PD(SMBx)</sub>   | SMBD and SMBC,<br>Pull-Down resistor     | T <sub>A</sub> = -20°C to 100°C                                                                               | 600                                                                                                                                                     | 950                    | 1300 | ΚΩ   |
| R <sub>PAD</sub>        | Pad resistance                           | TS1                                                                                                           |                                                                                                                                                         | 87                     | 110  | Ω    |
| Supply Curr             | ent                                      |                                                                                                               |                                                                                                                                                         |                        |      |      |
| I <sub>cc</sub>         | Normal Mode                              | No memory write, No I/O activity                                                                              |                                                                                                                                                         | 1                      |      | mA   |
| I <sub>SLEEP</sub>      | Sleep Mode                               | CPU=HALT CHG=DSG=PCHG=OFF LDO ON but no load, No communication                                                |                                                                                                                                                         | 69                     |      | μΑ   |
| I <sub>SHUTDOWN</sub>   | Shutdown Mode                            | T <sub>A</sub> = -20°C to 110°C                                                                               |                                                                                                                                                         | 0.5                    | 1    | μΑ   |
| REG27 Pow               | er On Reset                              |                                                                                                               | •                                                                                                                                                       |                        |      |      |
| V <sub>REG27IT</sub> -  | Negative-going voltage input             | t, At REG27                                                                                                   | 2.22                                                                                                                                                    | 2.35                   | 2.34 | V    |
| V <sub>REG27IT+</sub>   | Positive-going voltage input             | , At REG27                                                                                                    | 2.25                                                                                                                                                    | 2.5                    | 2.6  | V    |
| RAM Backu               | p                                        |                                                                                                               | •                                                                                                                                                       |                        |      |      |
|                         | RBI data-retention input                 | $V_{RBI} > V_{(RBI)MIN}$ , $V_{REG27} < V_{REG27IT}$ ,<br>$T_A = 70^{\circ}C$ to 110°C                        |                                                                                                                                                         | 20                     | 1500 | ^    |
| I <sub>(RBI)</sub>      | current                                  | $V_{RBI} > V_{(RBI)MIN}$ , $V_{REG27} < V_{REG27IT}$ ,<br>$T_A = -20^{\circ}\text{C}$ to $70^{\circ}\text{C}$ |                                                                                                                                                         |                        | 500  | nA   |
| $V_{(RBI)}$             | RBI data-retention voltage (             | 2)                                                                                                            | 1                                                                                                                                                       |                        |      | V    |
| Internal LDC            | )                                        |                                                                                                               |                                                                                                                                                         |                        |      |      |
| $V_{REG}$               | Regulator output voltage                 | $I_{REG27} = 10 \text{mA}, T_A = -20 ^{\circ}\text{C} \text{ to } 85 ^{\circ}\text{C}$                        | 2.5                                                                                                                                                     | 2.7                    | 2.75 | V    |
|                         |                                          | PACK and BAT $\leq$ 4.5 V, T <sub>A</sub> = $-20^{\circ}$ C to 110°C                                          | 3                                                                                                                                                       |                        |      |      |
| I <sub>REG</sub>        | Regulator Output Current                 | 4.5 V < PACK and BAT ≤ 6.8 V                                                                                  | 10                                                                                                                                                      |                        |      | mA   |
| 'KEG                    | regulator Catput Carront                 | 6.8 V < PACK and BAT ≤ 18.75V,<br>T <sub>A</sub> = −20°C to 70°C                                              | 16                                                                                                                                                      |                        |      | 1101 |
| $\Delta V_{(REGTEMP)}$  | Regulator output change with temperature | I <sub>REG</sub> = 10mA, T <sub>A</sub> = -20°C to 85°C                                                       |                                                                                                                                                         | ±0. 5%                 |      |      |
| ΔV <sub>(REGLINE)</sub> | Line regulation                          | I <sub>REG</sub> = 10mA                                                                                       |                                                                                                                                                         | ±2                     | ±4   | mV   |
| $\Delta V_{(REGLOAD)}$  | Load regulation                          | I <sub>REG</sub> = 0.2 to 10mA                                                                                |                                                                                                                                                         | ±20                    | ±40  | mV   |
| I <sub>(REGMAX)</sub>   | Current limit                            |                                                                                                               | 25                                                                                                                                                      |                        | 50   | mA   |

<sup>(1)</sup> By default SMBus has internal pull-down.

<sup>(2)</sup> Specified by design. Not production tested.

# **ELECTRICAL CHARACTERISTICS (continued)**

Typical values stated where  $T_A = 25^{\circ}\text{C}$  and  $V_{BAT} = V_{PACK} = 10.8\text{V}$ , Min/Max values stated where  $T_A = -20^{\circ}\text{C}$  to 85°C and  $V_{BAT} = V_{PACK} = 3.8\text{V}$  to 18.75V over operating free-air temperature range (unless otherwise noted)

|                        | PARAMETER                                               | TEST CONDITION <sup>(1)</sup>                             | MIN      | TYP    | MAX                         | UNIT   |
|------------------------|---------------------------------------------------------|-----------------------------------------------------------|----------|--------|-----------------------------|--------|
| SRx Wake f             | rom Sleep                                               |                                                           | <u>'</u> |        |                             |        |
|                        |                                                         | V <sub>WAKE</sub> = 1.2mV                                 | 0.2      | 1.2    | 2                           |        |
| .,                     | Accuracy of V <sub>WAKE</sub>                           | V <sub>WAKE</sub> = 2.4mV                                 | 0.4      | 2.4    | 3.6                         | .,     |
| V <sub>WAKE_ACR</sub>  |                                                         | V <sub>WAKE</sub> = 5mV                                   | 2        | 5      | 6.8                         | mV     |
|                        |                                                         | V <sub>WAKE</sub> = 10mV                                  | 5.3      | 10     | 13                          |        |
| V <sub>WAKE_TCO</sub>  | Temperature drift of V <sub>WAKE</sub>                  | accuracy                                                  |          | 0.5    |                             | %/°C   |
| t <sub>WAKE</sub>      | Time from application of cur                            | rrent and wake of bq28300                                 |          | 0.2    | 1                           | ms     |
| Coulomb Co             | ounter                                                  |                                                           |          |        |                             |        |
|                        | Input voltage range                                     |                                                           | -0.20    |        | 0.25                        | V      |
|                        | Conversion time                                         | Single conversion                                         |          | 250    |                             | ms     |
|                        | Effective resolution                                    | Single conversion                                         | 15       |        |                             | Bits   |
|                        | Integral nonlinearity                                   | T <sub>A</sub> = -20 to 85°C                              |          | ±0.007 | ±0.034                      | %FSR   |
|                        | Offset error (3)                                        | T <sub>A</sub> = -20 to 85°C                              |          | 10     |                             | μV     |
|                        | Offset error drift                                      |                                                           |          | 0.3    | 0.5                         | μV/°C  |
|                        | Full-scale error (4)                                    |                                                           | -0.8%    | 0.2%   | 0.8%                        |        |
|                        | Full-scale error drift                                  |                                                           |          |        | 150                         | PPM/°C |
|                        | Effective input resistance                              |                                                           | 2.5      |        |                             | ΜΩ     |
| ADC                    |                                                         |                                                           | ·        |        |                             |        |
|                        | Input voltage range                                     |                                                           | -0.2     |        | 0.8 x<br>V <sub>REG27</sub> | >      |
|                        | Conversion time                                         |                                                           |          | 31.5   |                             | ms     |
|                        | Resolution (no missing code                             | es)                                                       | 16       |        |                             | Bits   |
|                        | Effective resolution                                    |                                                           |          | 15     |                             | Bits   |
|                        | Integral nonlinearity                                   | -0.1 V to 0.8 x V <sub>ref</sub>                          |          |        | ±0.020                      | %FSR   |
|                        | Offset error (5)                                        |                                                           |          | 70     | 160                         | μV     |
|                        | Offset error drift                                      |                                                           |          | 25     |                             | μV/°C  |
|                        | Full-scale error                                        | V <sub>IN</sub> = 1V                                      | -0.8%    | ±0.2%  | 0.4%                        |        |
|                        | Full –scale error drift                                 |                                                           |          |        | 150                         | PPM/°C |
|                        | Effective input resistance                              |                                                           | 8        |        |                             | ΜΩ     |
| External Ce            | II Balance Drive                                        |                                                           |          |        |                             |        |
|                        |                                                         | Cell balance ON for VC1, VCi - VCi + 4V, where I = 1 to 3 |          | 3.7    |                             |        |
| R <sub>BAL_drive</sub> | Internal pull-down resistance for external cell balance | Cell balance ON for VC2, VCi - VCi + 4V, where I = 1 to 3 |          | 1.75   |                             | kΩ     |
|                        |                                                         | Cell balance ON for VC3, VCi - VCi + 4V, where I = 1 to 3 |          | 0.85   |                             |        |
| Cell Voltage           | Monitor                                                 |                                                           |          |        |                             |        |
|                        | CELL Voltage                                            | T <sub>A</sub> = -10°C to 60°C                            |          | ±10    | ±20                         | mV     |
|                        | Measurement Accuracy                                    | $T_A = -20^{\circ}C \text{ to } 85^{\circ}C$              |          | ±10    | ±35                         | 1117   |

- (3) Post Calibration Performance
- (4) Uncalibrated performance. This gain error can be eliminated with external calibration.
- (5) Chanel to Chanel Offset



www.ti.com SLUSA36-MARCH 2010

# **ELECTRICAL CHARACTERISTICS (continued)**

Typical values stated where  $T_A = 25^{\circ}C$  and  $V_{BAT} = V_{PACK} = 10.8V$ , Min/Max values stated where  $T_A = -20^{\circ}C$  to 85°C and  $V_{BAT} = V_{PACK} = 10.8V$ , Min/Max values stated where  $T_A = -20^{\circ}C$  to 85°C and  $V_{BAT} = V_{PACK} = 10.8V$ , Min/Max values stated where  $T_A = -20^{\circ}C$  to 85°C and  $V_{BAT} = V_{PACK} = 10.8V$ , Min/Max values stated where  $T_A = -20^{\circ}C$  to 85°C and  $V_{BAT} = V_{PACK} = 10.8V$ , Min/Max values stated where  $T_A = -20^{\circ}C$  to 85°C and  $V_{BAT} = V_{PACK} = 10.8V$ , Min/Max values stated where  $T_A = -20^{\circ}C$  to 85°C and  $V_{BAT} = V_{PACK} = 10.8V$ , Min/Max values stated where  $T_A = -20^{\circ}C$  to 85°C and  $V_{BAT} = V_{PACK} = 10.8V$ , Min/Max values stated where  $T_A = -20^{\circ}C$  to 85°C and  $V_{BAT} = V_{PACK} = 10.8V$ , Min/Max values stated where  $T_A = -20^{\circ}C$  to 85°C and  $V_{BAT} = V_{PACK} = 10.8V$ , Min/Max values stated where  $T_A = -20^{\circ}C$  to 85°C and  $V_{BAT} = V_{PACK} = 10.8V$ , Min/Max values stated where  $T_A = -20^{\circ}C$  to 85°C and  $V_{BAT} = 0.8V$ , Min/Max values stated where  $T_A = -20^{\circ}C$  to 85°C and  $V_{BAT} = 0.8V$ . = V<sub>PACK</sub> = 3.8V to 18.75V over operating free-air temperature range (unless otherwise noted)

|                          | PARAMETER                                         | TEST CONDITION <sup>(1)</sup>                                                                                                                                        |                  | MIN   | TYP   | MAX    | UNIT |
|--------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------|-------|--------|------|
| Internal Tem             | perature Sensor                                   |                                                                                                                                                                      |                  |       |       |        |      |
| T <sub>INT</sub>         | Temperature sensor accura                         | су                                                                                                                                                                   |                  |       | ±3%   |        | °C   |
| Thermistor I             | Measurement Support                               |                                                                                                                                                                      |                  |       |       |        |      |
| R <sub>ERR</sub>         | Internal resistor drift                           |                                                                                                                                                                      |                  | ±230  |       | PPM/°C |      |
| R                        | Internal resistor                                 |                                                                                                                                                                      |                  |       | 18    | 20     | ΚΩ   |
| Internal The             | rmal Shutdown                                     |                                                                                                                                                                      | ·                |       |       |        | •    |
| T <sub>MAX</sub>         | Maximum REG27 temperat                            | ure <sup>(6)</sup>                                                                                                                                                   |                  | 125   |       | 175    | °C   |
| T <sub>RECOVER</sub>     | Recovery hysteresis tempe                         | rature (6)                                                                                                                                                           |                  |       | 10    |        | C    |
| Current Prot             | tection Thresholds                                |                                                                                                                                                                      |                  |       |       |        |      |
| V <sub>(OCD)</sub>       | OCD detection threshold vo                        | oltage range, typical                                                                                                                                                |                  | 50    |       | 200    | mV   |
| $\Delta V_{(OCDT)}$      | OCD detection threshold vo                        | oltage program step                                                                                                                                                  |                  |       | 10    |        | mV   |
| V <sub>(SCCT)</sub>      | SCC detection threshold vo                        | Itage range, typical                                                                                                                                                 |                  | -100  |       | -300   | mV   |
| $\Delta V_{(SCCT)}$      | SCC detection threshold vo                        | Itage program step                                                                                                                                                   |                  |       | -50   |        | mV   |
| V <sub>(SCDT)</sub>      | SCD detection threshold vo                        | Itage range, typical                                                                                                                                                 |                  | 100   |       | 450    | mV   |
| $\Delta V_{(SCDT)}$      | SCD detection threshold vo                        | Itage program step                                                                                                                                                   |                  |       | 50    |        | mV   |
| V <sub>(OFFSET)</sub>    | SCD, SCC, and OCD offset                          | t .                                                                                                                                                                  |                  | -10   |       | 10     | mV   |
| V <sub>(Scale_Err)</sub> | SCD, SCC, and OCD scale error                     |                                                                                                                                                                      |                  |       |       | 10%    |      |
|                          | tection Timing                                    |                                                                                                                                                                      |                  |       |       |        |      |
| t <sub>(OCDD)</sub>      | Overcurrent in discharge de                       | elay                                                                                                                                                                 |                  | 1     |       | 31     | ms   |
| t <sub>(OCDD_STEP)</sub> | OCDD Step options                                 |                                                                                                                                                                      |                  |       | 2     |        | ms   |
| t <sub>(SCDD)</sub>      | Short circuit in discharge de                     | Short circuit in discharge delay                                                                                                                                     |                  |       |       | 1830   | μs   |
| t <sub>(SCDD_STEP)</sub> | SCDD Step options                                 |                                                                                                                                                                      |                  |       | 122   |        | μs   |
| t <sub>(SCCD)</sub>      | Short circuit in charge delay                     | /                                                                                                                                                                    |                  | 0     |       | 915    | μs   |
| t <sub>(SCCD_STEP)</sub> | SCCD Step options                                 |                                                                                                                                                                      |                  |       | 61    |        | μs   |
| t <sub>(DETECT)</sub>    | Current fault detect time                         | V <sub>SRP-SRN</sub> = V <sub>THRESH</sub> + 12.5mV,<br>T <sub>A</sub> = -20°C to 85°C                                                                               |                  |       | 35    | 160    | μs   |
| t <sub>ACC</sub>         | Overcurrent and short circuit delay time accuracy | Accuracy of typical delay time with no WDI                                                                                                                           | l input          | -50%  |       | 50%    |      |
| P-Ch FET Dr              | rive                                              |                                                                                                                                                                      |                  |       |       |        |      |
|                          | Output voltage, charge                            | $ \begin{array}{c} V_{O(FETONDSG)} = V_{(BAT)} \cdot V_{(DSG)}, \\ R_{GS} = 1M\Omega, T_A = -20 \text{ to } 110^{\circ}\text{C}, \\ BAT = 15V \ ^{(7)} \end{array} $ |                  | 9     | 11.25 | 13.5   | V    |
| V <sub>O(FETON)</sub>    | and discharge FETs on                             |                                                                                                                                                                      | 9                | 11.25 | 13.5  | ٧      |      |
| V                        | Output voltage, charge                            | $V_{O(FETOFFDSG)} = V_{(BAT)} - V_{(DSG)},$<br>$T_A = -20^{\circ}\text{C to } 110^{\circ}\text{C}, \text{ BAT} = 12\text{V}$                                         |                  |       |       | 0.2    | ٧    |
| V <sub>O(FETOFF)</sub>   | and discharge FETs off                            | $V_{O(FETOFFCHG)} = V_{(PACK)} \cdot V_{(CHG)},$ $T_A = -20$ °C to 110°C, PACK = 12V                                                                                 |                  |       |       | 0.2    | >    |
|                          | Dies time                                         | C 4700 pF                                                                                                                                                            | VDSG: 10% to 90% |       | 40    | 200    |      |
| t <sub>r</sub>           | Rise time                                         | C <sub>L</sub> = 4700 pF                                                                                                                                             | VCHG: 10% to 90% |       | 40    | 200    |      |
|                          | E-II dina                                         | 0 4700 - 5                                                                                                                                                           | VDSG: 90% to 10% |       | 40    | 200    | μs   |
| t <sub>f</sub>           | Fall time                                         | C <sub>L</sub> = 4700 pF                                                                                                                                             | VCHG: 90% to 10% | 40 20 |       |        |      |

<sup>(6)</sup> Specified by Design. Not production tested.
(7) For a V<sub>BAT</sub> or V<sub>PACK</sub> input range of 3.8V to 18.75V, MIN V<sub>O(FETON)</sub> voltage is 9V or V(BAT) - 1V, whichever is less.

# **ELECTRICAL CHARACTERISTICS (continued)**

Typical values stated where  $T_A = 25^{\circ}\text{C}$  and  $V_{BAT} = V_{PACK} = 10.8\text{V}$ , Min/Max values stated where  $T_A = -20^{\circ}\text{C}$  to 85°C and  $V_{BAT} = V_{PACK} = 3.8\text{V}$  to 18.75V over operating free-air temperature range (unless otherwise noted)

|                          | PARAMETER                                                                                                | TEST CONDITION <sup>(1)</sup>                                |                                 | MIN  | TYP   | MAX                    | UNIT |
|--------------------------|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|---------------------------------|------|-------|------------------------|------|
| Pre-Charge/              | ZVCHG FET Drive                                                                                          |                                                              | <u> </u>                        |      |       |                        |      |
| V <sub>(PreCHGON)</sub>  | V <sub>O(PreCHGON)</sub> = V <sub>(PACK)</sub> - V <sub>(ZVCHG)</sub> , pre-charge FET on <sup>(8)</sup> | $R_{GS} = 1M\Omega$ , $T_A = -20$ to 110°C                   |                                 | 9    | 11.25 | 13.5                   | V    |
| V <sub>(PreCHGOFF)</sub> | Output voltage, pre-charge FET off <sup>(8)</sup>                                                        | $R_{GS} = 1M\Omega$ , $T_A = -20^{\circ}C$ to $110^{\circ}C$ |                                 |      |       | V <sub>BAT</sub> - 0.5 | V    |
| t <sub>r</sub>           | Rise time                                                                                                | $C_L$ = 4700 pF,<br>$R_G$ = 5.1K $\Omega$                    | V <sub>ZVCHG</sub> : 10% to 90% |      | 80    | 200                    | μs   |
| t <sub>f</sub>           | Fall time                                                                                                | $C_L$ = 4700 pF,<br>$R_G$ = 5.1K $\Omega$                    | V <sub>ZVCHG</sub> : 90% to 10% |      | 1.7   |                        | ms   |
| SMBµs                    |                                                                                                          |                                                              |                                 |      |       |                        |      |
| f <sub>SMB</sub>         | SMBus operating frequency                                                                                | Slave mode, SMBC 50% duty cycle                              |                                 | 10   |       | 100                    | KHz  |
| f <sub>MAS</sub>         | SMBus master clock frequency                                                                             | Master mode, no clock low slave extend                       |                                 | 51.2 |       | KHz                    |      |
| t <sub>BUF</sub>         | Bus free time between start                                                                              | and stop                                                     |                                 | 4.7  |       |                        | μs   |
| t <sub>HD:STA</sub>      | Hold time after (repeated) s                                                                             | tart                                                         |                                 | 4    |       |                        | μs   |
| t <sub>SU:STA</sub>      | Repeated start setup time                                                                                |                                                              |                                 | 4.7  |       |                        | μs   |
| t <sub>SU:STO</sub>      | Stop setup time                                                                                          |                                                              |                                 | 4    |       |                        | μs   |
| •                        | Data hold time                                                                                           | Receive mode                                                 |                                 | 0    |       |                        | no   |
| t <sub>HD:DAT</sub>      | Data floid time                                                                                          | Transmit mode                                                |                                 | 300  |       |                        | ns   |
| t <sub>SU:DAT</sub>      | Data setup time                                                                                          |                                                              |                                 | 250  |       |                        | ns   |
| t <sub>TIMEOUT</sub>     | Error signal/detect                                                                                      | See <sup>(9)</sup>                                           |                                 | 25   |       | 35                     | ms   |
| t <sub>LOW</sub>         | Clock low period                                                                                         |                                                              |                                 | 4.7  |       |                        | μs   |
| t <sub>HIGH</sub>        | Clock high period                                                                                        | See (10)                                                     |                                 | 4    |       | 50                     | μs   |
| t <sub>LOW:SEXT</sub>    | Cumulative clock low slave extend time                                                                   | See (11)                                                     |                                 |      |       | 25                     | ms   |
| t <sub>LOW:MEXT</sub>    | Cumulative clock low master extend time                                                                  | See (12)                                                     |                                 |      |       | 10                     | ms   |
| t <sub>f</sub>           | Clock/data fall time                                                                                     | See (13)                                                     |                                 |      |       | 300                    | ns   |
| t <sub>r</sub>           | Clock/data rise time                                                                                     | See (14)                                                     |                                 |      |       | 1000                   | ns   |

- (8) For a V<sub>BAT</sub> or V<sub>PACK</sub> input range of 3.8V to 18.75V, MIN V<sub>O(FETON)</sub> voltage is 9V or V(BAT) 1V, whichever is less.
- (9) The bq28300 times out when any clock low exceeds t<sub>TIMEOUT</sub>
- (10) t<sub>HIGH:MAX</sub>, is the minimum bus idle time. SMBC = SMBD = 1 for t > 50 μs, causes reset of any transaction involving bq28300 that is in progress.
- (11) t<sub>LOW:SEXT</sub> is the cumulative time a slave device is allowed to extend the clock cycles in one message from initial start to the stop.
- (12) t<sub>LOW:MEXT</sub> is the cumulative time a master device is allowed to extend the clock cycles in one message from initial start to the stop.
- (13) Rise time  $t_r = V_{ILMAX} 0.15$ ) to  $(V_{IHMIN} + 0.15)$ .
- (14) Fall time  $t_f = 0.9V_{DD}$  to  $(V_{ILMAX} 0.15)$ .

Texas Instruments



Texas Instruments







www.ti.com SLUSA36 – MARCH 2010

#### **TIMING CIRCUITS**



Figure 1. Timing Conditions

#### **GENERAL OVERVIEW**

The bq28300 has a flexible architecture that allows development of numerous battery-management solutions. The device is a fully integrated battery manager as shown in the functional block diagram, and performs necessary calculations and control for a fully functional battery management system. The device provides flexible user specific settings which are stored in single-write non-volatile memory

The bq28300 determines battery capacity by monitoring the amount of charge input or removal from 2 or 3 cell Li-lon rechargeable batteries via a small value series sense resistor. The device then controls and reports the battery status using corrections for environmental and operating conditions. Additional control and monitoring is implemented for individual cell voltages, temperature, and current.

#### **FEATURE SET**

## **Safety Features**

The bq28300 supports a wide range of battery and system protection features that can be configured. The primary safety features include:

- Cell over/undervoltage protection
- · Overcurrent during charge and discharge
- Short Circuit
- Overtemperature during charge and discharge
- Device watchdog timer

The secondary safety features used to indicate more serious faults which can be used to control FET state or blow an in-line fuse to permanently disable the battery pack include:

- Safety overvoltage
- Safety undervoltage
- Safety overcurrent in charge and discharge
- Safety overtemperature in charge and discharge
- Charge, pre-charge, and discharge FET fault
- Cell imbalance detection
- Internal AFE register and communications fault

#### **Charge Control**

The bq28300 charge control features include:

- Reporting charging current needed for constant current charging and charging voltage needed for constant voltage charging to a smart charger using SMBµs communications.
- Supports pre-charging/0-volt charging.
- Support fast charging.
- Supports charge inhibit and charge suspend if battery pack temperature is out of temperature range
- Reports charging fault and also indicate charge status via charge and discharge alarms.

## **Gas Gauging**

The device uses advanced CEDV (Compensated End-of-Discharge Voltage) technology to measure and calculate the available charge capacity in battery cells under system use and environmental conditions. The device accumulates a measure of charge and discharge currents, then compensates the charge current measurement for temperature and the state-of-charge of the battery. The bq28300 further estimates battery self-discharge, adjusts the self-discharge estimation for temperature, and then updates internal status registers. These internal registers and made available to system host via the 2-wire SMBµs.

The general-purpose SRAM where the gas gauging registers are kept and updated, can be powered by the RBI pin of the bq28300 if power is lost. Typically, a 0.1µF capacitor provides the necessary voltage to the SRAM array during inadvertent momentary power loss.

See the bq28300 technical reference guide for further details.

# 6.4 Lifetime Data Logging

The bq28300 maintains the highest temperature value from the last bq28300 reset.

#### **Power Modes**

The bq28300 supports 3 different power modes to reduce power consumption:

• In Normal Mode, the device performs measurements, calculations, protection decisions, and data updates in 1 second intervals. Between these intervals, the device is in a reduced power stage.

Submit Documentation Feedback

Copyright © 2010, Texas Instruments Incorporated



In Sleep Mode, the bq28300 performs measurements, calculations, protection decisions and data updates in longer intervals. Between these intervals, the device is in a reduced power stage.

- A wake function operates so that an exit from Sleep mode occurs when current flow, detection of failure, or SMBµs activity detected.
- In Shutdown Mode the bg28300 is completely disabled by turning off all FETs and powering down the bq28300. If power is lost during this time, the bq28300 will power-up with initial User Settings provided during the Commit writing process.

# User Settings and Program Execution

The bg28300 user configuration and calibration settings are developed and stored in bg28300 non-volatile memory during the User Setting Commit process. This memory can only be written to in a single instance and is non-erasable. All program execution is then performed using the bg28300 Instruction memory and the fixed user setting memory. During operation, dynamic operational parameters are stored in the bg28300 RAM and these values will be lost if power is removed except. A Permanent Fail condition is retained in non-volatile memory and is not affected by power loss or reset.

#### CONFIGURATION

#### **Oscillator Function**

The bg28300 fully integrates the system oscillator; therefore, no external components are required for this feature.

# **System Present Operation**

The device checks the PRES pin periodically. If the PRES pin input is pulled to ground by external system, the bg28300 detects this event as the presence of the system.

#### 2 or 3 Cell Configuration

The bg28300 can support either 2 or 3 cell battery pack configurations. In a 2-cell configuration, VC1 is shorted to VC2

#### **Cell Balancing Configuration**

If cell balancing is required, the bg28300 cell balance control allows a weak, internal pull-down for each VCx pin. The purpose of this weak pull-down is to enable an external FET for current bypass. Series resistors placed between the input VCx pins and the positive battery cell terminals control the VGS of the external FET. (Further details are provided in the APPLICATION INFORMATION section of this document)

#### **BATTERY PARAMETER MEASUREMENTS**

The bq28300 uses an integrating delta-sigma analog-to-digital converter (ADC) for current measurement, and a second delta-sigma ADC for individual cell voltage, battery voltage, and temperature measurements. The individual cell voltages, Voltage, Current, AverageCurrent, and Temperature are updated in 1 second intervals during normal operation.

#### **Charge and Discharge Counting**

The integrating ADC measures the charge and discharge flow of the battery by monitoring a small-value sense resistor between the SRP and SRN pins. The bg28300 integrating ADC measures bipolar signals across the SRP and SRN pins from -0.20V to 0.25V induced by current through the sense resistor (typically 5 m $\Omega$  to 20 m $\Omega$ ). Charge activity is detected when  $V_{SR} = V_{SRP} - V_{SRN}$  is positive and discharge activity when  $V_{SR} = V_{SRP}$ V<sub>SRN</sub> is negative. The bq28300 continuously integrates the signal over time, using an internal counter and updates RemainingCapacity with the charge or discharge amount every second.

#### Voltage

While monitoring the SRP and SRN pins for charge and discharge currents, the bq28300 monitors the individual series cell voltages. The internal bq28300 ADC then measures the voltage, scales, applies offsets, and calibrates it appropriately.

Product Folder Link(s): bq28300



**NOTE:** For accurate differential voltage sensing, the VSS ground should be connected directly to the most negative terminal of the battery stack, not to the positive side of the sense resistor. This minimizes the voltage drop across the PCB trace.

#### Voltage Calibration and Accuracy

The bq28300 is calibrated for voltage prior to shipping from TI. The bq28300 voltage measurement signal chain (ADC, high voltage translation, circuit interconnect) will be calibrated for each cell. The external filter resistors, connected from each cell to the VCx input of the bq3060, are required to be  $1k\Omega$ . If different voltage accuracy is desired, customer voltage calibration is required prior to the Commit process.

#### Current

The bq28300 uses the SRP and SRN inputs to measure and calculate the battery charge and discharge current using a 5 m $\Omega$  to 20 m $\Omega$  typical sense resistor.

# **Temperature**

The bq28300 has an internal temperature sensor and input pin for an external temperature sensor. The bq28300 can be configured to use either the internal or external temperature sensor. Default setting for the bq28300 is for a Semitec 103AT thermistor as input to the TS1 pin. Reporting of measured temperature is available by way of the SBS Temperature command.

SLUSA36-MARCH 2010



# **COMMUNICATIONS**

The bq28300 uses SMBus v1.1 in Slave Mode per the SBS specification.

# **SBS Commands**

**Table 1. SBS COMMANDS** 

| SBS<br>Command | Mode | Name                  | Format | Min Value | Max Value | Default<br>Value | Unit            |
|----------------|------|-----------------------|--------|-----------|-----------|------------------|-----------------|
| 0x00           | R/W  | ManufacturerAccess    | H2     | 0x0000    | 0xffff    | -                |                 |
| 0x03           | R/W  | BatteryMode           | H2     | 0x0000    | 0xe383    | -                |                 |
| 0x08           | R    | Temperature           | U2     | 0         | 65535     | -                | 0.1degK         |
| 0x09           | R    | Voltage               | U2     | 0         | 65535     | -                | mV              |
| 0x0a           | R    | Current               | 12     | -32768    | 32767     | -                | mA              |
| 0x0b           | R    | AverageCurrent        | 12     | -32768    | 32767     | -                | mA              |
| 0x0d           | R    | RelativeStateOfCharge | U1     | 0         | 100       | -                | %               |
| 0x0f           | R/W  | RemainingCapacity     | U2     | 0         | 65535     | -                | mAh or<br>10mWh |
| 0x10           | R    | FullChargeCapacity    | U2     | 0         | 65535     | 7200             | mAh             |
| 0x14           | R    | ChargingCurrent       | U2     | 0         | 65534     | 2500             | mA              |
| 0x15           | R    | ChargingVoltage       | U2     | 0         | 65534     | 12600            | mV              |
| 0x16           | R    | BatteryStatus         | U2     | 0x0000    | 0xdbff    | -                |                 |
| 0x17           | R/W  | CycleCount            | U2     | 0         | 65535     | 0                |                 |
| 0x18           | R/W  | DesignCapacity        | U2     | 0         | 65535     | 7200             | mAh             |
| 0x19           | R/W  | DesignVoltage         | U2     | 0         | 65535     | 10800            | mV              |
| 0x1a           | R/W  | SpecificationInfo     | H2     | 0x0000    | 0xffff    | 0x0031           |                 |
| 0x1b           | R/W  | ManufactureDate       | U2     | -         | -         | 0                | ASCII           |
| 0x1c           | R/W  | SerialNumber          | H2     | 0x0000    | 0xffff    | 0x0001           |                 |
| 0x20           | R/W  | ManufacturerName      | S12    | -         | -         | Texas Inst.      | ASCII           |
| 0x21           | R/W  | DeviceName            | S8     | -         | -         | bq28300          | ASCII           |
| 0x22           | R/W  | DeviceChemistry       | S5     | -         | -         | LION             | ASCII           |
| 0x23           | R/W  | ManufacturerData      | S9     | -         | -         | -                | ASCII           |
| 0x3d           | R    | CellVoltage3          | U2     | 0         | 65535     | -                | mV              |
| 0x3e           | R    | CellVoltage2          | U2     | 0         | 65535     | -                | mV              |
| 0x3f           | R    | CellVoltage1          | U2     | 0         | 65535     | -                | mV              |

#### APPLICATION INFORMATION

# **Run Time to Empty**

To predict how much run time the battery pack can supply to host system, a "Run Time To Empty" value can be calculated.

The SBS host system will need to read, store, and update the following values during a discharging period and average them over a user determined period of time:

- DSG bit of BatteryStatus register (ensure in discharge mode)
- AverageCurrent (mA)
  - Positive value = charge current
  - Negative value = discharge current
  - One minute rolling average of current the user may wish to accumulate this time and average for larger granularity)
- RemainingCapacity (mAh)

#### Then calculating:

RunTimeToEmpty = RemainingCapacity(avg mAh) ÷ AverageCurrent(avg mA) (the result will be In hours, the user may wish to take result above and divide by 60 for minutes)

#### Charging Time to Full

To predict how much charging time before the battery pack will be fully charged, a "Run Time To Full" value can be calculated.

The SBS host system will need to read, store, and update the following values during a charging period and average them over a user determined period of time:

- DSG bit of BatteryStatus register (specify in charge mode)
- AverageCurrent (mA)
  - Positive value = charge current
  - Negative value = discharge current
  - One minute rolling average of current the user may wish to accumulate this time and average for larger granularity)
- RemainingCapacity (mAh)

#### Then calculating:

RunTimeToFull = [FullChargeCapacity(avg mAh) - RemainingCapacity(avg mAh)] ÷ AverageCurrent(avg mA)

#### **Remaining Capacity Alert**

To provide enough time for action to be taken when battery is below a pre-determined capacity, the user may wish to implement in SMBµs host system a remaining capacity alarm alert. To do this, a SMBµs read of the *RemainingCapacity* value should be completed then compared by the SMBµs host to a user selected value. If the read *RemainingCapacity* value is < the users Remaining Capacity then the host system should instruct battery user of what action is needed.

## **Remaining Time Alert**

Similar to the Remaining Capacity Notification, system operation may desire an alarm notification based on time rather than remaining capacity. To do this, a determination of the *EndTimeToEmpty* (as discussed below) and compared by SMB host to a user selected remaining time limit value. If the *RemainingTimeLimit* value is < *EndTimeToEmpty*, then the host system should instruct battery user of the action to be taken.



www.ti.com SLUSA36 – MARCH 2010

# **Cell Balancing**

The need for cell balancing comes from the fact which cell-to-cell differences in self-discharge, capacity, and impedance can lead to different charge states among the cells. However, the charger terminates the charge based on the summed voltage only, which may leave some cells undercharged and others overcharged. To remedy this imbalance and to achieve the goal of having all cells reaching 100% state-of-charge at charge termination, it is necessary to reduce the charge added to the overcharged cells by creating a current bypass during charging.

Cell balancing in the bq28300 is accomplished by connecting an external parallel bypass load to each cell and enabling the bypass load depending on each individual cell's charge state. The bypass load is typically formed by a P-ch MOSFET and a resistor. The series resistors that connect the cell tabs to VC1~VC3 pins of the bq28300 are required to be 1KΩ. The bq28300 balances the cells during charge by discharging those cells above the threshold set in *Cell Balance Threshold*, if the maximum difference in cell voltages exceeds the value programmed in *Cell Balance Min*. During cell balancing, the bq28300 measures the cell voltages at an interval set in *Cell Balance Interval*. On the basis of the cell voltages, the bq28300 either selects the appropriate cell to discharge or adjusts the cell balance threshold up by the value programmed in *Cell Balance Window* when all cells exceed the cell balance threshold or the highest cell exceeds the cell balance threshold by the cell balance window.

Cell balancing only occurs when charging current is detected and the cell balance threshold is reset to the value in *Cell Balance Threshold* at the start of every charge cycle. The threshold is only adjusted once during any balance interval.



Figure 2. Cell Balance

The bq28300 supports cell balancing using external MOSFET as illustrated in Figure 3.

Figure 3 shows an example of a cell-balancing circuit for a 3-cell application. In this circuit, Q1, Q2, and Q3 are the external MOSFETs, specifically, Si1023 P-channel MOSFETs. This FET was chosen because of its low gate-to-source threshold voltage.





**NOTE:** Q1, Q2, and Q3 are Si1023 type P-ch FETs

A. Q1, Q2, and Q3 are Si1023 type P-ch FETs.

Figure 3. Cell Balancing Circuit

# **Layout Recommendations**

For an accurate differential voltage sensing, the VSS ground should be connected directly to the most negative terminal of the battery stack, not to the positive side of the sense resistor. This minimizes the voltage drop across the PCB trace.

www.ti.com SLUSA36-MARCH 2010



Figure 4. Application Schematic



#### PACKAGE OPTION ADDENDUM

www.ti.com 27-Mar-2010

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins I | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|--------|----------------|-------------------------|------------------|------------------------------|
| BQ28300PW        | PREVIEW               | TSSOP           | PW                 | 20     | 70             | TBD                     | Call TI          | Call TI                      |
| BQ28300PWR       | PREVIEW               | TSSOP           | PW                 | 20     | 2000           | TBD                     | Call TI          | Call TI                      |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PW (R-PDSO-G\*\*)

## 14 PINS SHOWN

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications                 |                                   |
|-----------------------------|------------------------|------------------------------|-----------------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio                        | www.ti.com/audio                  |
| Data Converters             | dataconverter.ti.com   | Automotive                   | www.ti.com/automotive             |
| DLP® Products               | www.dlp.com            | Communications and Telecom   | www.ti.com/communications         |
| DSP                         | <u>dsp.ti.com</u>      | Computers and<br>Peripherals | www.ti.com/computers              |
| Clocks and Timers           | www.ti.com/clocks      | Consumer Electronics         | www.ti.com/consumer-apps          |
| Interface                   | interface.ti.com       | Energy                       | www.ti.com/energy                 |
| Logic                       | logic.ti.com           | Industrial                   | www.ti.com/industrial             |
| Power Mgmt                  | power.ti.com           | Medical                      | www.ti.com/medical                |
| Microcontrollers            | microcontroller.ti.com | Security                     | www.ti.com/security               |
| RFID                        | www.ti-rfid.com        | Space, Avionics & Defense    | www.ti.com/space-avionics-defense |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Video and Imaging            | www.ti.com/video                  |
|                             |                        | Wireless                     | www.ti.com/wireless-apps          |