

## PCA9629 Fm+ I<sup>2</sup>C-bus stepper motor controller Rev. 1 – 29 February 2012

**Product data sheet** 

## 1. General description

The PCA9629 is an I<sup>2</sup>C-bus controlled low-power CMOS device that provides all the logic and control required to drive a four phase stepper motor. PCA9629 is intended to be used with external high current drivers to drive the motor coils. The PCA9629 supports three stepper motor drive formats: one-phase (wave drive), two-phase, and half-step. In addition, when used as inputs, four General Purpose Input/Outputs (GPIOs) allow sensing of logic level output from optical interrupter modules and generate active LOW interrupt signal on the INT pin of PCA9629. This is a useful feature in sensing home position of motor shaft or reference for step pulses. Upon interrupt, the PCA9629 can be programmed to automatically stop the motor or reverse the direction of rotation of motor.

Output wave train is programmable using control registers. The control registers are programmed via the I<sup>2</sup>C-bus. Features built into the PCA9629 provide highly flexible control of stepper motor, off-load bus master/micro and significantly reduce I<sup>2</sup>C-bus traffic. These include control of step size, number of steps per single command, number of full rotations and direction of rotation. A ramp-up on start and/or ramp-down on stop is also provided.

The PCA9629 is available in a 16-pin TSSOP package and is specified over the -40 °C to +85 °C industrial temperature range.

## 2. Features and benefits

- Generate motor coil drive phase sequence signals with four outputs for use with external high current drivers to off-load CPU
- Four balanced push-pull type outputs capable of sinking 25 mA or sourcing 25 mA for glueless connection to external high current drivers needed to drive motor coils
  - Up to 1000 pF loads with 100 ns rise and fall times
- Built-in oscillator requires no external components
- Stepper motor drive control logic
- One-phase (wave drive), two-phase, and half-step drive format logic level outputs
- Programmable step rate: 344.8 kpps to 0.3 pps with ±5 % accuracy
- Programmable ramp-up on start and ramp-down to stop
- Programmable steps and rotation control
- Sensor enabled drive control: linked to interrupt from I/O pins
- Direction control of motor shaft
- Selectable active hold, power off or released states for motor shaft



- Four general purpose I/Os:
  - Configured to sense logic level outputs from optical interrupter photo transistor circuit
  - Configured as outputs to drive (source/sink) LEDs or other loads up to 25 mA
  - Programmable interrupt Mask Control for input pins
- 4.5 V to 5.5 V operation
- 1 MHz Fast-mode Plus (Fm+) I<sup>2</sup>C-bus serial interface with 30 mA high drive capability on SDA output for driving high capacitive buses
- Compliant with I<sup>2</sup>C-bus Standard-mode (100 kHz) and Fast-mode (400 kHz) speeds
- Active LOW open-drain interrupt output
- Active LOW reset (RESET) input pin resets device to power-up default state: can be used to recover from bus stuck condition
- Programmable watchdog timer
- All Call address allows programming of more than one device at the same time with the same parameters
- 16 programmable slave addresses using two address pins
- -40 °C to +85 °C operation
- ESD protection exceeds 2000 V HBM per JESD22-A114 and 1000 V CDM per JESD22C101
- Latch-up testing is done to JEDEC Standard JESD78 which exceeds 100 mA
- Package offered: TSSOP16

## 3. Applications

- Amusement machines
- Gaming and slot machines
- Consumer home appliances or toys
- Industrial automation
- HVAC and building climate control systems
- Robotics

## 4. Ordering information

#### Table 1. Ordering information

| Type number | Package | Package                                                                   |          |  |  |  |  |  |  |  |
|-------------|---------|---------------------------------------------------------------------------|----------|--|--|--|--|--|--|--|
|             | Name    | Description                                                               | Version  |  |  |  |  |  |  |  |
| PCA9629PW   | TSSOP16 | plastic thin shrink small outline package; 16 leads;<br>body width 4.4 mm | SOT403-1 |  |  |  |  |  |  |  |

## 4.1 Ordering options

#### Table 2.Ordering options

| Type number | Topside mark | Temperature range                                  |
|-------------|--------------|----------------------------------------------------|
| PCA9629PW   | PCA9629      | $T_{amb} = -40 \ ^{\circ}C \ to \ +85 \ ^{\circ}C$ |

2 of 51

# PCA9629

## Fm+ I<sup>2</sup>C-bus stepper motor controller

## 5. Block diagram



#### **Pinning information** 6.

## 6.1 Pinning



## 6.2 Pin description

| Table 3. | Pin des | scription    |                                                       |
|----------|---------|--------------|-------------------------------------------------------|
| Symbol   | Pin     | Туре         | Description                                           |
| P0       | 1       | I/O          | input/output 0 (output is 25 mA push-pull)            |
| P1       | 2       | I/O          | input/output 1 (output is 25 mA push-pull)            |
| P2       | 3       | I/O          | input/output 2 (output is 25 mA push-pull)            |
| P3       | 4       | I/O          | input/output 3 (output is 25 mA push-pull)            |
| AD0      | 5       | I            | address input 0                                       |
| AD1      | 6       | I            | address input 1                                       |
| RESET    | 7       | I            | active LOW reset input with 1 $\mu$ s filter          |
| $V_{SS}$ | 8       | ground       | supply ground                                         |
| OUT3     | 9       | 0            | control 25 mA push-pull output 3                      |
| OUT2     | 10      | 0            | control 25 mA push-pull output 2                      |
| OUT1     | 11      | 0            | control 25 mA push-pull output 1                      |
| OUT0     | 12      | 0            | control 25 mA push-pull output 0                      |
| INT      | 13      | 0            | active LOW interrupt output; open-drain               |
| SCL      | 14      | I            | serial clock line                                     |
| SDA      | 15      | I/O          | serial data line; open-drain capable of sinking 30 mA |
| $V_{DD}$ | 16      | power supply | supply voltage                                        |

PCA9629 **Product data sheet** 

# PCA9629

## 7. Functional description

Refer to Figure 1 "PCA9629 block diagram".

## 7.1 Device address

Following a START condition, the bus master must send the target slave address followed by a read or write operation. The slave address of the PCA9629 is shown in Figure 3. Slave address pins AD1 and AD0 choose one of 16 slave addresses. To conserve power, no internal pull-up resistors are incorporated on AD1 and AD0. Table 4 shows all 16 slave addresses by connecting the AD0 and AD1 to V<sub>DD</sub>, V<sub>SS</sub>, SCL or SDA.



The last bit of the first byte defines the reading from or writing to the PCA9629. When set to logic 1 a read is selected, while logic 0 selects a write operation.

| AD1 AD0  |          |            | e family l<br>ss bits | high-order | Varial | Address |    |            |     |
|----------|----------|------------|-----------------------|------------|--------|---------|----|------------|-----|
|          |          | <b>A</b> 6 | A5                    | A4         | A3     | A2      | A1 | <b>A</b> 0 |     |
| $V_{SS}$ | $V_{SS}$ | 0          | 1                     | 0          | 0      | 0       | 0  | 0          | 40h |
| $V_{SS}$ | $V_{DD}$ | 0          | 1                     | 0          | 0      | 0       | 0  | 1          | 42h |
| $V_{DD}$ | $V_{SS}$ | 0          | 1                     | 0          | 0      | 0       | 1  | 0          | 44h |
| $V_{DD}$ | $V_{DD}$ | 0          | 1                     | 0          | 0      | 0       | 1  | 1          | 46h |
| $V_{SS}$ | SCL      | 0          | 1                     | 0          | 0      | 1       | 0  | 0          | 48h |
| $V_{SS}$ | SDA      | 0          | 1                     | 0          | 0      | 1       | 0  | 1          | 4Ah |
| $V_{DD}$ | SCL      | 0          | 1                     | 0          | 0      | 1       | 1  | 0          | 4Ch |
| $V_{DD}$ | SDA      | 0          | 1                     | 0          | 0      | 1       | 1  | 1          | 4Eh |
| SCL      | $V_{SS}$ | 0          | 1                     | 0          | 1      | 0       | 0  | 0          | 50h |
| SDA      | $V_{SS}$ | 0          | 1                     | 0          | 1      | 0       | 0  | 1          | 52h |
| SCL      | $V_{DD}$ | 0          | 1                     | 0          | 1      | 0       | 1  | 0          | 54h |
| SDA      | $V_{DD}$ | 0          | 1                     | 0          | 1      | 0       | 1  | 1          | 56h |
| SCL      | SCL      | 0          | 1                     | 0          | 1      | 1       | 0  | 0          | 58h |
| SCL      | SDA      | 0          | 1                     | 0          | 1      | 1       | 0  | 1          | 5Ah |
| SDA      | SCL      | 0          | 1                     | 0          | 1      | 1       | 1  | 0          | 5Ch |
| SDA      | SDA      | 0          | 1                     | 0          | 1      | 1       | 1  | 1          | 5Eh |

#### Table 4. PCA9629 address map

## 7.2 Command register

Following the successful acknowledgement of the slave address and a write bit, the bus master sends a byte to the PCA9629. This byte is stored in the Command register.



At power-up, the Command register defaults to 80h, with the AI bit set to '1' and the lowest seven bits set to '0'. The lowest six bits are used as a pointer to determine which register will be accessed. Only a command register code with the six least significant bits equal to the 39 allowable values as defined in <u>Table 5 "Register summary"</u> are acknowledged. Reserved or undefined command codes are not acknowledged.

The most significant bit of the Command register is for Auto-Increment. If the Auto-Increment flag is set, the six low-order bits of the Control register are automatically incremented after a read or write. This allows the user to program the registers sequentially. The contents of these bits will roll over to '00 0000' after the last register (address = 26h) is accessed. Only the six least significant bits are affected by the Al flag. Unused bits must be programmed with zeroes.

| Table 5.           | кед | Ister | sum | mary |    |    |               |            |                                         |
|--------------------|-----|-------|-----|------|----|----|---------------|------------|-----------------------------------------|
| Register<br>number | D5  | D4    | D3  | D2   | D1 | D0 | Name          | Туре       | Function                                |
| 00h                | 0   | 0     | 0   | 0    | 0  | 0  | MODE          | read/write | Mode register                           |
| 01h                | 0   | 0     | 0   | 0    | 0  | 1  | SUBADR1       | read/write | I <sup>2</sup> C-bus subaddress 1       |
| 02h                | 0   | 0     | 0   | 0    | 1  | 0  | SUBADR2       | read/write | I <sup>2</sup> C-bus subaddress 2       |
| 03h                | 0   | 0     | 0   | 0    | 1  | 1  | SUBADR3       | read/write | I <sup>2</sup> C-bus subaddress 3       |
| 04h                | 0   | 0     | 0   | 1    | 0  | 0  | ALLCALLADR    | read/write | All Call I <sup>2</sup> C-bus address   |
| 05h                | 0   | 0     | 0   | 1    | 0  | 1  | WDTOI         | read/write | Watchdog time-out interval register     |
| 06h                | 0   | 0     | 0   | 1    | 1  | 0  | WDCNTL        | read/write | Watchdog control register               |
| 07h                | 0   | 0     | 0   | 1    | 1  | 1  | IP            | read only  | Input Port register                     |
| 08h                | 0   | 0     | 1   | 0    | 0  | 0  | INTSTAT       | read only  | Interrupt status register               |
| 09h                | 0   | 0     | 1   | 0    | 0  | 1  | OP            | read/write | Output Port register                    |
| 0Ah                | 0   | 0     | 1   | 0    | 1  | 0  | IOC           | read/write | I/O Configuration register              |
| 0Bh                | 0   | 0     | 1   | 0    | 1  | 1  | MSK           | read/write | Mask interrupt register                 |
| 0Ch                | 0   | 0     | 1   | 1    | 0  | 0  | CLRINT        | write only | Clear interrupts                        |
| 0Dh                | 0   | 0     | 1   | 1    | 0  | 1  | INTMODE       | read/write | Interrupt mode register                 |
| 0Eh                | 0   | 0     | 1   | 1    | 1  | 0  | INT_ACT_SETUP | read/write | Interrupt action setup control register |
| 0Fh                | 0   | 0     | 1   | 1    | 1  | 1  | INT_MTR_SETUP | read/write | Interrupt motor setup control register  |

## 7.3 Register definitions

Pogietor cummory

PCA9629

Tabla 5

# PCA9629

## Fm+ l<sup>2</sup>C-bus stepper motor controller

| Table 5.           | Reg | ister | sum | mary | CO | ntinue | d            |            |                                                    |
|--------------------|-----|-------|-----|------|----|--------|--------------|------------|----------------------------------------------------|
| Register<br>number | D5  | D4    | D3  | D2   | D1 | D0     | Name         | Туре       | Function                                           |
| 10h                | 0   | 1     | 0   | 0    | 0  | 0      | INT_ES_SETUP | read/write | Interrupt extra steps setup control register       |
| 11h                | 0   | 1     | 0   | 0    | 0  | 1      | INT_AUTO_CLR | read/write | Interrupt auto clear control register              |
| 12h                | 0   | 1     | 0   | 0    | 1  | 0      | SETMODE      | read/write | Output state on STOP                               |
| 13h                | 0   | 1     | 0   | 0    | 1  | 1      | PHCNTL       | read/write | Phase control register                             |
| 14h                | 0   | 1     | 0   | 1    | 0  | 0      | SROTNL       | read/write | Steps per rotation low byte                        |
| 15h                | 0   | 1     | 0   | 1    | 0  | 1      | SROTNH       | read/write | Steps per rotation high byte                       |
| 16h                | 0   | 1     | 0   | 1    | 1  | 0      | CWPWL        | read/write | Step pulse width for CW rotation low byte          |
| 17h                | 0   | 1     | 0   | 1    | 1  | 1      | CWPWH        | read/write | Step pulse width for CW rotation high byte         |
| 18h                | 0   | 1     | 1   | 0    | 0  | 0      | CCWPWL       | read/write | Step pulse width for CCW rotation low byte         |
| 19h                | 0   | 1     | 1   | 0    | 0  | 1      | CCWPWH       | read/write | Step pulse width for CCW rotation high byte        |
| 1Ah                | 0   | 1     | 1   | 0    | 1  | 0      | CWSCOUNTL    | read/write | Number of steps CW low byte                        |
| 1Bh                | 0   | 1     | 1   | 0    | 1  | 1      | CWSCOUNTH    | read/write | Number of steps CW high byte                       |
| 1Ch                | 0   | 1     | 1   | 1    | 0  | 0      | CCWSCOUNTL   | read/write | Number of steps CCW low byte                       |
| 1Dh                | 0   | 1     | 1   | 1    | 0  | 1      | CCWSCOUNTH   | read/write | Number of steps CCW high byte                      |
| 1Eh                | 0   | 1     | 1   | 1    | 1  | 0      | CWRCOUNTL    | read/write | Number of rotations CW low byte                    |
| 1Fh                | 0   | 1     | 1   | 1    | 1  | 1      | CWRCOUNTH    | read/write | Number of rotations CW high byte                   |
| 20h                | 1   | 0     | 0   | 0    | 0  | 0      | CCWRCOUNTL   | read/write | Number of rotations CCW low byte                   |
| 21h                | 1   | 0     | 0   | 0    | 0  | 1      | CCWRCOUNTH   | read/write | Number of rotations CCW high byte                  |
| 22h                | 1   | 0     | 0   | 0    | 1  | 0      | EXTRASTEPS0  | read/write | Count value for extra steps or rotations for INTP0 |
| 23h                | 1   | 0     | 0   | 0    | 1  | 1      | EXTRASTEPS1  | read/write | Count value for extra steps or rotations for INTP1 |
| 24h                | 1   | 0     | 0   | 1    | 0  | 0      | RMPCNTL      | read/write | Ramp control register                              |
| 25h                | 1   | 0     | 0   | 1    | 0  | 1      | LOOPDLY      | read/write | Loop delay time register                           |
| 26h                | 1   | 0     | 0   | 1    | 1  | 0      | MCNTL        | read/write | Control start/stop motor                           |
| 27h to<br>FFh      | -   | -     | -   | -    | -  | -      | -            | -          | Reserved                                           |

#### Table 5. Register summary ... continued

### 7.3.1 MODE — Mode register

| Table 6.    | MODE - Mode register (address 00h) bit description |
|-------------|----------------------------------------------------|
| Legend: * c | default value.                                     |

| Address | Register | Bit | Access | Value | Description                                                          |
|---------|----------|-----|--------|-------|----------------------------------------------------------------------|
| 00h     | MODE     | 7   | -      | 0*    | not used                                                             |
|         |          | 6   | -      | 0*    | not used                                                             |
|         |          | 5   | R/W    | 1     | Disable INT output pin                                               |
|         |          |     |        | 0*    | Enable INT output pin                                                |
|         |          | 4   | R/W    | 1     | outputs change on I <sup>2</sup> C-bus ACK                           |
|         |          |     |        | 0*    | outputs change on I <sup>2</sup> C-bus STOP command                  |
|         |          | 3   | R/W    | 1     | PCA9629 responds to I <sup>2</sup> C-bus subaddress 1                |
|         |          |     |        | 0*    | PCA9629 does not respond to I <sup>2</sup> C-bus<br>subaddress 1     |
|         |          | 2   | R/W    | 1     | PCA9629 responds to I <sup>2</sup> C-bus subaddress 2                |
|         |          |     |        | 0*    | PCA9629 does not respond to I <sup>2</sup> C-bus subaddress 2        |
|         |          | 1   | R/W    | 1     | PCA9629 responds to I <sup>2</sup> C-bus subaddress 3                |
|         |          |     |        | 0*    | PCA9629 does not respond to I <sup>2</sup> C-bus subaddress 3        |
|         |          | 0   | R/W    | 1*    | PCA9629 responds to All Call I <sup>2</sup> C-bus address            |
|         |          |     |        | 0     | PCA9629 does not respond to All Call<br>I <sup>2</sup> C-bus address |

### 7.3.1.1 Disable interrupt output pin (bit 5)

This feature is useful when the host/micro/master does not want the INT pin to toggle when interrupts occur. Within PCA9629, when interrupts are enabled and interrupt event occurs, the actions related to the interrupt event are still carried out. However, if bit 5 = 1, the INT pin does not show the activation of interrupt because the pin is disabled. If bit 5 = 0, the micro sees the actual status of the  $\overline{INT}$  pin.

The only exception to this rule is when the watchdog timer is enabled in the 'Interrupt and Reset' mode (see Section 7.3.4.2). In this case, the interrupt line toggles when the watchdog timer times out (even though bit 5 of this register is a '1'). This is because in the 'Interrupt and Reset mode' the part gets reset (and hence bit 5 is cleared) when the timer times out.

## 7.3.1.2 Outputs change on STOP (bit 4)

This feature can be used to synchronize the starting of the motor across multiple PCA9629 devices on the bus at approximately the same time (within few microseconds of one another). The host controller can program all the PCA9629s on the bus and then issue the I<sup>2</sup>C-bus STOP command. Upon receiving the STOP command, all the PCA9629 devices on the bus start generating pulse sequences required to turn the motor. This feature is applicable only to the motor coil outputs of the device namely, OUT0 to OUT3. It is not applicable to the general purpose I/Os (P0 to P3).

### 7.3.2 SUBADR1 to SUBADR3 — I<sup>2</sup>C-bus subaddress 1 to 3

# Table 7. SUBADR1 to SUBADR3 - I<sup>2</sup>C-bus subaddress registers 1 to 3 (addresses 01h, 02h 03h) bit description

Legend: \* default value.

| Address | Register | Bit | Symbol  | Access | Value     | Description                       |
|---------|----------|-----|---------|--------|-----------|-----------------------------------|
| 01h     | SUBADR1  | 7:1 | A1[7:1] | R/W    | 1110 001* | I <sup>2</sup> C-bus subaddress 1 |
|         |          | 0   | A1[0]   | R only | 0*        | reserved                          |
| 02h     | SUBADR2  | 7:1 | A2[7:1] | R/W    | 1110 010* | I <sup>2</sup> C-bus subaddress 2 |
|         |          | 0   | A2[0]   | R only | 0*        | reserved                          |
| 03h     | SUBADR3  | 7:1 | A3[7:1] | R/W    | 1110 100* | I <sup>2</sup> C-bus subaddress 3 |
|         |          | 0   | A3[0]   | R only | 0*        | reserved                          |

Subaddresses are programmable through the I<sup>2</sup>C-bus. Default power-up values are E2h, E4h, E8h, and the device(s) will not acknowledge these addresses right after power-up (the corresponding bits [3:1] in MODE register is equal to 0).

Once subaddresses have been programmed to their right values, bits [3:1] (MODE register) must be set to logic 1 in order to have the device acknowledging these addresses. Only the seven MSBs representing the I<sup>2</sup>C-bus subaddress are valid. The LSB in SUBADRx register is a read-only bit (0). When subaddress control bits [3:1] in MODE register is set to logic 1, the corresponding I<sup>2</sup>C-bus subaddress can be used during either an I<sup>2</sup>C-bus read or write sequence.

## 7.3.3 ALLCALLADR — All Call I<sup>2</sup>C-bus address

 Table 8.
 ALLCALLADR - All Call I<sup>2</sup>C-bus address register (address 04h) bit description

 Legend: \* default value.

| Address | Register   | Bit | Symbol  | Access | Value     | Description                                   |
|---------|------------|-----|---------|--------|-----------|-----------------------------------------------|
| 04h     | ALLCALLADR | 7:1 | AC[7:1] | R/W    | 1110 000* | ALLCALL I <sup>2</sup> C-bus address register |
|         |            | 0   | AC[0]   | R only | 0*        | reserved                                      |

The All Call I<sup>2</sup>C-bus address allows all the PCA9629s on the bus to be programmed at the same time (bit 0 in register MODE must be equal to 1 (power-up default state)). This address is programmable through the I<sup>2</sup>C-bus and can be used during either an I<sup>2</sup>C-bus read or write sequence. Only the seven MSBs representing the All Call I<sup>2</sup>C-bus address are valid. The LSB in ALLCALLADR register is a read-only bit (0). If bit 0 in MODE register = 0, the device does not acknowledge the address programmed in register ALLCALLADR.

## 7.3.4 Watchdog timer

The purpose of the watchdog timer is to recover the PCA9629 if the system it is used in enters an erroneous state. When the timer times out, the watchdog generates an interrupt to the host controller and, if programmed for reset, resets PCA9629 if the user program fails to 'feed' the watchdog. To feed the watchdog, the user simply addresses the PCA9629 ([START + slave address + START] or [START + slave address + STOP]) within the watchdog time-out interval. Only this sequence resets the watchdog.

Watchdog timer features:

- Can be programmed to reset the PCA9629 to POR state if it is not periodically addressed
- Enabled by software, but requires a hardware reset or a watchdog reset to be disabled
- Flag to indicate watchdog reset
- Programmable 8-bit timer with internal prescaler
- Selectable time period from one second to 255 seconds

The watchdog timer should be used in the following manner:

- · Set the time-out interval value in WDTOI register
- Set the mode of operation (interrupt only or interrupt and reset) and enable the watchdog using the WDCNTL register
- Watchdog should be fed by periodically addressing PCA9629 before the watchdog timer underflows to prevent reset/interrupt
- Watchdog control register, WDCNTL, can be read at any time to determine the status of the watchdog operation

#### 7.3.4.1 WDTOI — WatchDog Time-Out Interval register

The watchdog time-out interval should be programmed in this register. The default value is FFh, which indicates a 255 second time-out interval. The smallest value for the time-out interval is 01h, which indicates a one-second time-out interval. Watchdog operation cannot be enabled with a zero second time-out interval. If user writes a zero value to this register, the timer does not start.

# Table 9. WDTOI - Watchdog time-out interval register (address 05h) bit description Legend: \* default value.

| Address | Register | Bit | Access | Value | Description                |
|---------|----------|-----|--------|-------|----------------------------|
| 05h     | WDTOI    | 7:0 | R/W    | FFh*  | Watchdog time-out interval |

#### 7.3.4.2 WDCNTL — WatchDog Control register

## Table 10. WDMOD - Watchdog control register (address 06h) bit description Legend: \* default value. \*

| Address | Register | Bit | Access     | Value | Description                                          |
|---------|----------|-----|------------|-------|------------------------------------------------------|
| 06h     | WDCNTL   | 7:5 | read only  | 000*  | Reserved.                                            |
|         |          | 4   | write only | 1     | Clear WDINT flag.                                    |
|         |          |     |            | 0*    | Read value.                                          |
|         |          | 3   | read only  | 1     | WDINT: watchdog interrupt flag set.[1]               |
|         |          |     |            | 0*    | WDINT: watchdog interrupt flag not set.              |
|         |          | 2   | read only  | 1     | WDRST: watchdog reset flag. <sup>[2]</sup>           |
|         |          |     |            | 0*    | WDRST: watchdog reset flag not set.                  |
|         |          | 1   | R/W        | 1     | WDMOD: watchdog interrupt and reset mode (set only). |
|         |          |     |            | 0*    | WDMOD: watchdog interrupt only mode.                 |
|         |          | 0   | R/W        | 1     | WDEN: watchdog enabled (set only).                   |
|         |          |     |            | 0*    | WDEN: watchdog disabled.                             |

[1] Use bit 4 to clear this bit.

[2] Reading WDCNTL register clears this bit.

This register controls the operation of the watchdog timer. Watchdog timer can be enabled by setting the WDEN bit of this register. WDEN is a set-only bit. Once set (enabled), this bit cannot be cleared by software. It can be cleared only with a hardware reset or watchdog reset.

The WDMOD bit determines the mode of operation. This bit is a set-only bit. There are two modes of operation:

- Interrupt only mode: This is the default mode of operation. In this mode, when the watchdog timer times out, the interrupt flag is set (WDINT) and an interrupt is generated to the host controller.
- Interrupt and reset mode: In this mode, when the watchdog timer times out, the reset flag is set (WDRST) and an interrupt is generated to host controller and resets the chip to POR state.

WDINT flag: This flag can be cleared by writing a '1' to bit 4 of this register.

WDRST flag: This flag indicates that a watchdog reset has occurred. This flag does not get cleared by the watchdog reset. After a watchdog reset event, the host controller can read this bit to determine if a reset had occurred. The WDRST flag gets cleared after it is read or after an external reset is applied.

Before enabling the watchdog timer, the watchdog flags (interrupt flag and reset flag) **must** be cleared (if they are set). The interrupt flag is cleared by using bit 4 of the WDCNTL register and the reset flag is cleared just by reading the WCNTL register.

### 7.3.5 GPIOs and interrupts

#### 7.3.5.1 IP — Input Port register

This register is read-only. They reflect the incoming logic levels of the port pins P0 to P3, regardless of whether the pin is defined as an input or an output by the I/O configuration register. Writes to this register have no effect.

 Table 11.
 IP - Input Port register (address 07h) bit description

 Leggard: \* default value (X' is determined by the avternally applied legis level

| Legena: " ( | default value | X IS a | eterminea by | the exter | nally applied logic level. |  |
|-------------|---------------|--------|--------------|-----------|----------------------------|--|
| Address     | Register      | Bit    | Access       | Value     | Description                |  |

| / 1441 000 | nogiotoi |     | 100000    | raido | Becomption                                     |
|------------|----------|-----|-----------|-------|------------------------------------------------|
| 07h        | IP       | 7:4 | read only | 0h*   | reserved                                       |
|            |          | 3:0 | read only | Xh*   | reflects incoming logic levels of I/O P0 to P3 |

#### 7.3.5.2 INTSTAT — Interrupt Status register

This register reflects the status of an interrupt. INTSTAT is a read-only register.

INTP0 to INTP3 interrupt caused by input port pins P0 to P3, respectively.

| Table 12.   | INTSTAT - Interrupt status register (address 08h) bit description |
|-------------|-------------------------------------------------------------------|
| Leaend: * o | default value.                                                    |

| Address | Register | Bit | Access    | Value            | Description      |                  |
|---------|----------|-----|-----------|------------------|------------------|------------------|
| 08h     | INTSTAT  | 7:4 | -         | 0*               | reserved         |                  |
|         | 3:0 rea  | 3:0 | read only | 1                | INTP3 flag set   |                  |
|         |          |     | 0*        | INTP3 flag clear |                  |                  |
|         |          |     |           | 1                | INTP2 flag set   |                  |
|         |          |     |           | 0*               | 0*               | INTP2 flag clear |
|         |          |     |           | 1                | INTP1 flag set   |                  |
|         |          |     |           | 0*               | INTP1 flag clear |                  |
|         |          |     |           |                  | 1                | INTP0 flag set   |
|         |          |     |           | 0*               | INTP0 flag clear |                  |

Upon power-up or activation of hardware reset by  $\overrightarrow{\text{RESET}}$  pin, INTSTAT register bits [3:0] are cleared (= 0), thus clearing the interrupt flags. Change in logic level at GPIO pins P0 to P3 configured as inputs will cause generation of interrupt when not masked using MSK register. The corresponding flag bit in this register is set and latched until cleared.

### 7.3.5.3 OP — Output Port register

This register is an output-only port. It reflects the outgoing logic levels of the pins defined as outputs by IOC register. Bit values in this register have no effect on pins defined as inputs. In turn, reads from this register reflect the value that is in the flip-flop controlling the output selection, not the actual pin value. Only the lower four bits are used and P0 to P3 are affected by this register.

## Table 13. OP - Output Port register (address 09h) bit description Legend: \* default value.

| Address | Register | Bit | Access | Value | Description                                    |
|---------|----------|-----|--------|-------|------------------------------------------------|
| 09h     | OP       | 7:4 | -      | 0000* | reserved                                       |
|         |          | 3:0 | R/W    | 0000* | reflects outgoing logic levels of I/O P0 to P3 |

#### 7.3.5.4 IOC — I/O Configuration register

The lower four bits of this register configures the direction of the I/O pins P0 to P3. If a bit in [3:0] is set (written with logic 1), the corresponding port pin is enabled as an input with high-impedance output driver. If the bit is cleared (written with logic 0), the corresponding port pin is enabled as an output. At reset, the device's ports P0 to P3 are inputs.

| ription                     |
|-----------------------------|
|                             |
| ved                         |
| ill be configured as input  |
| ill be configured as output |
| ill be configured as input  |
| ill be configured as output |
| ill be configured as input  |
| ill be configured as output |
| ill be configured as input  |
| ill be configured as output |
| ,<br>,<br>,                 |

Table 14. IOC - I/O configuration register (address 0Ah) bit description l egend: \* default value



#### 7.3.5.5 MSK — Mask interrupt register

Upon power-up, all the internal interrupt latches are reset and interrupt flags cleared and interrupt mask bits [3:0] are set to logic 1, thus disabling interrupts from input ports P0 to P3. Interrupts may be enabled by setting corresponding mask bits to logic 0.

| Table 15.   | MSK - Interrupt mask register (address 0Bh) bit description |
|-------------|-------------------------------------------------------------|
| Legend: * d | default value.                                              |

| Address | Register | Bit | Access | Value                         | Description                  |
|---------|----------|-----|--------|-------------------------------|------------------------------|
| 0Bh     | MSK      | 7:4 | -      | 0*                            | reserved                     |
|         | 3        | R/W | 1*     | disables interrupt for I/O P3 |                              |
|         |          |     | 0      | enables interrupt for I/O P3  |                              |
|         | 2        | R/W | 1*     | disables interrupt for I/O P2 |                              |
|         |          |     | 0      | enables interrupt for I/O P2  |                              |
|         | 1        | R/W | 1*     | disables interrupt for I/O P1 |                              |
|         |          |     | 0      | enables interrupt for I/O P1  |                              |
|         | 0        | R/W | 1*     | disables interrupt for I/O P0 |                              |
|         |          |     |        | 0                             | enables interrupt for I/O P0 |

An additional control to enable or disable the INT pin is provided by MODE control register bit 5 (MODE[5]). Refer to Table 6.

#### 7.3.5.6 CLRINT — Clear Interrupts register

Interrupt flags can be cleared by bits [3:0] when set to logic 1.

## Table 16. CLRINT - Clear interrupts register (address 0Ch) bit description Legend: \* default value. \*

| Address    | Register | Bit        | Access | Value            | Description |
|------------|----------|------------|--------|------------------|-------------|
| 0Ch CLRINT | 7:4      | -          | 0*     | reserved         |             |
|            | 3        | write only | 1      | clear INTP3 flag |             |
|            |          |            | 0*     | read value       |             |
|            | 2        | write only | 1      | clear INTP2 flag |             |
|            |          |            | 0*     | read value       |             |
|            | 1        | write only | 1      | clear INTP1 flag |             |
|            |          |            | 0*     | read value       |             |
|            | 0        | write only | 1      | clear INTP0 flag |             |
|            |          |            |        | 0*               | read value  |

### 7.3.5.7 INTMODE — Interrupt Mode register

When interrupt(s) are enabled, bits [3:0] determine whether rising edge or falling edge of signal at P0 to P3 causes the interrupt to be generated. Interrupts are latched and flag(s) are set in the corresponding bits of INTSTAT register. When interrupts are masked using MSK register, these bits have no effect.

| Logona. e   |          |     |        |                                         |                                         |
|-------------|----------|-----|--------|-----------------------------------------|-----------------------------------------|
| Address     | Register | Bit | Access | Value                                   | Description                             |
| 0Dh INTMODE | 7:4      | -   | 0*     | reserved                                |                                         |
|             | 3        | R/W | 1      | interrupt occurs on falling edge for P3 |                                         |
|             |          |     | 0*     | interrupt occurs on rising edge for P3  |                                         |
|             | 2        | R/W | 1      | interrupt occurs on falling edge for P2 |                                         |
|             |          |     | 0*     | interrupt occurs on rising edge for P2  |                                         |
|             |          | 1   | R/W    | 1                                       | interrupt occurs on falling edge for P1 |
|             |          |     | 0*     | interrupt occurs on rising edge for P1  |                                         |
|             |          | 0   | ) R/W  | 1                                       | interrupt occurs on falling edge for P0 |
|             |          |     |        | 0*                                      | interrupt occurs on rising edge for P0  |
|             |          |     |        |                                         |                                         |

#### 

# PCA9629

### Fm+ I<sup>2</sup>C-bus stepper motor controller



## 7.3.6 Interrupt based motor control

Interrupt mechanisms from GPIOs 0 and 1 (INTP0 and INTP1) can be used to control the motor operation. Interrupts from GPIOs 2 and 3 are not used for motor control. They behave as normal GPIO interrupts. In the following sections, the word interrupt refers only to INTP0 and INTP1. The following actions can be performed upon the occurrence of an interrupt:

- Stop the motor
- Reverse the direction of motion
- Move extra steps/rotations and then, stop the motor or reverse its direction.

Only interrupts that occurred after the motor was started are acted upon. When an interrupt occurs, it is latched and the programmed action is performed. The microcontroller has to clear the interrupt before another occurrence of the same interrupt otherwise the second occurrence will not be acted upon. The following four registers, INT\_ACT\_SETUP, INT\_MTR\_SETUP, INT\_ES\_SETUP and INT\_AUTO\_CLR are used to program the various interrupt based control features of the motor. To enable the interrupt based control of the motor, bit 0 of the INT\_ACT\_SETUP register must be set.

#### 7.3.6.1 INT\_ACT\_SETUP — Interrupt Action Setup control register

Table 18. INT\_ACT\_SETUP - Interrupt action setup control register (address 0Eh) bit description Leaend: \* default value.

| Logona. c |               |     |        |       |                                                                            |
|-----------|---------------|-----|--------|-------|----------------------------------------------------------------------------|
| Address   | Register      | Bit | Access | Value | Description                                                                |
| 0Eh       | INT_ACT_SETUP | 7:5 | -      | -     | not used                                                                   |
|           |               | 4   | R/W    | 1     | unit for EXTRASTEPS for both P0 and P1 counter is number of full rotations |
|           |               |     |        | 0*    | unit for EXTRASTEPS for both P0 and P1 counter is number of steps          |
|           |               | 3:1 | -      | -     | not used                                                                   |
|           |               | 0   | R/W    | 1     | enable interrupt based control of motor                                    |
|           |               |     |        | 0*    | disable interrupt based control of motor                                   |

If the interrupt based control is disabled, then values programmed in the following three registers (INT\_MTR\_SETUP, INT\_ES\_SETUP and INT\_AUTO\_CLR) have no effect on the motor operation.

Bit 4 of this register determines whether the values programmed in EXTRASTEPS0 and EXTRASTEPS1 registers represent the number of steps or number of rotations (see Section 7.3.16).

## 7.3.6.2 INT\_MTR\_SETUP — Interrupt Motor Setup control register

# Table 19. INT\_MTR\_SETUP - Interrupt motor setup control register (address 0Fh) bit description

Legend: \* default value.

| Address | Register      | Bit | Access | Value | Description                             |
|---------|---------------|-----|--------|-------|-----------------------------------------|
| 0Fh     | INT_MTR_SETUP | 7:2 | R      | -     | reserved                                |
|         |               | 1:0 | R/W    | 11    | Reverse motor on INT caused by P0 or P1 |
|         |               |     |        | 10    | Stop motor on INT caused by P0 or P1    |
|         |               |     |        | 01    | Stop motor on INT caused by P1          |
|         |               |     |        | 00*   | Stop motor on INT caused by P0          |

When an interrupt occurs, if the motor is programmed to stop on that interrupt, the following sequence of events takes place in the given order:

- 1. If extra steps feature is enabled for that interrupt (see INT\_ES\_SETUP, <u>Section 7.3.6.3</u>) then extra steps (/rotations) will occur.
- If ramp down is enabled (see RMPCNTL, <u>Section 7.3.17</u>), the motor starts ramping down.
- 3. Motor stops.

When an interrupt occurs, if the motor is programmed to reverse direction on that interrupt, the following sequence of events takes place:

- 1. If extra steps feature is enabled for that interrupt (see INT\_ES\_SETUP, <u>Section 7.3.6.3</u>) then extra steps (/rotations) occurs in the current direction of motion.
- 2. The motor stops for the amount of time specified in the LOOPDLY timer register.
- 3. Motor reverses its direction of rotation.

#### 7.3.6.3 INT\_ES\_SETUP — Interrupt Extra Steps Setup control register

Table 20. INT\_ES\_SETUP - Interrupt extra steps setup control register (address 10h) bit description Leaend: \* default value.

| Address | Register     | Bit | Access | Value   | Description                                    |
|---------|--------------|-----|--------|---------|------------------------------------------------|
| 10h     | INT_ES_SETUP | 7:2 | R      | 0000 00 | reserved                                       |
|         |              | 1:0 | R/W    | 11      | Enable EXTRASTEPS on both<br>INTP0 and INTP1   |
|         |              |     |        | 10      | Enable EXTRASTEPS only on INTP1                |
|         |              |     |        | 01      | Enable EXTRASTEPS only on INTP0                |
|         |              |     |        | 00*     | Disable EXTRASTEPS for both<br>INTP0 and INTP1 |

This register can be used to enable / disable the extra steps feature for each interrupt. Extra steps feature is used to make the motor rotate a specified amount of steps/rotations from the point of an interrupt occurrence.

#### 7.3.6.4 INT\_AUTO\_CLR — Interrupt Auto Clear register

This register provides a mechanism to clear the two interrupts (INTP0 and INTP1) automatically without the occurrence of one interrupt clears the other without the microcontroller. The auto clear feature is disabled by default.

 Table 21.
 INT\_AUTO\_CLR - Interrupt auto clear register (address 11h) bit description

 Legend: \* default value.

| Address  | Register     | Bit | Access | Value | Description                                         |
|----------|--------------|-----|--------|-------|-----------------------------------------------------|
| 11h INT_ | INT_AUTO_CLR | 7:2 | -      | 0*    | reserved                                            |
|          |              | 1:0 | :0 R/W | 11    | INTP0 auto clears INTP1                             |
|          |              |     |        | 10    | INTP1 auto clears INTP0                             |
|          |              |     |        | 01    | INTP0 auto clears INTP1;<br>INTP1 auto clears INTP0 |
|          |              |     |        | 00*   | INT auto clear for INTP0, INTP1 disabled            |

This feature is only available for interrupts that directly affect the operation of the motor as defined by the INT\_MTR\_SETUP register (see Section 7.3.6.2). For example, if INTP0 is used to stop the motor then it can be automatically cleared by its pair INTP1. However INTP1 should be manually cleared (through I<sup>2</sup>C-bus write to the CLRINT register). If both the interrupts are used to control the motor operation (INT\_MTR\_SETUP = 10 or 11), then all options of this register are valid. Any interrupt that is not automatically cleared by its pair should be manually cleared through I<sup>2</sup>C-bus write.

The auto clear mechanism can be used to create various motor movement patterns without being supervised by the microcontroller. For example, consider an application where the direction of motor rotation must be automatically reversed based on signals from two sensors placed apart from each other (sometimes referred to as 'HOME' positions) in a continuous manner without involving the microcontroller. The following example shows how to program the device for such an operation.

# PCA9629

### Fm+ I<sup>2</sup>C-bus stepper motor controller

**Example:** This example assumes that two position sensors are located spaced apart and a drive mechanism is needed to move an object back and forth between these two sensors. Figure 7 shows this application use case. Driving the stepper motor causes movement of the object toward one of the sensors. Logic level output of one sensor is connected to input pin P0 and the other to P1. P0 and P1 are configured as **inputs**.



At power-up, INTP0 to INTP3 flags INTSTAT[3:0] are clear (= 0).

Set INT\_ACT\_SETUP[0] = 1, enable interrupt based motor control.

Set INT\_MTR\_SETUP[1:0] = 11, Reverse motor on interrupt caused by P0 or P1.

Set INT\_AUTO\_CLR[1:0] = 01, INTP0 clears INTP1; INTP1 clears INTP0.

Start motor by writing MCNTL register and after some time, position sensor causes input logic at P0 to toggle.

When the input logic level at P0 changes, the interrupt caused by P0 is latched; INTP0 flag in INTSTAT is set (= 1).

Since INT\_ACT\_SETUP[0] = 1 and INT\_MTR\_SETUP[1:0] = 11 (reverse motor on interrupt caused by P0 or P1), the motor direction is reversed and the INTP1 flag is cleared (since INTP0 clears INTP1). This allows interrupt generation at the end of reverse movement by sensor at P1.

PCA9629 Product data sheet

### 7.3.7 SETMODE — output state on STOP control register

This register determines the condition of motor output pins when STOPPED, one of logic 0 or Hold (last state).

 Table 22.
 SETMODE - Output state on STOP control register (address 12h) bit description

 Legend: \* default value.

| Address | Register | Bit | Access    | Value | Description                      |
|---------|----------|-----|-----------|-------|----------------------------------|
| 12h     | SETMODE  | 7:2 | 7:2 R/W - |       | reserved                         |
|         |          | 1   | R/W       | 1     | outputs = HOLD after CCW STOP    |
|         |          |     |           | 0*    | outputs = logic 0 after CCW STOP |
|         |          | 0   | R/W       | 1     | outputs = HOLD after CW STOP     |
|         |          |     |           | 0*    | outputs = logic 0 after CW STOP  |

### 7.3.8 PHCNTL — Phase Control register

This register is used to configure the phase of the output waveforms at the output ports OUT0 to OUT3 to drive the motor coils (with external high current drivers). One of the following three modes of drive method can be selected using these bits:

- One-phase drive (wave drive)
- Two-phase drive
- Half-step drive

## Table 23. PHCNTL - Phase control register (address 13h) bit description Legend: \* default value. \*

| Address | Register | Bit | Access              | Value | Description             |
|---------|----------|-----|---------------------|-------|-------------------------|
| 13h     | PHCNTL   | 7:2 | -                   | 0*    | reserved                |
|         |          | 1:0 | 1:0 R/W 11 or<br>10 |       | half-step drive outputs |
|         |          | 01  |                     | 01    | two-phase drive outputs |
|         |          |     |                     | 00*   | one-phase drive outputs |

The phase drive can be changed at any time by writing to PHCNTL[1:0] bits.

#### 7.3.9 SROTNL, SROTNH — Steps per rotation registers

This register determines how many steps are needed to execute one full turn of motor shaft ( $360^{\circ}$ ). This register should have a non-zero value if the requested operation is rotations (see <u>Section 7.3.19</u>).

**Remark:** If the motor has built-in gear, the number of steps needed to complete one full turn at the output shaft depends on the gear ratio used.

## Table 24. SROTNL, SROTNH - Steps per rotation control registers (address 14h, 15h) bit description

Legend: \* default value.

| Address | Register | Bit | Access | Value | Description                                 |
|---------|----------|-----|--------|-------|---------------------------------------------|
| 14h     | SROTNL   | 7:0 | R/W    | 00h*  | number of steps per one rotation, low byte  |
| 15h     | SROTNH   | 7:0 | R/W    | 00h*  | number of steps per one rotation, high byte |

### 7.3.10 CWPWL, CWPWH — Clockwise step pulse width register

This register determines the step pulse width used for the phase sequence output waveforms during ClockWise (CW) rotation.

#### Table 25. CWPWL, CWPWH - Clockwise step pulse width control register (address 16h, 17h) bit description

Legend: \* default value.

| Address | Register | Bit | Access | Value | Description                 |
|---------|----------|-----|--------|-------|-----------------------------|
| 16h     | CWPWL    | 7:0 | R/W    | 00h*  | step pulse width, low byte  |
| 17h     | CWPWH    | 7:0 | R/W    | 00h*  | step pulse width, high byte |

This register sets the pulse width value between 3  $\mu$ s and 3145 ms (±5 %).

| 15 | 14    | 13  | 12 |                                        | 0         |  |  |  |  |
|----|-------|-----|----|----------------------------------------|-----------|--|--|--|--|
| PR | ESCAL | .ER |    | STEP PULSE WIDTH                       |           |  |  |  |  |
| P2 | P1    | P0  |    | 13 bits (2 <sup>13</sup> = 8192 steps) |           |  |  |  |  |
|    |       | •   |    |                                        | 002aae839 |  |  |  |  |

#### Fig 8. Step pulse width

The upper three bits of the register are the prescaler that determines the dynamic range for the step pulse width. <u>Table 26</u> shows the range for each setting of the prescaler.

#### Table 26.Prescaler range settings

|                   | <b>J</b>          |                |                       |
|-------------------|-------------------|----------------|-----------------------|
| Prescaler [P2:P0] | Decimal value (D) | 2 <sup>D</sup> | Range                 |
| 000               | 0                 | 1              | 3 μs to 24.576 ms     |
| 001               | 1                 | 2              | 6 μs to 49.152 ms     |
| 010               | 2                 | 4              | 12 μs to 98.304 ms    |
| 011               | 3                 | 8              | 24 μs to 196.608 ms   |
| 100               | 4                 | 16             | 48 μs to 393.216 ms   |
| 101               | 5                 | 32             | 96 μs to 786.432 ms   |
| 110               | 6                 | 64             | 192 μs to 1572.864 ms |
| 111               | 7                 | 128            | 384 μs to 3145.728 ms |
|                   |                   |                |                       |

**Remark:** The values given in <u>Table 26</u> are based on nominal 1 MHz internal clock.

This method gives the user access to the entire range with the smallest pulse width (fastest speed) of 3  $\mu s$  at the lower end, and the largest pulse width (slowest speed) of 3145 ms at the higher end.

The prescaler value defines the range of the ramp control. The ramp-up starts from its maximum pulse width and ramp-down ends at same maximum pulse width. The top speed of the ramp control is defined by both PRESCALER and STEP\_PULSE\_WIDTH values.

Final (top) speed = (minimum pulse width in the range defined by PRESCALER[15:13])  $\times$  (STEP\_PULSE\_WIDTH[12:0] + 1).

#### 7.3.11 CCWPWL, CCWPWH — Counter-clockwise step pulse width register

This register determines the step pulse width used for the phase sequence output waveforms during Counter-ClockWise (CCW) rotation.

#### Table 27. CCWPWL, CCWPWH - Counter-clockwise step pulse width control register (address 18h, 19h) bit description

Legend: \* default value.

| Address | Register | Bit | Access | Value | Description                 |
|---------|----------|-----|--------|-------|-----------------------------|
| 18h     | CCWPWL   | 7:0 | R/W    | 00h*  | step pulse width, low byte  |
| 19h     | CCWPWH   | 7:0 | R/W    | 00h*  | step pulse width, high byte |

The 16-bit value sets the pulse width between 3  $\mu$ s and 3145 ms (±5 %).

| 15 | 14    | 13 | 12 |                                        | 0    |  |  |  |
|----|-------|----|----|----------------------------------------|------|--|--|--|
| PR | ESCAL | ER |    | STEP PULSE WIDTH                       |      |  |  |  |
| P2 | P1    | P0 |    | 13 bits (2 <sup>13</sup> = 8192 steps) |      |  |  |  |
|    |       |    |    | 002aa                                  | e839 |  |  |  |

#### Fig 9. Step pulse width

The upper three bits of the register are the prescaler that determines the dynamic range for the step pulse width. <u>Table 28</u> shows the range for each setting of the prescaler.

#### Table 28.Prescaler range settings

|                   | • •               |                |                       |
|-------------------|-------------------|----------------|-----------------------|
| Prescaler [P2:P0] | Decimal value (D) | 2 <sup>D</sup> | Range                 |
| 000               | 0                 | 1              | 3 μs to 24.576 ms     |
| 001               | 1                 | 2              | 6 μs to 49.152 ms     |
| 010               | 2                 | 4              | 12 μs to 98.304 ms    |
| 011               | 3                 | 8              | 24 μs to 196.608 ms   |
| 100               | 4                 | 16             | 48 μs to 393.216 ms   |
| 101               | 5                 | 32             | 96 μs to 786.432 ms   |
| 110               | 6                 | 64             | 192 μs to 1572.864 ms |
| 111               | 7                 | 128            | 384 μs to 3145.728 ms |
|                   |                   |                |                       |

**Remark:** The values given in <u>Table 28</u> are based on nominal 1 MHz internal clock.

This method gives the user access to the entire range with the smallest pulse width (fastest speed) of 3  $\mu$ s at the lower end, and the largest pulse width (slowest speed) of 3145 ms at the higher end.

The prescaler value defines the range of the ramp control. The ramp-up is started from its maximum pulse width and ramp-down ends at same maximum pulse width. The top speed of the ramp control is defined by both PRESCALER and STEP\_PULSE\_WIDTH values.

Final (top) speed = (minimum pulse width in the range defined by PRESCALER[15:13])  $\times$  (STEP\_PULSE\_WIDTH[12:0] + 1).

#### 7.3.12 CWSCOUNTL, CWSCOUNTH — Number of clockwise steps register

This register determines the number of steps the motor should turn in clockwise direction.

### Table 29. CWSCOUNTL, CWSCOUNTH - Number of clockwise steps count register (address 1Ah, 1Bh) bit description

Legend: \* default value.

| Address | Register  | Bit | Access | Value | Description                          |
|---------|-----------|-----|--------|-------|--------------------------------------|
| 1Ah     | CWSCOUNTL | 7:0 | R/W    | 00h*  | number of clockwise steps, low byte  |
| 1Bh     | CWSCOUNTH | 7:0 | R/W    | 00h*  | number of clockwise steps, high byte |

# 7.3.13 CCWSCOUNTL, CCWSCOUNTH — Number of counter-clockwise steps register

This register determines the number of steps the motor should turn in counter-clockwise direction.

 Table 30.
 CCWSCOUNTL, CCWSCOUNTH - Number of counter-clockwise steps count register (address 1Ch, 1Dh) bit description

Legend: \* default value.

| Address | Register   | Bit | Access | Value | Description                                  |
|---------|------------|-----|--------|-------|----------------------------------------------|
| 1Ch     | CCWSCOUNTL | 7:0 | R/W    | 00h*  | number of counter-clockwise steps, low byte  |
| 1Dh     | CCWSCOUNTH | 7:0 | R/W    | 00h*  | number of counter-clockwise steps, high byte |

### 7.3.14 CWRCOUNTL, CWRCOUNTH — Number of clockwise rotations register

This register determines the number of full rotations the motor should turn in clockwise direction.

#### Table 31. CWRCOUNTL, CWRCOUNTH - Number of clockwise rotations count register (address 1Eh, 1Fh) bit description

Legend: \* default value.

| Address | Register  | Bit | Access | Value | Description                              |
|---------|-----------|-----|--------|-------|------------------------------------------|
| 1Eh     | CWRCOUNTL | 7:0 | R/W    | 00h*  | number of clockwise rotations, low byte  |
| 1Fh     | CWRCOUNTH | 7:0 | R/W    | 00h*  | number of clockwise rotations, high byte |

# 7.3.15 CCWRCOUNTL, CCWRCOUNTH — Number of counter-clockwise rotations register

This register determines the number of full rotations the motor should turn in counter-clockwise direction.

# Table 32. CCWRCOUNTL, CCWRCOUNTH - Number of counter-clockwise rotations count register (address 20h, 21h) bit description

Legend: \* default value.

| Address | Register   | Bit | Access | Value | Description                                        |
|---------|------------|-----|--------|-------|----------------------------------------------------|
| 20h     | CCWRCOUNTL | 7:0 | R/W    | 00h*  | number of counter-clockwise rotations,<br>low byte |
| 21h     | CCWRCOUNTH | 7:0 | R/W    | 00h*  | number of counter-clockwise rotations, high byte   |

# 7.3.16 EXTRASTEPS0, EXTRASTEPS1 — Extra steps count for INTP0, INTP1 control register

 
 Table 33.
 EXTRASTEPS0, EXTRASTEPS1 - Extra steps count for INTP0, INTP1 register (address 22h, 23h) bit description

| Legend: ' | * default | value. |
|-----------|-----------|--------|
|-----------|-----------|--------|

| Address | Register    | Bit | Access | Value | Description                                                  |
|---------|-------------|-----|--------|-------|--------------------------------------------------------------|
| 22h     | EXTRASTEPS0 | 7:0 | R/W    | 00h*  | count value for EXTRASTEPS (steps<br>or rotations) for INTP0 |
| 23h     | EXTRASTEPS1 | 7:0 | R/W    | 00h*  | count value for EXTRASTEPS (steps<br>or rotations) for INTP1 |

This register has no effect if the interrupt based motor control is disabled or if the EXTRASTEPS feature for that interrupt is disabled.

When EXTRASTEPS feature is selected using INT\_ES\_SETUP register bits [1:0], the 8-bit value in this register is used to determine the number of steps or rotations to be overdriven. Direction of rotation of motor is maintained. If the count value in this register = 0, no EXTRASTEPS occurs. Whether the count indicates the number of extra steps or number of full rotations depends on the value of INT\_ACT\_SETUP control register bit 4.

If INT\_ACT\_SETUP[4] = 0 (default value), then EXTRASTEPSn value indicates number of extra steps that will occur after the corresponding interrupt.

If INT\_ACT\_SETUP[4] = 1, then EXTRASTEPSn value indicates number of full rotations that will occur after the corresponding interrupt.

#### 7.3.17 RMPCNTL — Ramp control register

| Legend: * c | lefault value. |     |        |                             |                                 |
|-------------|----------------|-----|--------|-----------------------------|---------------------------------|
| Address     | Register       | Bit | Access | Value                       | Description                     |
| 24h         | RMPCNTL        | 7:6 | R only | 00*                         | reserved                        |
|             | 5              | R/W | 1      | enable ramp-up during start |                                 |
|             |                |     |        | 0*                          | disable ramp-up during start    |
|             |                | 4   | R/W    | 1                           | enable ramp-down to stop        |
|             |                |     |        | 0*                          | disable ramp-down to stop       |
|             |                | 3:0 | R/W    | 0000*                       | ramp step multiplication factor |
|             |                |     |        |                             |                                 |

 Table 34.
 RMPCNTL - Ramp control register (address 24h) bit description

 Legend: \* default value.

The multiplication factor has a decimal range from 1 to 8192 as shown in Table 35.

 Table 35.
 Multiplication factor value for ramp-up, ramp-down control

| Register value [3:0] | Decimal value (D) | Ramp step multiplication factor (2 <sup>D</sup> ) |
|----------------------|-------------------|---------------------------------------------------|
| 0000                 | 0                 | 1                                                 |
| 0001                 | 1                 | 2                                                 |
| 0010                 | 2                 | 4                                                 |
| 0011                 | 3                 | 8                                                 |
| 0100                 | 4                 | 16                                                |
| 0101                 | 5                 | 32                                                |
| 0110                 | 6                 | 64                                                |
| 0111                 | 7                 | 128                                               |
| 1000                 | 8                 | 256                                               |
| 1001                 | 9                 | 512                                               |
| 1010                 | 10                | 1024                                              |
| 1011                 | 11                | 2048                                              |
| 1100                 | 12                | 4096                                              |
| 1101                 | 13                | 8192                                              |
| 1110, 1111           | 14, 15            | reserved and do not use                           |

RMPCNTL[5:4] enables/disables the speed ramp-up during starting of the motor and speed ramp-down during stopping of the motor.

The RMPCNTL[3:0] defines the acceleration/decelerating rate of the ramp control. If the value is small, the PWM width decrement (accelerating)/increment (decelerating) is slower.

The pulse width decrement and increment step is 'smallest\_pulse\_step  $\times$  RMPCNTL[3:0]'. The smallest\_pulse\_step is defined by prescaler value of CWPWH and CCWPWH. Each prescaler setting's smallest\_pulse\_step is given in <u>Table 26</u> and <u>Table 28</u> (the minimum value of the range).

The ramp control will start and end in speed of maximum\_pulse\_step, which is the maximum value of the range given in <u>Table 26</u> and <u>Table 28</u>.

The ramp-up is completed when the pulse width gets the width that is set by CWPWL/CWPWH or CCWPWL/CCWPWH registers.

During ramp-up, the step pulse width is automatically decremented (from the maximum value for step pulse width in the chosen range) until the value in CWPW or the CCWPW register is reached, depending on the direction of rotation. See <u>Figure 10</u>.

During ramp-down, the step pulse width is automatically incremented from the current value in CWPW or the CCWPW, depending on the direction of rotation, until it reaches the maximum value for step pulse width in the chosen range. See <u>Figure 10</u>.



NXP Semiconductors

Fm+ I<sup>2</sup>C-bus stepper motor controller

υ

CA9629

During ramp-up and ramp-down phase of operation, the interrupt based controls do not affect the motor run. An interrupt can happen during ramp-up or ramp-down and it gets registered in the chip. Once the ramp-up operation is finished, then the interrupt is acted upon. A stop request from the microcontroller (writing MCNTL[7] to '0') is the only event that affects the motor operation during ramp-up and ramp-down.

During ramp-up, the micro can issue a stop request. The following sequence of events takes place in the given order:

- 1. If hard stop is enabled, the motor stops immediately (even if ramp-down is enabled) Priority 1.
- 2. If hard stop is disabled but ramp-down is enabled, then the motor starts to ramp down to a stop Priority 2.
- 3. If hard stop is disabled and ramp-down is disabled, then motor stops immediately Priority 3.

During ramp-down, the micro can issue a stop request. The following sequence of events takes place in the given order:

- 1. If hard stop is enabled, the motor stops immediately (it does not finish ramping down) Priority 1.
- 2. If hard stop is disabled but ramp-down is enabled, then the motor continues to ramp down to a stop Priority 2.

In the duration between end of ramp-up and beginning of ramp-down, the interrupt based controls (if enabled) can affect the operation of the motor. In this region, <u>Section 7.3.6</u> gives the priority of events when both interrupt based control and ramp control are enabled together.

### 7.3.18 LOOPDLY — Loop delay timer register

This feature is used to make the motor wait for a certain amount of time before reversing its direction of rotation. There are two situations in which the motor must reverse its direction of rotation:

- The user requests both clockwise and counter clockwise rotation (also known as auto reversal mode).
- On an interrupt (also known as interrupt reversal mode). This register holds the wait time value in seconds. 00h = 0 second wait time. FFh = 255 seconds wait time.

**Remark:** LOOPDLY has an accuracy of  $\pm 5$  %.

## Table 36. LOOPDLY - Loop delay timer control register (address 25h) bit description Legend: \* default value.

| Address | Register | Bit | Access | Value | Description        |
|---------|----------|-----|--------|-------|--------------------|
| 25h     | LOOPDLY  | 7:0 | R/W    | 00h*  | loop delay counter |

## 7.3.19 MCNTL — Motor control register

This register acts like the master control panel for driving the motor. It determines the type of motor operation and controls the starting/stopping of the motor. The registers from address 0Eh (INT\_ACT\_SETUP) to 25h (LOOPDLY) are referred to as the motor parameter registers. The user must first program the motor parameter registers that are required for the current run of the motor. After that, this register should be programmed with the type of operation required. The motor starts when bit 7 of this register is set.

| Address | Register | Bit | Access | Value       | Description                                              |
|---------|----------|-----|--------|-------------|----------------------------------------------------------|
| 26h     | MCNTL    | 7   | R/W    | 1           | start motor                                              |
|         |          |     |        | 0*          | stop motor                                               |
|         |          | 6   | R only | 0*          | reserved                                                 |
|         |          | 5   | R/W    | 1           | hard stop enabled                                        |
|         |          |     |        | 0*          | hard stop disabled                                       |
|         |          | 4   | R/W    | 1           | perform the actions specified in bits [3:0] continuously |
|         |          |     |        | 0*          | perform the actions specified in bits [3:0] once         |
|         |          | 3:2 | R/W    | 11 or<br>10 | step pulses and then rotations                           |
|         |          |     |        | 01          | rotate for specified number of rotations                 |
|         |          |     |        | 00*         | send specified number of step pulses                     |
|         |          | 1:0 | R/W    | 11          | rotate counter-clockwise first, then clockwise           |
|         |          |     |        | 10          | rotate clockwise first, then counter-clockwise           |
|         |          |     |        | 01          | rotate counter-clockwise                                 |
|         |          |     |        | 00*         | rotate clockwise                                         |

| Table 37.   | MCNTL - Motor control register (address 26h) bit description |
|-------------|--------------------------------------------------------------|
| Legend: * c | default value.                                               |

## 7.3.19.1 MCNTL[7]: start/stop motor

This bit indicates the state of the motor. A '1' indicates that the motor is running and '0' indicates that the motor is in the stopped state.

To start the motor, write '1' to this bit. Once the motor is started, any changes to the motor parameter registers do not affect the current run of the motor except for phase changes. Only phase changes (using the PHCNTL register) are allowed during motor operation. Similarly, bits [6:0] of the MCNTL register cannot be changed during motor operation. The only bit that can be changed in the MCNTL register while the motor is running is this start/stop bit. Also, any restart command (writing '1' to this bit when it is already set), before the completion of the current operation are ignored.

When the current operation is completed, the motor stops and this bit is cleared. The completion of motor operation can be checked by reading this bit. After the motor has stopped, the motor parameter registers can be updated and the motor can be started again.

The microcontroller can stop the motor at any time by writing '0' to this bit (this is referred to as a stop request). Once the motor stops, this bit is cleared. Stop request issued when the motor is already in the stopped state is ignored.

#### 7.3.19.2 MCNTL[5]: hard stop

The 'hard stop' feature is only applicable for stop requests issued by the micro. It does not affect the interrupt based stop mechanism. This feature is used to stop the motor immediately when the micro issues a stop request. Hard stop feature has a higher priority over ramp down. So even if ramp down is enabled, if the micro issues a stop request, the motor stops immediately and does not ramp down to stop. The micro should decide how the part should handle its stop request and accordingly enable/disable this feature. The priority of events during a stop request is:

- If hard stop is enabled (MCNTL[5]), then the motor stops immediately.
- If ramp down is enabled (RMPCNTL[4]), the motor starts ramping down to a stop.

### 7.3.19.3 MCNTL[4]: continuous operation

This bit determines if the operation specified in bits [3:0] of this register is executed once or continuously. If continuous operation is enabled, the motor can be stopped either by issuing a stop request or if an interrupt happens and the motor is programmed to stop on that interrupt. If continuous operation is not enabled then, the motor stops automatically after finishing the current operation once.

### 7.3.19.4 MCNTL[3:2]: steps and/or rotations

These two bits determine how many steps and/or rotations are executed by the motor in the current run. Based on clockwise or counter-clockwise direction (MCNTL[1:0]), the clockwise registers (CWSCOUNT, CWRCOUNT) or counter-clockwise registers (CCWSCOUNT, CCWRCOUNT) are used to determine the number steps/rotations. The following rules should be observed while programming these bits:

- Requested operation is steps (MCNTL[3:2] = 00): Number of steps should be non zero in the direction of operation (CW or CCW). In auto/interrupt based reversal modes (CW and CCW), the number of steps in both directions should be non zero. If this condition is not satisfied, the motor does not start.
- Requested operation is rotations (MCNTL[3:2] = 01): Number of rotations should be non zero in the direction of operation (CW or CCW). In auto/interrupt based reversal modes (CW and CCW), the number of rotations in both directions should be non zero. If this condition is not satisfied, the motor does not start.
- Requested operation is steps and rotations (MCNTL[3:2] = 10 or 11): At least one of the parameters, steps or rotations, should be a non zero value in the direction of operation. In auto/interrupt based reversal modes (CW and CCW), the same rule applies to both directions. If this condition is not satisfied, the motor does not start.

### 7.3.19.5 MCNTL[1:0]: clockwise (CW) / counter-clockwise (CCW)

These two bits are used to program the direction of the motor for current operation. Options 10 and 11 are called auto reversal modes (to differentiate it from interrupt based reversal). In these modes, the motor starts rotating in one direction and after completing the required steps/rotations reverses the direction of rotation. If continuous mode of operation is programmed with auto reversal, then the motor keeps repeating the operation continuously.

## 7.4 Motor coil excitation

Initially, after a power-up of the device, when the motor is started for the first time, the first coil that is energized is OUT0 (if the motor is turning in the clockwise direction), or OUT3 (if the motor is turning in the counter clockwise direction). This very first step (after a power-up) is not counted towards the number steps the motor is required to move (it is the reference step). All subsequent steps are all counted. This applies only for the very first time the motor is started after the device is powered up.

For all subsequent starting of the motor, the first coil that is energized is the same coil where it had stopped. For example, consider the motor running in clockwise direction in the one-phase drive mode. If the last coil that was energized before the motor stopped was OUT2, then when the motor is started again OUT2 is energized first and after the pulse width time elapses the next coil in sequence, that is, OUT3 is energized.

## 7.5 Power-on reset

When power is applied to V<sub>DD</sub>, an internal Power-On Reset (POR) holds the PCA9629 in a reset condition until V<sub>DD</sub> has reached V<sub>POB</sub>. At that point, the reset condition is released and the PCA9629 registers and state machine initialize to their default states. The power-on reset typically completes the reset and enables the part by the time the power supply is above V<sub>POB</sub>. However, when it is required to reset the part by lowering the power supply, it is necessary to lower it below 2 V typical.

**Remark:** The system level reset pulse should be > 4  $\mu$ s for the chip to guarantee reset condition.

## 7.6 RESET input

A reset can be accomplished by holding the  $\overline{\text{RESET}}$  pin LOW for a minimum of  $t_{w(rst)}$ . The PCA9629 registers and I<sup>2</sup>C-bus state machine are held in their default state until the RESET input is once again HIGH. The RESET input has a 200 k $\Omega$  internal pull-up to V<sub>DD</sub> pin.

The maximum wait time after RESET pin is released is 1 ms (typical).

## 7.7 Software reset

The Software Reset Call allows all the devices in the  $I^2C$ -bus to be reset to the power-up state value through a specific formatted  $I^2C$ -bus command. To be performed correctly, it implies that the  $I^2C$ -bus is functional and that there is no device hanging the bus.

The maximum wait time after software reset is 1 ms (typical).

The SWRST Call function is defined as the following:

- 1. A START command is sent by the I<sup>2</sup>C-bus master.
- The reserved General Call I<sup>2</sup>C-bus address '0000 000' with the R/W bit set to '0' (write) is sent by the I<sup>2</sup>C-bus master.
- The PCA9629 device(s) acknowledge(s) after seeing the General Call address '0000 0000' (00h) only. If the R/W bit is set to '1' (read), no acknowledge is returned to the I<sup>2</sup>C-bus master.
- 4. Once the General Call address has been sent and acknowledged, the master sends one byte. The value of the byte must be equal to 06h. The PCA9629 acknowledges this value only. If the byte is not equal to 06h, the PCA9629 does not acknowledge it. If more than one byte of data is sent, the PCA9629 does not acknowledge anymore.
- 5. Once the right byte has been sent and correctly acknowledged, the master sends a STOP command to end the software reset sequence: the PCA9629 then resets to the default value (power-up value) and is ready to be addressed again within the specified bus free time. If the master sends a Repeated START instead, no reset is performed. The I<sup>2</sup>C-bus master must interpret a non-acknowledge from the PCA9629 (at any time) as a 'Software Reset Abort'. The PCA9629 does not initiate a software reset.

## 7.8 Interrupt output

The open-drain active LOW interrupt is activated by the following two mechanisms:

- Watchdog timer: If the watchdog timer is enabled and the timer times out, then an interrupt is generated and the watchdog interrupt flag bit [3] is set in the watchdog control register (WDCNTL).
- **GPIOs:** One or more of pins P0 to P3 can generate an interrupt if the following conditions are met:
  - The pin is configured as an input in the I/O configuration register (IOC).
  - The interrupt from that pin is enabled in the mask interrupt register (MSK).
  - The pin's state change (rising edge or falling edge) is programmed to generate an interrupt in the interrupt mode register (INTMODE).

The interrupt  $\overline{INT}$  pin output can be enabled or disabled using MODE register bit [5] (0 = enable; 1 = disable). The interrupt flag bit is set in the INTSTAT register when one of the interrupts is generated from P0 to P3.

**Remark:** If the state of the pin does not match the contents of the Input port register, changing an I/O from an output to an input may cause a false interrupt to occur.

## 7.9 Phase sequence generator

The PCA9629 phase sequence generator uses the on-chip oscillator and control logic to generate logic waveforms needed to support the following three types of stepper motor drive formats:

- · One-phase drive, also called 'wave drive'
- Two-phase drive
- Half-step drive

These logic level outputs are used to drive high current power driver stages to provide required drive current to the stepper motor coils.

### 7.9.1 One-phase drive (wave drive)

In one-phase drive method, only one winding is energized at any given time. The advantage of wave drive mode is its simplicity. The disadvantage of wave drive mode is that in the unipolar wound motor only 25 %, and in the bipolar motor only 50 % of the total motor winding are used at any given time. This means that maximum torque output from the motor is not made available. Since only one winding is energized, holding torque and working torque are reduced by 30 %. This can, within limits, be compensated by increasing supply voltage. The advantage of this form of drive is higher efficiency, but at the cost of reduced step accuracy.



#### Table 38. Logic output sequence for wave drive

| Winding   |   | Step |   |   |   |   |   |   |  |
|-----------|---|------|---|---|---|---|---|---|--|
|           | 1 | 2    | 3 | 4 | 5 | 6 | 7 | 8 |  |
| Winding D | 1 | 0    | 0 | 0 | 1 | 0 | 0 | 0 |  |
| Winding C | 0 | 1    | 0 | 0 | 0 | 1 | 0 | 0 |  |
| Winding B | 0 | 0    | 1 | 0 | 0 | 0 | 1 | 0 |  |
| Winding A | 0 | 0    | 0 | 1 | 0 | 0 | 0 | 1 |  |

Product data sheet

### 7.9.2 Two-phase drive

In two-phase drive method, two windings are energized at any given time. In case of two-phase drive, the torque output of the unipolar wound motor is lower than the bipolar motor (for motors with the same winding parameters) since the unipolar motor uses only 50 % of the available winding, while the bipolar motor uses the entire winding.



#### Table 39. Logic output sequence for two-phase drive

| Winding   | Step |   |   |   |   |   |   |   |
|-----------|------|---|---|---|---|---|---|---|
|           | 1    | 2 | 3 | 4 | 5 | 6 | 7 | 8 |
| Winding D | 1    | 0 | 0 | 1 | 1 | 0 | 0 | 1 |
| Winding C | 1    | 1 | 0 | 0 | 1 | 1 | 0 | 0 |
| Winding B | 0    | 1 | 1 | 0 | 0 | 1 | 1 | 0 |
| Winding A | 0    | 0 | 1 | 1 | 0 | 0 | 1 | 1 |

## 7.9.3 Half-step drive (one-phase and two-phase on)

'Half-step drive' combines both wave and two-phase (one-phase and two-phase on) drive modes. This results in angular movements that are half of those in 1- or 2-phases-on drive modes. Half-stepping can reduce a phenomenon referred to as resonance, which can be experienced in 1- or 2-phases-on drive modes.

As the name implies, in this mode it is possible to step a motor in a half-step sequence, thus producing half steps, for example 3.75° steps from a 7.5° motor. A possible drawback for some applications is that the holding torque is alternately strong and weak on successive motor steps. This is because on full steps only one phase winding is energized, while on the half-steps two stator windings are energized. Also, because current and flux paths differ on alternate steps, accuracy is worse than when full stepping.

# PCA9629

## Fm+ I<sup>2</sup>C-bus stepper motor controller



#### Table 40. Logic output sequence for half-step drive

| Winding   | Step |   |   |   |   |   |   |   |
|-----------|------|---|---|---|---|---|---|---|
|           | 1    | 2 | 3 | 4 | 5 | 6 | 7 | 8 |
| Winding D | 1    | 1 | 0 | 0 | 0 | 0 | 0 | 1 |
| Winding C | 0    | 1 | 1 | 1 | 0 | 0 | 0 | 0 |
| Winding B | 0    | 0 | 0 | 1 | 1 | 1 | 0 | 0 |
| Winding A | 0    | 0 | 0 | 0 | 0 | 1 | 1 | 1 |

## 8. Characteristics of the l<sup>2</sup>C-bus

The I<sup>2</sup>C-bus is for two-way, two-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

## 8.1 Bit transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as control signals (see Figure 14).



## 8.1.1 START and STOP conditions

Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line while the clock is HIGH is defined as the START condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the STOP condition (P) (see Figure 15).



## 8.2 System configuration

A device generating a message is a 'transmitter'; a device receiving is the 'receiver'. The device that controls the message is the 'master' and the devices which are controlled by the master are the 'slaves' (see Figure 16).

## **NXP Semiconductors**

# PCA9629

Fm+ I<sup>2</sup>C-bus stepper motor controller



## 8.3 Acknowledge

The number of data bytes transferred between the START and the STOP conditions from transmitter to receiver is not limited. Each byte of eight bits is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter, whereas the master generates an extra acknowledge related clock pulse.

A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse; set-up time and hold time must be taken into account.

A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event, the transmitter must leave the data line HIGH to enable the master to generate a STOP condition.



## 9. Bus transactions

Data is transmitted to the PCA9629 registers using 'Write Byte' transfers.

Data is read from the PCA9629 registers using 'Read Byte' transfers.

All information provided in this document is subject to legal disclaimers.

PCA9629

35 of 51

# PCA9629

## Fm+ I<sup>2</sup>C-bus stepper motor controller

## **10. Application design-in information**



## 10.1 Stepper motor coil driver considerations

When choosing a motor and coil driver circuit for an application, it is necessary to choose the coil driver such that the minimum expected drive strength of the coil driver over the anticipated operating conditions exceeds the minimum coil current in the application. For the NMOS FETs, the gate voltage affects the FET drive strength, so it is necessary to evaluate the FET with its gate at the minimum V<sub>DD</sub> planned for the PCA9629 application, because the PCA9629 cannot drive the gate higher than the V<sub>DD</sub>.

For example, in most applications a 5 V power supply would have a specification like 5 V  $\pm$  10 % or 5 V  $\pm$  20 %, so it would be necessary to verify that the ON-resistance or current sinking capability of the FET with a gate voltage of 4.75 V or 4.5 V, whichever applies, is capable of sinking all of the current that the motor might require. Since FETs present a capacitive load to the outputs of the PCA9629, the output asymptotically approaches the V<sub>DD</sub> of the part, so eventually the full V<sub>DD</sub> appears at the output. However, for Darlington bipolar coil drivers the input current represents a static current load that reduces the V<sub>OH</sub>. So depending upon the input current of the Darlington bipolar coil driver, the PCA9629 output voltage will always be less than V<sub>DD</sub>. This in turn reduces the input current and also reduces the available drive current from the Darlington bipolar coil driver, so the lowest gain for the driver and the input current gain product must be considered in verifying that the maximum motor current can be sunk by the driver.

### 10.2 Considerations when using GPIO pins P0 to P3 as inputs

For proper operation of GPIO pins as inputs, the signals at the inputs must be free from any glitches or noise. The signals must be logic level inputs.

For example, outputs from sensors must provide logic level signals at the input pins of PCA9629. This may require signal conditioning at the outputs of sensors. Another example is when using P0 to P3 for key switch sensing. The inputs of PCA9629 do not provide key de-bouncing. This is external to PCA9629 and is user-defined and supplied.

# 10.3 Priority of ramp control, interrupt-based control, loop delay and hard stop

During ramp-up and ramp-down phases of operation, the interrupt-based controls do not affect the motor run. Interrupts that occur during ramp-up or ramp-down are ignored. Once the ramp-up operation is finished (when the motor is running at the final speed), then the interrupts that occur are acted upon. A stop request from the microcontroller (writing 0 to MCNTL[7]) is the only event that affects the motor operation during ramp-up and ramp-down.

During ramp-up, the microcontroller can issue a stop request. The following sequence of events takes place in the given order:

- 1. If hard stop is enabled, the motor stops immediately (even if ramp-down is enabled); Priority 1.
- 2. If hard stop is disabled but ramp-down is enabled, then the motor starts to ramp down to a stop; Priority 2.
- 3. If hard stop is disabled and ramp-down is disabled, then motor stops immediately; Priority 3.

During ramp-down, the microcontroller can issue a stop request. The following sequence of events takes place in the given order:

- 1. If hard stop is enabled, the motor stops immediately (it does not finish ramping down); Priority 1.
- 2. If hard stop is disabled but ramp-down is enabled, then the motor continues to ramp down to a stop; Priority 2.

In the duration between end of ramp-up and beginning of ramp-down, the interrupt-based controls (if enabled) can affect the operation of the motor. In this region, <u>Section 7.3.6.2</u> gives the priority of events when both interrupt-based control and ramp control are enabled together. Consider the following example (the motor is programmed to reverse rotation on an interrupt):

- Motor programmed for CW rotations; ramp-up and ramp-down enabled; reverse rotation on interrupt P0/P1.
- When motor is started, it starts ramping up and when ramp-up is completed it rotates at the final speed.
- If interrupt P0 happens, then it reverses rotation right away and start rotating in the CCW direction for the specified number of rotations.

- Before the specified number of rotations is completed in the CCW direction, if interrupt P1 happens, then it again reverses its rotation right away and start rotating in the CW direction for the specified number of rotations.
- If no other interrupt happens, the motor finishes executing the specified number of rotations in the CW direction and then starts to ramp down.

In the above example, if extra steps are enabled for interrupts P0 and P1, then when the interrupts happen the motor executes the extra steps in the current direction of rotation and then reverses its direction.

## 11. Limiting values

#### Table 41. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter                      | Conditions              | Min          | Max  | Unit |
|------------------|--------------------------------|-------------------------|--------------|------|------|
| V <sub>DD</sub>  | supply voltage                 |                         | -0.5         | +6.0 | V    |
| V <sub>I/O</sub> | voltage on an input/output pin |                         | $V_{SS}-0.5$ | 5.5  | V    |
| I <sub>I/O</sub> | input/output current           | Pn, OUTn, INT, SCL, SDA | -            | ±50  | mA   |
| l                | input current                  |                         | -            | ±20  | mA   |
| I <sub>SS</sub>  | ground supply current          |                         | -            | 210  | mA   |
| P <sub>tot</sub> | total power dissipation        |                         | -            | 400  | mW   |
| T <sub>stg</sub> | storage temperature            |                         | -65          | +150 | °C   |
| T <sub>amb</sub> | ambient temperature            |                         | -40          | +85  | °C   |
|                  |                                |                         |              |      |      |

# 12. Static characteristics

#### Table 42. Static characteristics

 $V_{DD}$  = 4.5 V to 5.5 V;  $V_{SS}$  = 0 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified.

| Symbol           | Parameter                | Conditions                                                                                                          | Min                | Тур | Max                 | Unit |
|------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------|--------------------|-----|---------------------|------|
| Supply           |                          |                                                                                                                     |                    |     |                     |      |
| V <sub>DD</sub>  | supply voltage           |                                                                                                                     | 4.5                | -   | 5.5                 | V    |
| I <sub>DD</sub>  | supply current           | operating mode; no load;<br>f <sub>SCL</sub> = 1 MHz; V <sub>DD</sub> = 5.5 V                                       | -                  | 6   | 10                  | mA   |
| I <sub>stb</sub> | standby current          | no load; f <sub>SCL</sub> = 0 kHz;<br>V <sub>I</sub> = V <sub>DD</sub> or V <sub>SS</sub> ; V <sub>DD</sub> = 5.5 V | -                  | 1   | 2                   | mA   |
| V <sub>POR</sub> | power-on reset voltage   | no load; $V_I = V_{DD}$ or $V_{SS}$                                                                                 | -                  | 2.3 | -                   | V    |
| V <sub>PDR</sub> | power-down reset voltage | no load; $V_I = V_{DD}$ or $V_{SS}$                                                                                 | <u>[1]</u> _       | 2.0 | -                   | V    |
| Input SC         | L; input/output SDA      |                                                                                                                     |                    |     |                     |      |
| V <sub>IL</sub>  | LOW-level input voltage  |                                                                                                                     | -0.5               | -   | +0.3V <sub>DD</sub> | V    |
| V <sub>IH</sub>  | HIGH-level input voltage |                                                                                                                     | 0.7V <sub>DD</sub> | -   | 5.5                 | V    |
| I <sub>OL</sub>  | LOW-level output current | $V_{OL} = 0.4 \text{ V}; V_{DD} = 5.0 \text{ V}$                                                                    | 30                 | 40  | -                   | mA   |
| IL.              | leakage current          | $V_I = V_{DD} \text{ or } V_{SS}$                                                                                   | -1                 | -   | +1                  | μA   |
| Ci               | input capacitance        | $V_{I} = V_{SS}$                                                                                                    | -                  | 6   | 10                  | pF   |
|                  |                          |                                                                                                                     |                    |     |                     |      |

38 of 51

#### Fm+ I<sup>2</sup>C-bus stepper motor controller

| Symbol               | Parameter                       | Conditions                                        |     | Min          | Тур | Max                 | Unit |
|----------------------|---------------------------------|---------------------------------------------------|-----|--------------|-----|---------------------|------|
| OUT0 to              | OUT3 outputs                    |                                                   |     |              |     |                     |      |
| l <sub>OL</sub>      | LOW-level output current        | $V_{OL} = 0.5 \text{ V}; V_{DD} = 4.5 \text{ V}$  | [2] | 25           | 28  | -                   | mA   |
| I <sub>OL(tot)</sub> | total LOW-level output current  | $V_{OL} = 0.5 \text{ V}; V_{DD} = 4.5 \text{ V}$  | [2] | -            | -   | 120                 | mA   |
| V <sub>OH</sub>      | HIGH-level output voltage       | $I_{OH} = -10 \text{ mA}; V_{DD} = 4.5 \text{ V}$ | [3] | 4.0          | -   | -                   | V    |
| P0 to P3             | I/Os                            |                                                   |     |              |     |                     |      |
| I <sub>OL</sub>      | LOW-level output current        | $V_{OL} = 0.5 \text{ V}; V_{DD} = 4.5 \text{ V}$  | [2] | 25           | 28  | -                   | mA   |
| I <sub>OL(tot)</sub> | total LOW-level output current  | $V_{OL} = 0.5 \text{ V}; V_{DD} = 4.5 \text{ V}$  | [2] | -            | -   | 120                 | mA   |
| V <sub>OH</sub>      | HIGH-level output voltage       | $I_{OH}$ = -10 mA; $V_{DD}$ = 4.5 V               | [3] | 4.0          | -   | -                   | V    |
| l <sub>oz</sub>      | OFF-state output current        | 3-state; $V_{OH} = V_{DD}$ or $V_{SS}$            |     | -10          | -   | +10                 | μA   |
| C <sub>io</sub>      | input/output capacitance        | 3-state pins as inputs                            |     | -            | 5   | 8                   | pF   |
| Address              | inputs                          |                                                   |     |              |     |                     |      |
| V <sub>IL</sub>      | LOW-level input voltage         |                                                   |     | -0.5         | -   | $+0.3V_{DD}$        | V    |
| V <sub>IH</sub>      | HIGH-level input voltage        |                                                   |     | $0.7 V_{DD}$ | -   | 5.5                 | V    |
| I <sub>LI</sub>      | input leakage current           |                                                   |     | -1           | -   | +1                  | μA   |
| Ci                   | input capacitance               |                                                   |     | -            | 3   | 5                   | pF   |
| RESET ir             | nput                            |                                                   |     |              |     |                     |      |
| V <sub>IL</sub>      | LOW-level input voltage         |                                                   |     | -0.5         | -   | +0.3V <sub>DD</sub> | V    |
| V <sub>IH</sub>      | HIGH-level input voltage        |                                                   |     | $0.7 V_{DD}$ | -   | 5.5                 | V    |
| I <sub>LI</sub>      | input leakage current           |                                                   |     | -1           | -   | +1                  | μA   |
| Ci                   | input capacitance               |                                                   |     | -            | 3   | 5                   | pF   |
| I <sub>LIL</sub>     | LOW-level input leakage current | $V_I = V_{SS}$                                    |     | -7           | -   | -45                 | μA   |
| INT output           | ut                              |                                                   |     |              |     |                     |      |
| l <sub>OL</sub>      | LOW-level output current        | $V_{OL} = 0.5 \text{ V}; V_{DD} = 4.5 \text{ V}$  |     | 24           | 28  | -                   | mA   |
| I <sub>ОН</sub>      | HIGH-level output current       | open-drain; $V_{OH} = V_{DD}$                     |     | -10          | -   | +10                 | μA   |
| Co                   | output capacitance              |                                                   |     | -            | 5   | -                   | pF   |

# **Table 42.** Static characteristics ... continued $V_{12} = 4.5 V to 5.5 V V_{22} = 0 V T_{12} = -40 °C$

OF OCU unloss otherwise energified 10 00 1-

[1] In order to reset part, V<sub>DD</sub> must be lowered to 1.4 V.

Each bit must be limited to a maximum of 25 mA and the total package limited to 210 mA due to internal busing limits. [2]

For  $I_{OH}$  = –25 mA, the minimum  $V_{OH}$  =  $V_{DD}$  – 0.7 V with  $V_{DD}$  = 4.5 V to 5.5 V. [3]



# **13. Dynamic characteristics**

#### Table 43. Dynamic characteristics

 $V_{DD}$  = 4.5 V to 5.5 V;  $V_{SS}$  = 0 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified. Oscillator frequency = 1 MHz ± 5 % at 25 °C (see Figure 23).

| Symbol                | Parameter                                                               | Conditions                                  |               |     | rd-mode<br>-bus | Fast-m<br>I <sup>2</sup> C-b  |     |      | ode Plus<br>·bus | Unit |
|-----------------------|-------------------------------------------------------------------------|---------------------------------------------|---------------|-----|-----------------|-------------------------------|-----|------|------------------|------|
|                       |                                                                         |                                             |               | Min | Max             | Min                           | Max | Min  | Max              |      |
| f <sub>SCL</sub>      | SCL clock frequency                                                     |                                             | <u>[1]</u>    | 0   | 100             | 0                             | 400 | 0    | 1000             | kHz  |
| t <sub>BUF</sub>      | bus free time between a STOP and START condition                        |                                             |               | 4.7 | -               | 1.3                           | -   | 0.5  | -                | μS   |
| t <sub>HD;STA</sub>   | hold time (repeated) START condition                                    |                                             |               | 4.0 | -               | 0.6                           | -   | 0.26 | -                | μS   |
| t <sub>SU;STA</sub>   | set-up time for a repeated START condition                              |                                             |               | 4.7 | -               | 0.6                           | -   | 0.26 | -                | μS   |
| t <sub>su;sто</sub>   | set-up time for STOP condition                                          |                                             |               | 4.0 | -               | 0.6                           | -   | 0.26 | -                | μS   |
| t <sub>HD;DAT</sub>   | data hold time                                                          |                                             |               | 0   | -               | 0                             | -   | 0    | -                | ns   |
| t <sub>VD;ACK</sub>   | data valid acknowledge time                                             |                                             | [2]           | 0.3 | 3.45            | 0.1                           | 0.9 | 0.05 | 0.45             | μS   |
| t <sub>VD;DAT</sub>   | data valid time                                                         |                                             | [3]           | 0.3 | 3.45            | 0.1                           | 0.9 | 0.05 | 0.45             | μS   |
| t <sub>SU;DAT</sub>   | data set-up time                                                        |                                             |               | 250 | -               | 100                           | -   | 50   | -                | ns   |
| t <sub>LOW</sub>      | LOW period of the SCL clock                                             |                                             |               | 4.7 | -               | 1.3                           | -   | 0.5  | -                | μS   |
| t <sub>HIGH</sub>     | HIGH period of the SCL clock                                            |                                             |               | 4.0 | -               | 0.6                           | -   | 0.26 | -                | μS   |
| t <sub>f</sub>        | fall time of both SDA and SCL signals                                   |                                             | <u>[4][5]</u> | -   | 300             | 20 +<br>0.1C <sub>b</sub> [6] | 300 | -    | 120              | ns   |
| t <sub>r</sub>        | rise time of both SDA and SCL signals                                   |                                             |               | -   | 1000            | 20 +<br>0.1C <sub>b</sub> [6] | 300 | -    | 120              | ns   |
| t <sub>SP</sub>       | pulse width of spikes that<br>must be suppressed by the<br>input filter |                                             | <u>[7]</u>    | -   | 50              | -                             | 50  | -    | 50               | ns   |
| t <sub>d(o)</sub>     | output delay time                                                       | interrupt based<br>motor control<br>latency | <u>[8]</u>    | 5.7 | 7.4             | 5.7                           | 7.4 | 5.7  | 7.4              | μS   |
| RESET                 |                                                                         |                                             |               |     |                 |                               |     |      |                  |      |
| t <sub>w(rst)</sub>   | reset pulse width                                                       |                                             | [9]           | 1   | 4               | 1                             | 4   | 1    | 4                | μs   |
| t <sub>rec(rst)</sub> | reset recovery time                                                     |                                             |               | -   | 1               | -                             | 1   | -    | 1                | ms   |

[1] Minimum SCL clock frequency is limited by the bus time-out feature, which resets the serial bus interface if either SDA or SCL is held LOW for a minimum of 25 ms. Disable bus time-out feature for DC operation.

[2] t<sub>VD:ACK</sub> = time for acknowledgement signal from SCL LOW to SDA (out) LOW.

[3]  $t_{VD:DAT}$  = minimum time for SDA data out to be valid following SCL LOW.

[4] In order to bridge the undefined region of the SCL falling edge, a master device must internally provide a hold time of at least 300 ns for the SDA signal (refer to the V<sub>IL</sub> of the SCL signal).

[5] The maximum t<sub>f</sub> for the SDA and SCL bus lines is specified at 300 ns. The maximum fall time (t<sub>f</sub>) for the SDA output stage is specified at 250 ns. This allows series protection resistors to be connected between the SDA and the SCL pins and the SDA/SCL bus lines without exceeding the maximum specified t<sub>f</sub>.

[6]  $C_b = total capacitance of one bus line in pF.$ 

[7] Input filters on the SDA and SCL inputs suppress noise spikes less than 50 ns.

[8] The time delay from one of the P[1:0] inputs edge changes to the motor control outputs OUT[3:0] change. Typical value = 6.5 µs.

PCA9629 Product data sheet

## **NXP Semiconductors**

#### Fm+ I<sup>2</sup>C-bus stepper motor controller

**PCA9629** 

[9] The internal glitch filter rejects any LOW pulse less than 1  $\mu$ s. The system level reset pulse should be > 4  $\mu$ s for the chip to guarantee reset condition.





Fig 22. Reset timing



#### Fm+ I<sup>2</sup>C-bus stepper motor controller

## 14. Test information





PCA9629 Product data sheet

# 15. Package outline



#### Fig 26. Package outline SOT403-1 (TSSOP16)

All information provided in this document is subject to legal disclaimers.

## **16. Handling information**

All input and output pins are protected against ElectroStatic Discharge (ESD) under normal handling. When handling ensure that the appropriate precautions are taken as described in *JESD625-A* or equivalent standards.

## 17. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

### 17.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

### 17.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- · Board specifications, including the board finish, solder masks and vias
- Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- · Lead-free soldering versus SnPb soldering

### 17.3 Wave soldering

Key characteristics in wave soldering are:

All information provided in this document is subject to legal disclaimers.

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- · Solder bath specifications, including temperature and impurities

## 17.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 27</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 44 and 45

#### Table 44. SnPb eutectic process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C | ;)    |
|------------------------|--------------------------------|-------|
|                        | Volume (mm <sup>3</sup> )      |       |
|                        | < 350                          | ≥ 350 |
| < 2.5                  | 235                            | 220   |
| ≥ 2.5                  | 220                            | 220   |

#### Table 45. Lead-free process (from J-STD-020C)

| Package thickness (mm) | (mm) Package reflow temperature (°C) |             |        |  |  |
|------------------------|--------------------------------------|-------------|--------|--|--|
|                        | Volume (mm <sup>3</sup> )            |             |        |  |  |
|                        | < 350                                | 350 to 2000 | > 2000 |  |  |
| < 1.6                  | 260                                  | 260         | 260    |  |  |
| 1.6 to 2.5             | 260                                  | 250         | 245    |  |  |
| > 2.5                  | 250                                  | 245         | 245    |  |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 27.

### Fm+ I<sup>2</sup>C-bus stepper motor controller



For further information on temperature profiles, refer to Application Note AN10365 "Surface mount reflow soldering description".

## **18. Abbreviations**

| Table 46.            | Abbreviations                             |
|----------------------|-------------------------------------------|
| Acronym              | Description                               |
| AI                   | Auto-Increment                            |
| CCW                  | Counter-ClockWise                         |
| CDM                  | Charged-Device Model                      |
| CMOS                 | Complementary Metal-Oxide Semiconductor   |
| CPU                  | Central Processing Unit                   |
| CW                   | ClockWise                                 |
| DMOS                 | double-Diffused Metal-Oxide Semiconductor |
| DUT                  | Device Under Test                         |
| ESD                  | ElectroStatic Discharge                   |
| FET                  | Field-Effect Transistor                   |
| Fm+                  | Fast-mode Plus                            |
| GPIO                 | General Purpose Input/Output              |
| HBM                  | Human Body Model                          |
| HVAC                 | Heating, Venting and Air Conditioning     |
| I/O                  | Input/Output                              |
| I <sup>2</sup> C-bus | Inter-Integrated Circuit bus              |
| IC                   | Integrated Circuit                        |
| LED                  | Light Emitting Diode                      |
| LSB                  | Least Significant Bit                     |

## **NXP Semiconductors**

# **PCA9629**

### Fm+ l<sup>2</sup>C-bus stepper motor controller

| Table 46. | Abbreviationscontinued                     |
|-----------|--------------------------------------------|
| Acronym   | Description                                |
| NMOS      | Negative-channel Metal-Oxide Semiconductor |
| MSB       | Most Significant Bit                       |
| PCB       | Printed-Circuit Board                      |
| pps       | pulses per second                          |
| PWM       | Pulse Width Modulator                      |
| POR       | Power-On Reset                             |

# **19. Revision history**

| Table 47. | Revision    | history | , |
|-----------|-------------|---------|---|
|           | 110 1131011 | matory  | / |

| Document ID | Release date | Data sheet status  | Change notice | Supersedes |
|-------------|--------------|--------------------|---------------|------------|
| PCA9629 v.1 | 20120229     | Product data sheet | -             | -          |

# 20. Legal information

## 20.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

### 20.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

## 20.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

© NXP B.V. 2012. All rights reserved.

**Product data sheet** 

#### Fm+ I<sup>2</sup>C-bus stepper motor controller

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Non-automotive qualified products** — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's

## 21. Contact information

own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

## 20.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

I<sup>2</sup>C-bus — logo is a trademark of NXP B.V.

For more information, please visit: <u>http://www.nxp.com</u>

For sales office addresses, please send an email to: salesaddresses@nxp.com

#### Fm+ l<sup>2</sup>C-bus stepper motor controller

# 22. Contents

| 1       | General description 1                                  |
|---------|--------------------------------------------------------|
| 2       | Features and benefits 1                                |
| 3       | Applications 2                                         |
| 4       | Ordering information 2                                 |
| 4.1     | Ordering options 2                                     |
| 5       | Block diagram 3                                        |
| 6       | Pinning information                                    |
| 6.1     | Pinning                                                |
| 6.2     | Pin description 4                                      |
| 7       | Functional description 5                               |
| 7.1     | Device address                                         |
| 7.2     | Command register 6                                     |
| 7.3     | Register definitions 6                                 |
| 7.3.1   | MODE — Mode register                                   |
| 7.3.1.1 | Disable interrupt output pin (bit 5)                   |
| 7.3.1.2 | Outputs change on STOP (bit 4)                         |
| 7.3.2   | SUBADR1 to SUBADR3 — I <sup>2</sup> C-bus              |
|         | subaddress 1 to 3 9                                    |
| 7.3.3   | ALLCALLADR — All Call I <sup>2</sup> C-bus address 9   |
| 7.3.4   | Watchdog timer 10                                      |
| 7.3.4.1 | WDTOI — WatchDog Time-Out Interval                     |
|         | register                                               |
| 7.3.4.2 | WDCNTL — WatchDog Control register 11                  |
| 7.3.5   | GPIOs and interrupts 12                                |
| 7.3.5.1 | IP — Input Port register 12                            |
| 7.3.5.2 | INTSTAT — Interrupt Status register 12                 |
| 7.3.5.3 | OP — Output Port register                              |
| 7.3.5.4 | IOC — I/O Configuration register 13                    |
| 7.3.5.5 | MSK — Mask interrupt register 13                       |
| 7.3.5.6 | CLRINT — Clear Interrupts register 14                  |
| 7.3.5.7 | INTMODE — Interrupt Mode register 14                   |
| 7.3.6   | Interrupt based motor control                          |
| 7.3.6.1 | INT_ACT_SETUP — Interrupt Action                       |
| 7000    | Setup control register                                 |
| 7.3.6.2 | INT_MTR_SETUP — Interrupt Motor Setup control register |
| 7.3.6.3 | Setup control register                                 |
| 7.3.0.3 | Setup control register                                 |
| 7.3.6.4 | INT_AUTO_CLR — Interrupt Auto Clear                    |
| 7.5.0.4 |                                                        |
| 7.3.7   | register 17<br>SETMODE — output state on STOP          |
| 7.5.7   | control register                                       |
| 7.3.8   | PHCNTL — Phase Control register                        |
| 7.3.9   | SROTNL, SROTNH — Steps per rotation                    |
| ,.0.0   | registers 19                                           |
| 7.3.10  | CWPWL, CWPWH — Clockwise step                          |
| ,.0.10  | pulse width register                                   |
|         |                                                        |

| 7.3.11             | CCWPWL, CCWPWH — Counter-clockwise            |          |
|--------------------|-----------------------------------------------|----------|
|                    | step pulse width register                     | 21       |
| 7.3.12             | CWSCOUNTL, CWSCOUNTH — Number                 |          |
|                    | of clockwise steps register                   | 22       |
| 7.3.13             | CCWSCOUNTL, CCWSCOUNTH — Number               |          |
|                    | of counter-clockwise steps register           | 22       |
| 7.3.14             | CWRCOUNTL, CWRCOUNTH — Number                 |          |
|                    | of clockwise rotations register               | 22       |
| 7.3.15             | CCWRCOUNTL, CCWRCOUNTH — Number               |          |
|                    | of counter-clockwise rotations register       | 22       |
| 7.3.16             | EXTRASTEPS0, EXTRASTEPS1 — Extra              | ~~       |
| 7047               | steps count for INTP0, INTP1 control register | 23       |
| 7.3.17             | RMPCNTL — Ramp control register               | 23       |
| 7.3.18             | LOOPDLY — Loop delay timer register           | 26       |
| 7.3.19<br>7.3.19.1 | MCNTL — Motor control register                | 27       |
|                    |                                               | 27       |
| 7.3.19.2           | - [-]                                         | 28<br>28 |
| 7.3.19.3           |                                               | 20<br>28 |
| 7.3.19.5           |                                               | 20       |
| 7.5.19.0           | counter-clockwise (CCW)                       | 28       |
| 7.4                | Motor coil excitation                         | 29       |
| 7.5                | Power-on reset.                               | 29       |
| 7.6                | RESET input                                   | 29       |
| 7.7                | Software reset                                | 30       |
| 7.8                | Interrupt output.                             | 30       |
| 7.9                | Phase sequence generator                      | 31       |
| 7.9.1              | One-phase drive (wave drive)                  | 31       |
| 7.9.2              | Two-phase drive                               | 32       |
| 7.9.3              | Half-step drive                               |          |
|                    | (one-phase and two-phase on)                  | 32       |
| 8                  | Characteristics of the I <sup>2</sup> C-bus   | 34       |
| 8.1                | Bit transfer                                  | 34       |
| 8.1.1              | START and STOP conditions                     | 34       |
| 8.2                | System configuration                          | 34       |
| 8.3                | Acknowledge                                   | 35       |
| 9                  | Bus transactions                              | 35       |
| 10                 | Application design-in information             | 36       |
| 10.1               | Stepper motor coil driver considerations      | 36       |
| 10.2               | Considerations when using GPIO pins           | 00       |
| 10.2               | P0 to P3 as inputs                            | 37       |
| 10.3               | Priority of ramp control, interrupt-based     | •        |
|                    | control, loop delay and hard stop             | 37       |
| 11                 | Limiting values                               | 38       |
| 12                 | Static characteristics                        | 38       |
|                    |                                               |          |
| 13                 | Dynamic characteristics                       | 40       |
| 14                 | Test information                              | 42       |
|                    | continued                                     |          |

continued >>

### Fm+ I<sup>2</sup>C-bus stepper motor controller

| 15   | Package outline 43           |
|------|------------------------------|
| 16   | Handling information 44      |
| 17   | Soldering of SMD packages 44 |
| 17.1 | Introduction to soldering 44 |
| 17.2 | Wave and reflow soldering 44 |
| 17.3 | Wave soldering 44            |
| 17.4 | Reflow soldering 45          |
| 18   | Abbreviations 46             |
| 19   | Revision history 47          |
| 20   | Legal information 48         |
| 20.1 | Data sheet status 48         |
| 20.2 | Definitions 48               |
| 20.3 | Disclaimers 48               |
| 20.4 | Trademarks 49                |
| 21   | Contact information 49       |
| 22   | Contents                     |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP B.V. 2012.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 29 February 2012 Document identifier: PCA9629