

# **10-BIT 240-MSPS VIDEO DAC**

WITH TRI-LEVEL SYNC AND VIDEO (ITU-R.BT601)-COMPLIANT FULL-SCALE RANGE

Check for Samples: THS8135

## FEATURES

- Triple 10-Bit D/A Converters
- 240-MSPS Operation
- YPbPr/RGB Configurable Blanking Levels, Correctly Positioned for Either Full (0-1023) or Video (ITU-R.BT601) Compliant Input Code Ranges
- Generic Triple DAC Mode for Non-Video Applications
- Direct Drive of Double-Terminated 75-Ω Load Into Standard Video Levels
- 3x10 Bit 4:4:4, 2x10 Bit 4:2:2 or 1x10 Bit 4:2:2 (ITU-R.BT656) Multiplexed YCbCr/GBR Input **Data Formats**

- **Bi-Level (EIA) or Tri-Level (SMPTE) Sync** Generation
- Integrated Sync-On-Green/Luminance or Sync-**On-All Composite Sync Insertion**
- Internal Voltage Reference
- Low-Power Operation From 3.3-V Analog and . **1.8-V Digital Suply Levels**

## APPLICATIONS

- High-Definition Television (HDTV) Set-Top Boxes/Receivers/Displays
- **High-Resolution Image Processing**

## DESCRIPTION

The THS8135 is a general-purpose triple high-speed D/A converter optimized for use in video/graphics applications. The device operates from 3.3-V analog and 1.8-V digital supplies. The THS8135 performance is assured at a sampling rate up to 240 MSPS. The THS8135 consists of three 10-bit D/A converters and additional circuitry for bi-level/tri-level sync and blanking level generation. By providing a dc offset for the lowest video amplitude output in video DAC mode, the device can insert a (negative) bi-level or (negative/positive) tri-level sync on either only the green/luminance (sync-on-green/sync-on-Y) channel or on all channels for video applications. A generic DAC mode avoids this dc offset, making this device suitable for non-video applications as well.

The THS8135 is a footprint-compatible functional upgrade to the THS8133. In addition, the THS8135 allows a higher update rate for oversampled video digitizing for all PC graphics formats up to UXGA (1600x1200) resolution at 85 Hz and all practical digital TV formats including HDTV. The support for oversampling significantly reduces the complexity of the analog reconstruction filter required behind the DAC.

Standard video levels can be generated for the full 10-bit input code range. Alternatively, the same levels can be reached from a reduced input code range compliant to the video sampling standard ITU-R.BT-601. In that case. the full-scale range of the DAC is dependent on the RGB or YCbCr color space configuration of the device. When configured for RGB operation, full video output swing is reached for input codes 64-940 on all channels. When configured for YCbCr operation, code range 64-940 on Y and code range 64-960 on Cb and Cr channels generate full output swing using internal amplitude scaling on these color components. The device provides headroom to accommodate under-/over-shoot outside the ITU-R.BT601 range to allow the generation of ITU-R.BT601 illegal colors or super-black / super-white levels.

A digital control input for insertion of a reference (blanking) level on the analog outputs is included. The amplitude of the blanking level is configurable for either RGB or YPbPr component outputs and for full or reduced input code ranges. The inserted sync output amplitude(s) always has the required 7:3 ratio to the full-scale video amplitude.

The current-steering DACs can be directly terminated in resistive loads to produce voltage outputs. The device provides a flexible configuration of maximum output current drive. The devices output drivers have been specifically designed to produce standard video output levels when directly connected to a single-ended doubleterminated 75- $\Omega$  coaxial cable.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments.



#### SLAS343B-MAY 2001-REVISED APRIL 2013

The input data format can be either 3x10 bit 4:4:4, 2x10 bit 4:2:2, or 1x10 bit 4:2:2. This enables a direct interface to a wide range of video DSP/ASICs including parts generating ITU-R.BT656 formatted output data. However, the THS8135 needs specific input synchronization signals to properly insert a composite sync onto its outputs as it does not extract embedded SAV/EAV synchronization codes from the ITU-R.BT656 input. Along with other extra functionality, this feature is available on a derivative device (THS8200).

#### Table 1. Ordering Information<sup>(1)</sup>

| T <sub>A</sub> | PACKAGED DEVICES <sup>(2)</sup><br>TQFP-48 PowerPAD™ |  |
|----------------|------------------------------------------------------|--|
| 0°C to 70°C    | THS8135PHP                                           |  |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.





www.ti.com

#### DV<sub>DD</sub> DV<sub>SS</sub> COMP FSADJ VREF Bandgap Reference R/Cr RCr[9:0] DAC ARPr Register G/Y GY[9:0] Input DAC AGY Register Formatter B/Cb BCb[9:0] DAC ABPb Register CLK SYNC/BLANK Configuration M1 Control Control M2 À SYNC BLANK $AV_{DD}$ $AV_{SS}$ SYNC\_T

## **Table 2. Terminal Functions**

| TERMINAL         |        | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------------------|--------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME             | NO.    | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| ABPb             | 45     | 0   | Analog blue or Pb current output, capable of directly driving a double terminated 75-Ω coaxial cable                                                                                                                                                                                                                                                                                                                                                                                                                               |
| AGY              | 41     | 0   | Analog green or Y current output, capable of directly driving a double terminated 75- $\Omega$ coaxial cable                                                                                                                                                                                                                                                                                                                                                                                                                       |
| ARPr             | 43     | 0   | Analog red or Pr current output, capable of directly driving a double terminated 75-Ω coaxial cable                                                                                                                                                                                                                                                                                                                                                                                                                                |
| AV <sub>DD</sub> | 40, 44 | I   | Analog power supply (3.3 V). All AV <sub>DD</sub> pins must be connected.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| AV <sub>SS</sub> | 42, 46 | I   | Analog ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| BCb0-BCb9        | 10-1   | I   | Blue or Cb pixel data input. Signals with index 0 denote the least significant bits.                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| BLANK            | 23     | I   | Blanking control input, active low. A rising edge on CLK latches BLANK. When asserted, the ARPr, AGY, and ABPb outputs are driven to the blanking level, irrespective of the value on the data inputs. SYNC takes precedence over BLANK, so asserting SYNC (low) while BLANK is active (low) results in sync generation. The amplitude of the DAC outputs during BLANK active are determined by the color space and input code range configurations of the device. BLANK control is available in both video and generic DAC modes. |
| CLK              | 26     | I   | Clock input. A rising edge on CLK latches RCr0-9, GY0-9, BCb0-9, BLANK, SYNC, and SYNC_T.<br>In video DAC mode, the M1 and M2 inputs are latched by a rising edge on CLK as well but only<br>when additional conditions are satisfied as explained in their terminal description. In generic DAC<br>mode, M1 and M2 are continuously interpreted that is independent of additional conditions, to<br>determine color space and input data formats. This allows easier configuration.                                               |
| COMP             | 39     | 0   | Compensation terminal. A 0.1- $\mu$ F capacitor must be connected between COMP and AV <sub>DD</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                              |
| DV <sub>DD</sub> | 12     | I   | Digital power supply (1.8 V)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

**Functional Block Diagram** 

NI. a

| TERMINAL         |       |     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
|------------------|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME             | NO.   | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| DV <sub>SS</sub> | 11    | Ι   | Digital ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| FSADJ            | 38    | I   | Full-scale adjust control. The full-scale current drive on each of the output channels is determined by the value of a resistor $R_{FS}$ connected between this terminal and $AV_{SS}$ . Figure 5 shows the relationship between full-scale output voltage compliance and $R_{FS}$ for the nominal DAC termination of 37.5 $\Omega$ .                                                                                                                                                                                                                                                                                              |  |  |
| GY0-GY9          | 36-27 | Ι   | Green or Y pixel data input. Signals with index 0 denote the least significant bits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
|                  |       |     | Operation mode control 1.<br>In video DAC mode, the second rising edge on CL <u>K after</u> a transition on <u>SYNC</u> latches M1. The interpretation is dependent on the polarity of the last <u>SYNC</u> transition:                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|                  |       |     | $\overline{\text{SYNC}} \text{ L} \rightarrow \text{H: latched as M1_INT}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| M1               | 47    | I   | $\overline{\text{SYNC}} \text{ H} \rightarrow \text{L: latched as BLNK_INT}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|                  |       |     | Together with M2_INT, M1_INT configures the device as shown in Table 4 for video DAC mode.<br>BLNK_INT determines if the device operates with the full- or reduced-scale input code range.<br>Together with the color space configuration, this sets the amplitude of the blanking level on the<br>analog output(s) as shown in Table 7.                                                                                                                                                                                                                                                                                           |  |  |
|                  |       |     | In generic DAC mode, M1 is continuously interpreted as M1_INT, BLNK_INT control is not available and the device always assumes full-scale input code range for blank level positioning.                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|                  |       |     | Operation mode control 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
|                  |       |     | In video DAC mode, the second rising edge on CLK after a transition on $\overline{SYNC}$ latches M2. The interpretation is dependent on the polarity of the last $\overline{SYNC}$ transition:<br>$\overline{SYNC} L \rightarrow H$ : latched as M2_INT                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| M2               | 48    | 1   | $\overline{\text{SYNC}}$ H $\rightarrow$ L: latched as INS3_INT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
|                  | 40    |     | Together with M1_INT, M2_INT configures the device as shown in Table 5 for video DAC mode.<br>When INS3_INT is high, the device inserts sync on all DAC outputs; when low, sync is inserted only on the AGY output.                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|                  |       |     | In generic DAC mode, M2 is continuously interpreted as M2_INT, INS3_INT control is not applicable, because sync insertion is not available in generic DAC mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| RCr0-RCr9        | 13-22 | Ι   | Red or Cr pixel data input. Signals with index 0 denote the least significant bits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| SYNC             | 24    | I   | Sync control input, active low. A rising edge on CLK latches $\overline{SYNC}$ . When asserted, only the AGY output (when INS3_INT = L, see terminal M2) for sync-on-G/Y, or ARPr, AGY, and ABPb outputs (when INS3_INT = H, see terminal M2) for sync-on-all, are driven to the sync level, irrespective of the values on the data or $\overline{BLANK}$ inputs. Therefore, $\overline{SYNC}$ should remain low for the whole duration of sync, which is in the case of a tri-level sync both the negative and positive portion. See Figure 10 for timing control. $\overline{SYNC}$ control is only available in video DAC mode. |  |  |
| SYNC_T           | 25    | I   | Sync tri-level control, active high. A rising edge on CLK latches SYNC_T. When asserted (high), a positive sync (higher than blanking level) is generated when <u>SYNC</u> is low. When disabled (low), a negative sync (lower than blanking level) is generated when <u>SYNC</u> is low. When generating a tri-<br>level (negative-to-positive) sync, an L->H transition on this signal positions the start of the positive transition. Figure 10 for timing control.                                                                                                                                                             |  |  |
|                  |       |     | SYNC_T is also used to put the device in generic DAC mode: $\overline{SYNC} = H \text{ AND } SYNC_T = H \rightarrow$ generic DAC mode. Therefore, the user should always drive SYNC_T low outside the sync period when video DAC mode operation is intended.                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| V <sub>REF</sub> | 37    | 0   | Voltage reference for DACs. An internal voltage reference of nominally 1.2 V is provided, which requires an external 0.1- $\mu$ F ceramic capacitor between VREF and AV <sub>SS</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |

www.ti.com



## DETAILED DESCRIPTION

The THS8135 is a fast well-matched triple DAC with current outputs optimized for video applications without sacrificing its usefulness as a general-purpose triple DAC, thanks to a generic DAC mode. For video applications, the device can embed an analog output (composite) bi-level or tri-level sync on only the green/luma channel or on all three DAC output channels. The THS8135 offers compatibility with several popular video data formats and provides standard analog output compliance levels for component video digitized according to the ITU-R.BT601 sampling standard. The DAC full-scale range is also adjustable.

#### Sync Generation

The SYNC and SYNC\_T control inputs enable the superposition of an additional current onto the AGY channel or onto all three channels, depending on the setting of INS3\_INT. Using a combination of the SYNC and SYNC\_T control inputs, either bi-level negative going pulses or tri-level pulses can be generated. By driving these terminals with the correct timing inputs, the user can insert onto the analog output(s) any composite sync format consisting of horizontal sync, vertical sync, pre- and post-serration, and equalization pulses. Assertion of SYNC (active low) identifies the sync period, while assertion of SYNC\_T (active high) within this period identifies the positive excursion of a tri-level sync.

#### Blanking Generation

The BLANK control input fixes the output amplitude on all channels to the blanking level, irrespective of the value on the data input ports. The position of the blanking level on each channel and its relation to active video is different depending on the RGB versus YCbCr color space configuration: bottom-range blanking level for R, G, B, and Y outputs versus mid-range blanking level for Pb and Pr outputs. This also depends on the full-scale versus reduced-scale (ITU-R.BT601) input code range configuration: bottom-range blanking levels correspond to input code 0 when in full-scale, or to code 64 when in reduced-scale input code range configuration; mid-range blanking levels remain at 512 in all cases.

#### Generic DAC Mode vs Video DAC Mode

In video DAC mode, the device provides additional dc bias on R, G, B, and Y channels to provide headroom for negative sync insertion, as shown on Figure 1 and Figure 3.

Such bias might be undesirable in applications where no sync embedding is needed, because it causes additional power consumption and might prevent dc coupling of the DAC outputs. In such cases, only a triple DAC operation without dc bias (that is, DAC input code 0 corresponding to 0-V output) might be preferred as there is no need for sync insertion. Therefore, the THS8135 includes a generic DAC mode that does not add any dc bias. Sync insertion is not supported in generic DAC mode. Also, in this mode, only full-scale operation is available. Other features are still available in generic DAC mode: different input data formats, RGB versus YCbCr color space selection, and blanking level override option.

Because of the eliminated dc bias, the DAC output compliance for full-range video input can be higher in generic DAC mode: up to 1.286 Vpp at nominal double 75- $\Omega$  termination load. This is high enough for the D/A conversion of composite video (NTSC/PAL/SECAM), where the signal fed to the device contains the complete digital composite waveform, including sync and color-burst.

Selection between generic DAC versus video DAC mode is controlled through a combination of  $\overline{SYNC}$  and  $SYNC_T$  settings. Because  $SYNC_T$  only determines the sync polarity in video DAC mode, this signal has *don't* care status when no sync insertion takes place that is, when  $\overline{SYNC}$  is high. The <u>THS8135</u> uses the logic level on the SYNC\_T input when  $\overline{SYNC}$  is high to enter generic DAC mode:  $SYNC_T$  and  $\overline{SYNC}$  are high  $\rightarrow$  generic <u>DAC</u> mode. Therefore, the user must make sure to keep  $SYNC_T$  low outside the sync insertion period (when  $\overline{SYNC}$  is high) to prevent entering generic DAC mode, when he intends to use the device in video DAC mode.

Table 3 shows how to select between video DAC and generic DAC mode.

I TEXAS INSTRUMENTS

www.ti.com

SLAS343B-MAY 2001-REVISED APRIL 2013

|      | Table 3. Video vs Generic Mode Selection |        |                                                                                                                                                                                               |  |  |  |
|------|------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| SYNC | BLANK                                    | SYNC_T | OPERATION MODE AND DAC OUTPUT                                                                                                                                                                 |  |  |  |
| 1    | 1                                        | 1      | Generic DAC mode. Blanking override inactive.                                                                                                                                                 |  |  |  |
| 1    | 0                                        | 1      | Generic DAC mode. Blanking override active. Blanking level position is according to the codes of Table 7, however no dc bias is present on the Y, R, G, and B outputs                         |  |  |  |
| 1    | 1                                        | 0      | Video DAC mode. Blanking override inactive                                                                                                                                                    |  |  |  |
| 1    | 0                                        | 0      | Video DAC mode. Blanking override active. Blanking level position is according to the codes of Table 7, with dc bias present on the Y, R, G, and B outputs as shown in Figure 1 and Figure 3. |  |  |  |
| 0    | Х                                        | 0      | Video DAC mode. Negative sync inserted.                                                                                                                                                       |  |  |  |
| 0    | Х                                        | 1      | Video DAC mode. Positive sync inserted.                                                                                                                                                       |  |  |  |

#### Table 3. Video vs Generic Mode Selection

## Device Configuration Using M1 and M2 in Video DAC Mode

In the video DAC mode, the configuration signals M1 and M2 are both sampled on the second rising edge of the <u>CLK</u> input signal after a L  $\rightarrow$  H or H  $\rightarrow$  L transition on SYNC. Depending on the polarity of this last transition on SYNC, M1 and M2 are interpreted differently by the THS8135, as shown in Table 4.

#### NOTE

In the THS8133, only M2 is a sampled signal while M1 is continuously interpreted. By doing so here, the additional input control signal BLNK\_INT is generated. See the *backward compatibility with the THS8133* section.

#### Table 4. Interpretation of M1 in Video DAC Mode

| IF LA <u>ST EV</u> ENT ON<br>SYNC IS: | THEN M1 IS<br>INTERPRETED ON<br>THE SECOND CLK<br>RISING EDGE<br>FOLLOWING THIS<br>EVENT AS: | DESCRIPTION                                                                                                                                                                                                                                   |  |  |
|---------------------------------------|----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| $H \rightarrow L$ BLNK_INT            |                                                                                              | Sets operation with full or video (ITU-R.BT601) - input code range that is, the full-scale range is reached from either the 0-1023 10-bit input code range or the input code range of Table 8, see also Table 7 for blanking level positions. |  |  |
| $L\toH$                               | M1_INT                                                                                       | Sets device operation mode. See Table 6 and Table 7.                                                                                                                                                                                          |  |  |

#### Table 5. Interpretation of M2 in VIdeo DAC Mode

| IF LA <u>ST EV</u> ENT ON<br>SYNC IS: | THEN M2 IS<br>INTERPRETED ON<br>THE SECOND CLK<br>RISING EDGE<br>FOLLOWING THIS<br>EVENT AS: | DESCRIPTION                                                                                                                                                                 |  |  |
|---------------------------------------|----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| $H\toL$                               | INS3_INT                                                                                     | Sets sync Insertion mode: $\overline{SYNC}$ low enables sync generation on one (INS3_INT = L) or all three (INS3_INT = H) DAC outputs. SYNC_T determines the sync polarity. |  |  |
| $L\toH$                               | M2_INT                                                                                       | Sets device operation mode. See Table 6 and Table 7.                                                                                                                        |  |  |

## Device Configuration Using M1 and M2 in Generic DAC Mode

To simplify device configuration in the generic DAC mode, the M1 and M2 configuration pins are continuously interpreted as M1\_INT and M2\_INT respectively, that is, their interpretation is not dependent on the last event on SYNC and is not only sampled on the second rising CLK edge after a transition on SYNC. BLNK\_INT and INS3\_INT controls are not available in generic mode. As a result, in generic DAC mode, the device always operates with full-scale input range and no sync insertion is available.

M1\_INT and M2\_INT can be tied high or low externally to determine the input formatter setting and color space for blank level positions. Blanking override is still available in generic DAC mode using the BLANK input. Generic DAC mode only disables the dc bias for R, G, B, and Y component outputs.

Table 3 shows all combinations of these control signals. Note that when SYNC is low, it takes precedence over BLANK.



#### <u>www.ti.</u>com

# Selection of Color Space and Input Formatter Configuration (Available in Video DAC and Generic DAC Modes)

Input data to the device can be supplied from a 3x10b GBR or YCbCr input port. If the device is configured to take data from all three channels, the data is clocked in at each rising edge of CLK. All three DACs operate at the full clock speed of CLK.

In the case of 4:2:2 sampled data (for YCbCr data), the device can be fed over either a 2x10 bit or 1x10 bit multiplexed input port. An internal demultiplexer routes the input samples to the appropriate DAC: Y at the rate of CLK, Cb and Cr each at rate of 1/2 CLK.

According to ITU-R.BT-656, the sample sequence is Cb-Y-Cr-Y over a 1x10-bit interface (Y-port). The sample sequence starts at the first rising edge of CLK after BLANK has been taken high (inactive). Note that in this case the frequency of CLK is 2x the Y conversion speed and 4x the conversion speed of both Cr and Cb.

In the case of a 2x10 bit input interface, both the Y-port and the Cr-port are sampled on every CLK rising edge. <u>The Cr-</u>port carries the sample sequence Cb-Cr. The sample sequence starts at the first rising edge of CLK after BLANK has been taken high (inactive). Note that in this case the frequency of CLK is equal to the conversion speed of Y and 2x the conversion speed of both Cr and Cb.

Table 6 shows the possible configurations of the input formatter, as determined by the internal M1\_INT and M2\_INT signals. The color space selection also determines the position of the blanking level and is explained in the next section.

| M1_INT | M2_INT | CONFIGURATION     | DESRIPTION                                                                                                                                                                                                                                                                   |
|--------|--------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| L      | L      | GBR 3x10b-4:4:4   | GBR mode 4:4:4. Data clocked in on each rising edge of CLK from G, B, and R input channels.                                                                                                                                                                                  |
| L      | н      | YCbCr 3x10b-4:4:4 | YCbCr mode 4:4:4. Data clocked in on each rising edge of CLK from Y, Cb, and Cr input channels.                                                                                                                                                                              |
| н      | L      | YCbCr 2x10b-4:2:2 | YCbCr mode 4:2:2 2x10 bit. Data clocked in on each rising edge of CLK from Y channel. A sample sequence of Cb-Cr should be applied to the Cr port. At the first rising edge of CLK after BLANK is taken high, Cb should be present on this port.                             |
| Н      | Н      | YCbCr 1x10b-4:2:2 | YCbCr mode 4:2:2 1x10 bit (ITU-R.BT-656 compliant). Data clocked in on each rising edge of CLK from Y channel. A sample sequence of Cb-Y-Cr-Y should be applied to the Y port. At the first rising edge of CLK after BLANK is taken high, Cb should be present on this port. |

#### Table 6. THS8135 RGB/YCbCr Color Space and Input Formatter Configuration

## Selection of Full-Scale or Reduced-Scale ITU.BT601 Modes (Available in Video DAC Mode Only)

In video DAC mode, BLNK\_INT sets the blanking level generated on the DAC outputs as shown in Table 7. This allows imposing a blanking level on the analog outputs corresponding to either full-scale code range or a reduced-scale code range compliant to ITU-R.BT601. The blanking level is correctly positioned for either RGB or YCbCr configurations, determined from the M1/M2 setting.

For generic DAC mode, BLNK\_INT control is not available and the device always generates an output level during BLANK low assuming full-scale input code range.

# Table 7. Full-Scale or ITU.BT601 Reduced-Scale Mode Selection and Impact on Blanking Level Positioning

| M1 INT | M2 INT | BLNK INT | AVAILABLE<br>IN VIDEO<br>DAC (V) AND | BLANK AC                                           | OUTPUT LEVEL DURING<br>TIVE CORRESPONDING<br>DAC INPUT CODE: |      |      |
|--------|--------|----------|--------------------------------------|----------------------------------------------------|--------------------------------------------------------------|------|------|
| _      | _      | _        | GENERIC<br>DAC (G)<br>MODES?         |                                                    | AGY                                                          | ABPb | ARPr |
| L      | L      | L        | V, G                                 | GBR 3x10b 4:4:4, full scale range                  | 0                                                            | 0    | 0    |
| L      | L      | н        | V                                    | GBR 3x10b 4:4:4, ITU-R.BT601-<br>compliant range   | 64                                                           | 64   | 64   |
| L      | Н      | L        | V, G                                 | YCbCr 3x10b 4:4:4, full scale range                | 0                                                            | 512  | 512  |
| L      | Н      | н        | V                                    | YCbCr 3x10b 4:4:4, ITU-R.BT601-<br>compliant range | 64                                                           | 512  | 512  |
| Н      | L      | L        | V                                    | YCbCr 2x10b 4:2:2, ITU-R.BT601-<br>compliant range | 64                                                           | 512  | 512  |
| Н      | L      | Н        | V, G                                 | YCbCr 2x10b 4:2:2, full scale range                | 0                                                            | 512  | 512  |
| Н      | Н      | L        | V                                    | YCbCr 1x10b 4:2:2, ITU-R.BT601-<br>compliant range | 64                                                           | 512  | 512  |
| Н      | н      | Н        | V, G                                 | YCbCr 1x10b 4:2:2, full scale range                | 0                                                            | 512  | 512  |

In full-scale range, the DAC is driven with input codes 0-1023 to the desired video level, set by the resistor connected to the FSADJ terminal (for example, a full-scale video amplitude of 700 mV when terminated into 37.5  $\Omega$  and when using the nominal R<sub>FS</sub> value).

In reduced-scale ITU-R.BT601 range, it is the intention that full-scale video amplitude is reached when the device is driven with digital inputs within the input code range shown in Table 8. Note that the code range is unequal between RGBY on one hand and CbCr on the other hand. Figure 1 through Figure 4 illustrates the difference between ITU-R.BT601 reduced-scale and full-scale code range operation. In reduced-range configuration, the B/Cb and R/Cr components are digitally amplitude scaled internally. Note that there is no scaling on the G/Y component. Therefore, to accommodate the 700-mV video compliance on all components, the DAC full-scale output current needs to be increased between full-scale and reduced scale modes by a factor of 1023/(940-64) by decreasing  $R_{FS}$  in that proportion.

This implementation has the advantage of avoiding amplitude scaling on the most critical G/Y component, while still providing the possibility for instantaneous overshoot/undershoot on the analog component video output when illegal signals according to ITU-R.BT601, such as super-black or super-white, are applied to the device.

When using reduced-scale range, the output sync:video amplitude ratio is still 7:3, but now takes into account the reduced code range, not the full-scale range, to determine this ratio. Therefore, proper sync amplitudes are preserved in either mode, when the full-scale current is modified as explained higher. When changing DAC full-scale current using R<sub>FS</sub>, the sync amplitude level always scales proportionally with the video output compliance.

Note that even when using reduced-scale range, the midscale blanking level on ABPb and ARPr channels still corresponds to code 512 = [64+(960-64)/2] when using YCbCr color space configuration. Table 8 shows the valid reduced input code ranges for RGB and YCbCr operation on each of the input data buses. While the THS8135 allows reduced-scale code range with RGB data, video systems normally use it only with YCbCr type data.

| OPERATING MODE | GY[ ]  | RPr[]  | BPb[ ] |
|----------------|--------|--------|--------|
| RGB            | 64-940 | 64-940 | 64-940 |
| YCbCr          | 64-940 | 64-960 | 64-960 |

 Table 8. Input Code Ranges for ITU.BT601 Modes

## **DAC Operation**

The analog output drivers generate a current of which the drive level can be user-modified by choosing an appropriate resistor value R<sub>FS</sub>, connected to the FSADJ pin.

All current source amplitudes (video, blanking, and sync) are derived from an internal voltage reference such that the relative amplitudes of sync, blank, and video are always equal to their nominal relationships.



Figure 1 through Figure 4 show the nominal output voltage levels for full- or reduced-range input code range configurations on R, G, B, and Y versus Cb and Cr channels.

Note that in full-scale input code range configuration, the blanking level is at 350 mV on all outputs; while in reduced-scale operation it is at 400 mV on all outputs.

In reduced scale modes, after proper adjustment of R<sub>FS</sub>, the nominal 700-mV output compliance is reached from an input code range of only 876 (= 940-64) codes on G/Y, and of only 896 (= 960-64) codes on R/Pr and B/Pr output channels. The maximum excursions are ~817 mV (= 1023/876 × 700 mV) on G/Y and ~800 mV (= 876/896 × 817 mV) on B/Pb and R/Pr channels. Figure 4 shows that when using reduced-scale input code range, the blanking level needs to be at 400 mV to accommodate the maximum negative excursion on B/Pr and R/Pr channels.

The figures also show the excursions for the sync level positions in either full-scale or reduced-scale configurations. These levels are internally adjusted and assure 300-mV sync excursions when using nominal termination loads and properly adjusting R<sub>FS</sub>, as previously explained.



NOTE: Choose R<sub>FS</sub> for 700 mV from input codes 0-1023 on Y.





Figure 2. CbCr Outputs, Full-Scale Input Code Range







NOTE: Choose RFS for 700 mV from input codes 64-940 on Y.

Figure 3. YRGB Outputs, Reduced-Scale Input Code Range



Figure 4. CbCr Outputs, Reduced-Scale Input Code Range

## **Output Amplitude Control**

The current drive on all three output channels (including sync) is controlled by a resistor  $R_{FS}$  that must be connected between FSADJ and AVSS. In all operation modes the relative amplitudes of these current drivers are maintained irrespective of the  $R_{FS}$  value, as long as a maximum current drive capability is not exceeded. Therefore, a 7:3 video to sync ratio is preserved when adjusting  $R_{FS}$ .

The sync generator is composed of different current sources that are internally routed to a corresponding DAC output. Because they are additional to the <u>video</u> DACs, full 10-bit DAC resolution is preserved for video. Depending on the setting of INS3\_INT during <u>SYNC</u> low, the sync current drive is added to either only the green channel output (sync-on-G/Y) if INS3\_INT = L or all three channel outputs (sync-on-all) if INS3\_INT = H. Sync insertion is only available in video DAC mode.

Figure 5 shows the relationship between  $R_{FS}$  and the current drive level on each channel for full-range DAC input. When using reduced-scale range, the codes on the G/Y channel are not internally scaled (only BCb and RCr channels are scaled). Therefore, the user should increase the DAC full-scale current by decreasing  $R_{FS}$  by a factor of 1023/(940-64) to map the reduced-scale Y input code range to the same output current drive level. Because these are the current drive levels for the video DACs, they do not take into account the additional dc bias for sync insertion when using video DAC mode. The voltage compliance outputs in Figure 5 assume termination with a 37.5- $\Omega$  resistor.







Figure 5. Output Voltage vs Full-Scale Resistance

The user is free to connect another resistor value, but care should be taken not to exceed the maximum current level on each of the DAC outputs as shown in the specifications section.

## **Backward Compatibility With the THS8133**

#### Power Supply

The THS8135 is a functional superset to the THS8133 and is footprint compatible that is a board designed for the THS8133 can also be used with the THS8135. Both devices come in the same package and have identical pinouts. Only the power supply levels need to be adjusted as shown in Table 9.

|                  | THS8133      | THS8135 |
|------------------|--------------|---------|
| AV <sub>DD</sub> | 5 V          | 3.3 V   |
| DV <sub>DD</sub> | 3.3 V to 5 V | 1.8 V   |

#### Table 9. Power Supply Changes THS8133 vs THS8135

#### **Device Configuration**

The THS8135 samples both M1 and M2 on the second rising edge of CLK after a transition on SYNC in video modes. Depending on the polarity of the transition, M1 is interpreted as either M1\_INT or BLK\_INT. In the THS8133 the M1 signal is not sampled but continuously interpreted, and is only interpreted as M1\_INT. The THS8133 does not offer a reduced-scale input code range configuration and therefore does not require BLNK\_INT.

Only when this additional functionality, which is typical for video systems, is desired, a small change in the configuration of the device is required by supplying a dynamically changing signal on M1, generated in a similar way as M2, as shown in Table 10.

Note that this backward compatibility is due to the selection of full-scale versus reduced-scale configurations in Table 7. All configurations that have equal logic levels for BLNK\_INT and M1\_INT produce full-scale input code range, which are compatible with the THS8133. This allows the use of a signal tied high or low on M1, as on the THS8133, for these backward compatible full-scale configurations.



## DAC Outputs

The position of the blanking levels in the THS8135 differs from the position of the blanking levels in the THS8133. This is to accommodate both full- and reduced-scale configurations on this device, while the THS8133 only supported full-scale. When the DAC output is ac-coupled, as is typically the case, there is no change to the output video waveform. Typically a clamp circuit at the receiving side will restore the signal to the proper dc level.

#### Video DAC Mode vs Generic DAC Mode

The THS8133 does not offer a generic DAC mode. The THS8135 uses only the same number of control signals than the THS8133 but additionally introduces a generic video mode by specific use of a *don't care* signal combination of these control signals on the THS8133.

#### Programming Example for M2 (1)

Configuration of the device is normally static in a given application, although it is theoretically possible to reconfigure the device during operation.

If M2\_INT and INS3\_INT need to be either low or high, the M2 pin is simply tied low or <u>high.</u> If M2\_INT and INS3\_INT need to have different levels, these can be easily derived from the signal on the SYNC pin, as shown in Table 10 and Figure 6.

(1) Programming M1 is analogous.

| Table 10. | Generating | M2 | From | SYNC |
|-----------|------------|----|------|------|
|-----------|------------|----|------|------|

| то н   | AVE:     | APPLY TO M2:                             |  |  |  |  |  |
|--------|----------|------------------------------------------|--|--|--|--|--|
| M2_INT | INS3_INT | APPET TO M2.                             |  |  |  |  |  |
| L      | Н        | SYNC delayed by two CLK periods          |  |  |  |  |  |
| Н      | L        | inverted SYNC delayed by two CLK periods |  |  |  |  |  |

M1 can be generated similarly. Therefore, at most one inverter and two flip flops are needed to configure any of the THS8135 modes using M1 and M2.













STRUMENTS

www.ti.com



www.ti.com

Figure 10 shows how to control the SYNC, SYNC\_T, and BLANK signals to generate tri-level sync levels and blanking at the DAC output in video mode. A bi-level (negative) sync can be generated similarly by avoiding the positive transition on SYNC\_T during SYNC low.

Note that on the THS8135 it is required to keep SYNC\_T low outside the sync interval to avoid entering the generic DAC mode.



Figure 10. Sync and Blanking Generation



## Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

| V                | Sumply voltage                                                 | $AV_{DD}$ to $AV_{SS}$                          | -0.5 V to 3.6 V                    |
|------------------|----------------------------------------------------------------|-------------------------------------------------|------------------------------------|
| V <sub>DD</sub>  | Supply voltage                                                 | $DV_{DD}$ to $DV_{SS}$                          | -0.5 V to 2 V                      |
|                  | Supply voltage, difference between analog and digital supplies | $AV_{DD}$ to $DV_{DD}$ , $AV_{SS}$ to $DV_{SS}$ | -0.5 to 0.5 V                      |
|                  | Digital input voltage range to DV <sub>SS</sub>                |                                                 | -0.5 V to DV <sub>DD</sub> + 0.5 V |
| T <sub>A</sub>   | Operating free-air temperature range                           |                                                 | 0°C to 70°C                        |
| T <sub>stg</sub> | Storage temperature range                                      |                                                 | -55°C to 150°C                     |

(1) Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## **Thermal Specifications**

|                      | PARAMETER                                           | TEST CONDITIONS <sup>(1)</sup>                | MIN   | TYP  | MAX  | UNIT |
|----------------------|-----------------------------------------------------|-----------------------------------------------|-------|------|------|------|
| $\theta_{JA}$        | Junction-to-ambient thermal resistance, still air   | Thermal PAD soldered to 4-layer High-K<br>PCB |       |      | °C/W |      |
|                      |                                                     | Low-K PCB, Thermal PAD not soldered           | 64.42 |      |      |      |
| $\theta_{\text{JC}}$ | Junction-to-case thermal resistance, still air      |                                               |       | 0.12 |      | °C/W |
| T <sub>J(MAX)</sub>  | Maximum junction temperature for reliable operation |                                               |       |      | 105  | °C   |

(1) When split ground planes are used, attach the thermal pad to the analog ground plane.

## **Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                      |                               |      | м   | N NO | M MAX   | UNIT          |
|----------------------|-------------------------------|------|-----|------|---------|---------------|
| Power Su             | pply                          |      |     |      |         |               |
| V <sub>DD</sub>      | Cupply veltoge                | AVDD |     | 3 3  | .3 3.6  | v             |
|                      | Supply voltage                | DVDD | 1.6 | 65 1 | .8 2    | v             |
| Digital an           | d Reference Inputs            |      |     |      |         |               |
| V <sub>IH</sub>      | High-level input voltage      |      | 1   | .2   | $DV_DD$ | V             |
| V <sub>IL</sub>      | Low-level input voltage       |      | DV  | SS   | 0.7     | V             |
| f <sub>clk</sub>     | Clock frequency               |      |     | 0    | 240     | MHz           |
| t <sub>w(CLKH)</sub> | Clock high pulse duration     |      | 40  | %    | 60%     | CLK<br>period |
| t <sub>w(CLKL)</sub> | Clock low pulse duration      |      | 40  | %    | 60%     | CLK<br>period |
| R <sub>FS</sub>      | FSADJ resistor <sup>(1)</sup> |      |     | 3    | .8      | kΩ            |

(1)  $R_{FS}$  should be chosen such that the maximum full-scale DAC output current ( $I_{FS}$ ) does not exceed their maximum stated levels. This yields the nominal output voltage compliance at the nominal load termination of 37.5  $\Omega$ .

#### SLAS343B-MAY 2001-REVISED APRIL 2013

## **Electrical Characteristics**

over recommended operating conditions with  $f_{CLK} = 240$  MSPS and use of internal reference voltage  $V_{REF}$ , with  $R_{FS} = R_{FS(nom)}$  and 37.5- $\Omega$  load termination (unless otherwise noted)

## **Power Supply**

1 MHz, -1 dBFS digital sine simultaneously applied to all three channels

|                    | PARAMETER                                          | TEST COND                                                             | MIN              | TYP   | MAX   | UNIT |     |  |
|--------------------|----------------------------------------------------|-----------------------------------------------------------------------|------------------|-------|-------|------|-----|--|
|                    |                                                    |                                                                       | RGB              | 89    | 95    | 100  |     |  |
| $IAV_{DD}$         | Operating supply current, analog                   | AV <sub>DD</sub> = 3.3 V, DV <sub>DD</sub> = 1.8 V,<br>CLK = 80 MSPS  | YCbCr            | 71    | 76    | 80   | mA  |  |
|                    |                                                    |                                                                       | Generic (700 mV) | 63    | 66    | 69   |     |  |
|                    |                                                    |                                                                       | RGB              | 14.5  | 15.1  | 15.7 |     |  |
| $IDV_DD$           | DV <sub>DD</sub> Operating supply current, digital | AV <sub>DD</sub> = 3.3 V, DV <sub>DD</sub> = 1.8 V,<br>CLK = 80 MSPS  | YCbCr            | 11.7  | 12.15 | 12.7 | mA  |  |
|                    |                                                    |                                                                       | Generic (700 mV) | 14.64 | 15.1  | 15.7 |     |  |
|                    |                                                    |                                                                       | RGB              | 328   | 338   | 350  |     |  |
| PD                 | Power dissipation                                  | AV <sub>DD</sub> = 3.3 V, DV <sub>DD</sub> = 1.8 V,<br>CLK = 80 MSPS  | YCbCr            | 262   | 270   | 280  | mW  |  |
|                    |                                                    |                                                                       | Generic (700 mV) | 237   | 245   | 252  |     |  |
| 1417               | AV <sub>DD</sub> Operating supply current, analog  | AV <sub>DD</sub> = 3.3 V, DV <sub>DD</sub> = 1.8 V,                   | RGB              | 89    | 95    | 100  | mA  |  |
| AVDD               |                                                    | CLK = 240 MSPS                                                        | Generic (700 mV) | 63    | 66    | 69   | ША  |  |
| עחו                | DV <sub>DD</sub> Operating supply current, digital | AV <sub>DD</sub> = 3.3 V, DV <sub>DD</sub> = 1.8 V,                   | RGB              | 38    | 40    | 41   | mA  |  |
| ID V <sub>DD</sub> |                                                    | CLK = 240 MSPS                                                        | Generic (700 mV) | 38    | 40    | 41.1 | ШA  |  |
| Р                  | Dower dissinction                                  | AV <sub>DD</sub> = 3.3 V, DV <sub>DD</sub> = 1.8 V,                   | RGB              | 373   | 384   | 394  | mW  |  |
| P <sub>D</sub>     | Power dissipation                                  | CLK = 240 MSPS                                                        | Generic (700 mV) | 281   | 290   | 298  | mvv |  |
| IAV <sub>DD</sub>  | Operating supply current, analog                   | AV <sub>DD</sub> = 3.3 V, DV <sub>DD</sub> = 1.8 V,<br>CLK = 80 MSPS  | Generic (1.3 V)  |       | 114   |      | mA  |  |
| $IDV_DD$           | Operating supply current, digital                  | AV <sub>DD</sub> = 3.3 V, DV <sub>DD</sub> = 1.8 V,<br>CLK = 80 MSPS  | Generic (1.3 V)  |       | 16    |      | mA  |  |
| P <sub>D</sub>     | Power dissipation                                  | AV <sub>DD</sub> = 3.3 V, DV <sub>DD</sub> = 1.8 V,<br>CLK = 80 MSPS  | Generic (1.3 V)  |       | 405   |      | mW  |  |
| IAV <sub>DD</sub>  | Operating supply current, analog                   | AV <sub>DD</sub> = 3.3 V, DV <sub>DD</sub> = 1.8 V,<br>CLK = 240 MSPS | Generic (1.3 V)  |       | 114   |      | mA  |  |
| $IDV_DD$           | Operating supply current, digital                  | AV <sub>DD</sub> = 3.3 V, DV <sub>DD</sub> = 1.8 V,<br>CLK = 240 MSPS | Generic (1.3 V)  |       | 41    |      | mA  |  |
| P <sub>D</sub>     | Power dissipation                                  | AV <sub>DD</sub> = 3.3 V, DV <sub>DD</sub> = 1.8 V,<br>CLK = 240 MSPS | Generic (1.3 V)  |       | 450   |      | mW  |  |

## **Digital Inputs – DC Characteristics**

|                      | PARAMETER                                                                           | TEST CONDITIONS                                                                                                                                                                                            | MIN | TYP  | MAX           | UNIT      |  |  |
|----------------------|-------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|---------------|-----------|--|--|
| I <sub>IH</sub>      | High-level input current                                                            |                                                                                                                                                                                                            |     |      | 1             | μA        |  |  |
| IIL                  | Low-level input current                                                             | $\begin{array}{l} AV_{DD} = 3.3 \text{ V}, \ DV_{DD} = 1.8 \text{ V}, \\ \hline Digital inputs and CLK at 0 V for I_{\mathsf{IL}, \\ \hline Digital inputs and CLK at 2 V for I_{\mathsf{IH}} \end{array}$ |     |      | -1            | μA        |  |  |
| I <sub>IL(CLK)</sub> | Low-level input current, CLK                                                        |                                                                                                                                                                                                            | -1  |      | 1             | μA        |  |  |
| IIH(CLK)             | High-level input current, CLK                                                       |                                                                                                                                                                                                            | -1  |      | 1             | μA        |  |  |
| CI                   | Input capacitance                                                                   | $T_A = 25^{\circ}C$                                                                                                                                                                                        |     | 5    |               | pF        |  |  |
| t <sub>s</sub>       | Data and control inputs setup time                                                  |                                                                                                                                                                                                            | 2   |      |               | ns        |  |  |
| t <sub>h</sub>       | Data and control inputs hold time                                                   |                                                                                                                                                                                                            | 500 |      |               | ps        |  |  |
|                      |                                                                                     | RGB and YCbCr 4:4:4                                                                                                                                                                                        | 7.5 |      |               |           |  |  |
| t <sub>d(D)</sub>    | Digital process delay from first registered color component of pixel <sup>(1)</sup> | YCbCr 4:2:2, 2 x 10 bit                                                                                                                                                                                    |     | 9.5  | CLK<br>period |           |  |  |
|                      |                                                                                     | YCbCr 4:2:2, 1 x 10 bit                                                                                                                                                                                    |     | 10.5 |               | - perious |  |  |

(1) This parameter is assured by design. The digital process delay is defined as the number of CLK cycles required for the first registered color component of a pixel, starting from the time of registering it on the input bus, to propagate through all processing and appear at the DAC output drivers. The remaining delay through the IC is the analog delay t<sub>d(A)</sub> of the analog output drivers.



#### SLAS343B-MAY 2001-REVISED APRIL 2013

## Analog (DAC) Outputs

|                    | PARAMETER                                                                                                      | Т                                           | EST CONDITIONS                                     | MIN   | TYP        | MAX    | UNIT |
|--------------------|----------------------------------------------------------------------------------------------------------------|---------------------------------------------|----------------------------------------------------|-------|------------|--------|------|
|                    | DAC resolution                                                                                                 |                                             |                                                    |       | 10         |        | bits |
|                    |                                                                                                                | Static, best-fit, sync-                     | on-all, video mode, RGB full-scale                 |       | -1.1/0.9   | -2/1.5 |      |
| INL                | Integral nonlinearity                                                                                          | Static, best-fit, sync-                     | on-all, video mode, RGB ITU.R-BT601                |       | -1.2/0.8   | -2/1.5 | LSB  |
|                    |                                                                                                                | Static, best fit, gener                     | ric mode, 1.3 V                                    |       | -1.61/0.94 | -2/1.5 |      |
|                    |                                                                                                                | Static, sync-on-all, v                      | ideo mode, RGB full-scale                          |       | ±0.4       | ±1     |      |
| DNL                | Differential nonlinearity                                                                                      | Static, sync-on-all, v                      | ideo mode, RGB ITU.R-BT601                         |       | ±0.5       | ±1     | LSB  |
|                    |                                                                                                                | Static, generic mode                        | e, 1.3 V                                           |       | -0.32/0.24 |        |      |
| PSRR               | Power supply ripple<br>rejection ratio of DAC<br>output (full scale)                                           | f = DC <sup>(1)</sup>                       |                                                    |       | 38.5       |        | dB   |
| VTALK              | Crosstalk between                                                                                              | f = 1 MHz                                   |                                                    |       | -63        |        | dB   |
| XTALK              | channels <sup>(2)</sup>                                                                                        | f = 30 MHz                                  |                                                    |       | -39        |        | uБ   |
| V <sub>refo</sub>  | Voltage reference output                                                                                       |                                             |                                                    | 1.13  | 1.15       | 1.16   | V    |
| R <sub>R</sub>     | VREF output resistance                                                                                         |                                             |                                                    | 276.5 | 284        | 294    | Ω    |
| K <sub>IMBAL</sub> | Imbalance between                                                                                              | CLK = 80 MSPS <sup>(3)</sup>                | Video mode, RGB full-scale                         | -2%   | 1.8%       | 2%     |      |
| NIMBAL             | DACs                                                                                                           |                                             | Video mode, RGB ITU-R.BT601                        | -3%   | 2.8%       | 3%     |      |
| V <sub>OC</sub>    |                                                                                                                | Video mode, RGB fu                          |                                                    |       | 0.7        |        |      |
|                    | DAC output compliance voltage (video only) <sup>(4)</sup>                                                      | Video mode, RGB IT                          | TU-R.BT601                                         |       | 0.817      |        | V    |
|                    | 1                                                                                                              | Generic mode                                |                                                    |       | 1.3        |        |      |
|                    | Video mode, full-scale<br>RGB, sync-on-all<br>Video mode, full-scale<br>YCbCr, sync-on-all<br>Video mode, ITU- |                                             | AGY                                                | 27    | 28         | 29.3   |      |
|                    |                                                                                                                | -                                           | ABPb and ARPr                                      | 27    | 28         | 29.3   |      |
|                    |                                                                                                                |                                             | AGY                                                | 27    | 28         | 29.3   |      |
|                    |                                                                                                                | (5)                                         | ABPb and ARPr                                      | 18    | 18.67      | 19.5   |      |
| I <sub>FS</sub>    |                                                                                                                |                                             | CLK = 80 MSPS <sup>(5)</sup>                       | AGY   | 30         | 31.18  | 32.0 |
|                    | R.BT601RGB, sync-on-<br>all                                                                                    |                                             | ABPb and ARPr                                      | 30    | 31.18      | 32.3   |      |
|                    | Video mode, ITU-                                                                                               | -                                           | AGY                                                | 30    | 31.18      | 32.1   |      |
|                    | R.BT601 YCbCr, sync-<br>on-all                                                                                 |                                             | ABPb and ARPr                                      | 20    | 21.39      | 22.5   |      |
| t <sub>RDAC</sub>  | DAC output current rise time                                                                                   | CLK = 80 MSPS, 10                           | to 90% of full-scale                               | 3.2   | 3.5        | 4.2    | ns   |
| t <sub>FDAC</sub>  | DAC output current fall time                                                                                   | CLK = 80 MSPS, 10                           | to 90% of full-scale                               | 3.2   | 3.5        | 4.2    | ns   |
| t <sub>d(A)</sub>  | Analog output delay                                                                                            | Measured from CLK transition <sup>(6)</sup> | = $V_{IH(min)}$ to 50% of full-scale               |       | 4          |        | ns   |
| ts                 | Analog output settling time                                                                                    | Measured from 50% output settling, withir   | of full scale transition on output to $12\%^{(7)}$ |       | 15         |        | ns   |
| SFDR               | Spurious-free dynamic range                                                                                    | 1 MHz, -1 dBFS digi                         | tal sine input                                     |       | 55         |        | dB   |
| B/\/               | Rondwidth                                                                                                      | 1 dB                                        |                                                    |       | 50         |        | M⊔→  |
| BW                 | Bandwidth                                                                                                      | 3 dB                                        |                                                    |       | 100        |        | MHz  |
| Eglitch            | Glitch energy                                                                                                  | Full-scale code trans                       | sition at 240 MSPS                                 |       | 25         |        | pVs  |

(1) PSRR is measured with a 0.1-µF capacitor between the COMP and AVDD pin; with a 0.1-µF capacitor connected between the VREF pin and AVSS. The ripple amplitude is within the range 100 mVp-p to 500 mVp-p with the DAC output set to full scale and a doubleterminated 75 Ω (= 37.5 Ω) load. PSRR is defined as 20 x log(ripple voltage at DAC output/ripple voltage at AVDD input). Limits from characterization only. Crosstalk spec applies to each possible pair of the three DAC outputs. Limits are from characterization only.

(2)

(3) The imbalance between DACs applies to all possible pairs of the three DACs.

Values at  $R_{FS} = R_{FS(nom)}$ . Limits from characterization only. (4)

(5)

Values at  $R_{FS} = R_{FS(nom)}$ . This value excludes the digital process delay,  $t_{D(D)}$ . Limits from characterization only. Limit from characterization only. Measured on Y channel with other channels not driven. (7)

<sup>(6)</sup> 



Figure 11. Power vs Clock Frequency, RGB Mode, 1-MHz Input Tone on All Channels



Figure 12. Power vs Clock Frequency, Generic DAC Mode 1.3-V Output, Full-Scale Input Toggle on All Channels









Figure 14. Best-Fit INL, Generic DAC Mode (1.3-V Output Compliance)





Figure 15. Amplitude Response vs Input Frequency at 240 MSPS

**INSTRUMENTS** 

www.ti.com

**EXAS** 

| Revision | Comments                      |
|----------|-------------------------------|
| SLAS343B | Added Thermal Specifications. |



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| THS8135PHP       | ACTIVE        | HTQFP        | PHP                | 48   | 250            | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | 0 to 70      | THS8135                 | Samples |
| THS8135PHPG4     | ACTIVE        | HTQFP        | PHP                | 48   | 250            | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | 0 to 70      | THS8135                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

## TEXAS INSTRUMENTS

www.ti.com

## TRAY



17-Sep-2022



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

| *All dimensions are nomina | l               |                 |      |     |                      |                            |        |           |            |            |            |            |
|----------------------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| Device                     | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | K0<br>(µm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
| THS8135PHP                 | PHP             | HTQFP           | 48   | 250 | 10 x 25              | 150                        | 315    | 135.9     | 7620       | 12.2       | 11.1       | 11.25      |
| THS8135PHPG4               | PHP             | HTQFP           | 48   | 250 | 10 x 25              | 150                        | 315    | 135.9     | 7620       | 12.2       | 11.1       | 11.25      |

# **PHP 48**

7 x 7, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

TQFP - 1.2 mm max height

QUAD FLATPACK

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PHP (S-PQFP-G48)

 $\textbf{PowerPAD}^{\,\mathbb{M}} \quad \textbf{PLASTIC} \ \textbf{QUAD} \ \textbf{FLATPACK}$ 



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Falls within JEDEC MS-026

PowerPAD is a trademark of Texas Instruments.



# PHP (S-PQFP-G48)

# PowerPAD™ PLASTIC QUAD FLATPACK

## THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments



# PHP (S-PQFP-G48)

PowerPAD<sup>™</sup> PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting options for vias placed in the thermal pad.

PowerPAD is a trademark of Texas Instruments



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated