

# 22V, 2A, Three-Phase Power Stage

#### DESCRIPTION

The MP6543H family of products (MP6543H, MP6543H-A, and MP6543H-B) are three-phase brushless DC motor drivers. They integrate three half-bridges, consisting of six N-channel power MOSFETs, as well as pre-drivers, gate drive power supplies, and current-sense amplifiers.

The MP6543H has enable (EN) and PWM inputs for each half-bridge. The MP6543H-A has separate high-side (HS) and low-side (LS) inputs, while the MP6543H-B has Hall-effect sensor inputs. Otherwise, these three devices are similar. References to the MP6543H in this document apply to the MP6543H-A and MP6543H-B, unless otherwise noted.

The MP6543H delivers up to 2A of continuous current (depending on thermal and PCB conditions) with an adjustable over-current protection (OCP) threshold. It uses an internal charge pump to generate the gate drive supply voltage for the high-side MOSFETs, and a trickle charge circuit to maintain a sufficient gate drive voltage to operate at 100% duty cycle.

Internal safetv features include thermal shutdown, under-voltage lockout (UVLO), and over-current protection (OCP).

The MP6543H is available in a QFN-24 (3mmx4mm) package with an exposed thermal pad.

#### **FEATURES**

- 3V to 22V Operating Supply Voltage
- Three Integrated Half-Bridge Drivers
- 2A Continuous Output Current
- MOSFET On Resistance: 110mΩ per FET
- MP6543H: EN and PWM Inputs
- MP6543H-A: LS and HS Inputs
- MP6543H-B: Hall-Effect Sensor Inputs
- Built-In 3.3V, 100mA LDO Regulator
- Internal Charge Pump Supports 100% Duty Cycle Operation
- Automatic Synchronous Rectification
- Under-Voltage Lockout (UVLO) and Thermal Shutdown Protection
- Over-Current Protection (OCP) with Adjustable Threshold
- Integrated, Bidirectional Current-Sense **Amplifiers**
- Available in a QFN-24 (3mmx4mm) Package

### APPLICATIONS

3-Phase Brushless DC Motor Drivers

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries.

### TYPICAL APPLICATION





### ORDERING INFORMATION

| Part Number    | Package          | Top Marking | MSL Rating |
|----------------|------------------|-------------|------------|
| MP6543HGL*     |                  |             |            |
| MP6543HGL-A**  | QFN-24 (3mmx4mm) | See Below   | 1          |
| MP6543HGL-B*** |                  |             |            |

<sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MP6543HGL-Z).

### **TOP MARKING**

<u>MPYW</u>

6543

HLLL

MP: MPS prefix Y: Year code W: Week code

6543H: First four digits of the part number

LLL: Lot number

### **TOP MARKING**

MPYW

<u>6</u>543

HLLL

Α

MP: MPS prefix Y: Year code W: Week code

xxxx: First four digits of the part number

LLL: Lot number A: Package suffix

<sup>\*\*</sup>For Tape & Reel, add suffix -Z (e.g. MP6543HGL-A-Z).

<sup>\*\*\*</sup>For Tape & Reel, add suffix -Z (e.g. MP6543HGL-B-Z).



### **TOP MARKING**

MPYW 6543 HLLL B

MP: MPS prefix Y: Year code W: Week code

xxxx: First four digits of the part number

LLL: Lot number B: Package suffix

### PACKAGE REFERENCE





# **PIN FUNCTIONS**

| Pin# | Pin Name<br>(MP6543H) | Pin Name<br>(MP6543H-A) | Pin Name<br>(MP6543H-B) | Description                                                        |
|------|-----------------------|-------------------------|-------------------------|--------------------------------------------------------------------|
|      | ENA                   | -                       | -                       | Enable input for phase A.                                          |
| 1    | -                     | LSA                     | -                       | Enable LS-FET for phase A.                                         |
|      | -                     | -                       | HA                      | Hall-effect sensor input for phase A.                              |
|      | ENB                   | -                       | -                       | Enable input for phase B.                                          |
| 2    | -                     | LSB                     | -                       | Enable LS-FET for phase B.                                         |
|      | -                     | -                       | HB                      | Hall-effect sensor input for phase B.                              |
|      | ENC                   | -                       | -                       | Enable input for phase C.                                          |
| 3    | -                     | LSC                     | -                       | Enable LS-FET for phase C.                                         |
|      | -                     | -                       | HC                      | Hall-effect sensor input for phase C.                              |
|      | PWMA                  | -                       | -                       | PWM input for phase A.                                             |
| 4    | -                     | HSA                     | -                       | Enable HS-FET for phase A.                                         |
| 7    | -                     | -                       | DIR                     | Logic input to determine the direction of the motor torque output. |
|      | PWMB                  | -                       | -                       | PWM input for phase B.                                             |
| 5    | -                     | HSB                     | -                       | Enable HS-FET for phase B.                                         |
|      | -                     | -                       | PWM                     | External PWM control for speed/torque.                             |
|      | PWMC                  | -                       | -                       | PWM input for phase C.                                             |
| 6    | -                     | HSC                     | -                       | Enable HS-FET for phase C.                                         |
|      | -                     | -                       | nBRAKE                  | Active low logic input for a braking function.                     |



# PIN FUNCTIONS (continued)

| Pin#  | Pin Name | Description                                                                                                         |  |  |
|-------|----------|---------------------------------------------------------------------------------------------------------------------|--|--|
| 7     | VIN      | Input power.                                                                                                        |  |  |
| 8, 12 | LSS      | Low-side source connection for phases A, B, and C. The LSS pin must be connected directly to GND.                   |  |  |
| 9     | SA       | Phase A output.                                                                                                     |  |  |
| 10    | SB       | Phase B output.                                                                                                     |  |  |
| 11    | SC       | Phase C output.                                                                                                     |  |  |
| 13    | VIN      | Input power.                                                                                                        |  |  |
| 14    | VCP      | Charge pump output. Connect a 1µF, 16V, X7R ceramic capacitor from VCP to VIN.                                      |  |  |
| 15    | GND      | Ground.                                                                                                             |  |  |
| 16    | VIN_LDO  | LDO input.                                                                                                          |  |  |
| 17    | OC_ADJ   | Over-current threshold configuration pin.                                                                           |  |  |
| 18    | V3P3     | <b>3.3V regulator output.</b> Low-side gate driver supply voltage. Bypass V3P3 to GND with a 4.7μF capacitor.       |  |  |
| 19    | N/C      | No connection.                                                                                                      |  |  |
| 20    | nFAULT   | Fault indication. Open-drain output. nFAULT pulls to logic low if a fault occurs.                                   |  |  |
| 21    | SOC      | Current-sense output for phase C.                                                                                   |  |  |
| 22    | SOB      | Current-sense output for phase B.                                                                                   |  |  |
| 23    | SOA      | Current-sense output for phase A.                                                                                   |  |  |
| 24    | nSLEEP   | <b>Sleep mode input.</b> nSLEEP pulls to logic low to enter low-power sleep mode. nSLEEP is pulled down internally. |  |  |



### **ABSOLUTE MAXIMUM RATINGS** (1)

| $\begin{array}{llllllllllllllllllllllllllllllllllll$       | V V V V C C |
|------------------------------------------------------------|-------------|
| ESD Ratings                                                |             |
| Human body model (HBM)±2k<br>Charged device model (CDM)±2k |             |
| Recommended Operating Conditions (3)                       |             |
| Supply voltage ( $V_{IN}$ )                                | Α           |

| Thermal Resistance (5) | $oldsymbol{	heta}$ JA | $\boldsymbol{\theta}$ JC |       |
|------------------------|-----------------------|--------------------------|-------|
| QFN-24 (3mmx4mm)       | 48                    | 10                       | .°C/W |

#### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature, T<sub>J</sub> (MAX), the junction-to-ambient thermal resistance, θ<sub>JA</sub>, and the ambient temperature, T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub> (MAX) = (T<sub>J</sub> (MAX) T<sub>A</sub>) / θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.
- Continuous current depends on PCB layout and ambient temperature.

6

5) Measured on JESD51-7, 4-layer PCB.



# **ELECTRICAL CHARACTERISTICS**

 $V_{IN}$  = 18V,  $T_A$  = 25°C, LSS = GND = 0V, unless otherwise noted.

| Parameter                                                      | Symbol             | Condition                               | Min    | Тур    | Max      | Units |
|----------------------------------------------------------------|--------------------|-----------------------------------------|--------|--------|----------|-------|
| Power Supply                                                   | -                  |                                         |        |        |          |       |
| Input supply voltage                                           | V <sub>IN</sub>    |                                         | 3      |        | 22       | V     |
| LDO input voltage                                              | $V_{IN\_LDO}$      |                                         | 3      |        | 22       | V     |
| O:                                                             | IQ                 | nSLEEP = 1, ENx = 0                     |        | 2.5    | 3.2      | mA    |
| Quiescent current                                              | ISLEEP             | nSLEEP = 0                              |        | 45     | 60       | μΑ    |
| Control Logic                                                  |                    |                                         |        |        |          |       |
| Input logic low threshold                                      | VIL                |                                         |        |        | 0.4      | V     |
| Input logic high threshold                                     | V <sub>IH</sub>    |                                         | 1.5    |        |          | V     |
| Logio input ourrent                                            | I <sub>IN(H)</sub> | V = 3.3V                                | -20    |        | +20      | μΑ    |
| Logic input current                                            | I <sub>IN(L)</sub> | V = 0V                                  | -20    |        | +20      | μΑ    |
| Power-up delay                                                 | tpud               | V <sub>IN</sub> rising or nSLEEP rising |        | 1.5    |          | ms    |
| Internal pull-down resistance                                  | R <sub>PD</sub>    | All logic inputs                        |        | 500    |          | kΩ    |
| nFAULT pull-down resistor (Ron)                                | Ron(NFAULT)        |                                         |        | 15     |          | Ω     |
| V3P3 Regulator                                                 | 1                  | ,                                       | 11     | l .    | <u>l</u> |       |
| LDO output                                                     |                    | I <sub>OUT</sub> = 0mA to 100mA         | 3.2    | 3.3    | 3.4      | V     |
| Protection Circuits                                            |                    |                                         |        |        |          |       |
| UVLO threshold                                                 | $V_{\sf UVLO}$     | V <sub>IN</sub> rising                  | 2.5    | 2.7    | 2.9      | V     |
| UVLO hysteresis                                                | $\Delta V_{UVLO}$  |                                         |        | 150    |          | mV    |
| OCP threshold                                                  | locp               | ROCP = 0                                | 4.7    | 6.2    | 8        | Α     |
| OUT III estiblia                                               | IOCP               | ROCP = float                            | 5.5    | 7.2    | 9        | Α     |
| OCP deglitch time                                              | tocd               |                                         |        | 1      |          | μs    |
| OCP retry time                                                 | tocr               |                                         |        | 4      |          | ms    |
| Thermal shutdown (6)                                           | $T_{TSD}$          | T <sub>J</sub> rising                   |        | 160    |          | °C    |
| Thermal shutdown hysteresis <sup>(6)</sup>                     | $\DeltaT_TSD$      |                                         |        | 25     |          | °C    |
| Current Sense                                                  |                    |                                         |        |        |          |       |
| Current-sense ratio                                            |                    |                                         | 1/3600 | 1/4000 | 1/4400   | A/A   |
|                                                                |                    | LS-FET current = 1A                     | 225    | 250    | 275      | μΑ    |
| Current-sense output                                           |                    | LS-FET current = -1A                    | -275   | -250   | -225     | μA    |
| current                                                        |                    | LS-FET current = 100mA                  | 22.5   | 25     | 27.5     | μΑ    |
|                                                                |                    | LS-FET current = -100mA                 | -27.5  | -25    | -22.5    | μA    |
| Positive and negative matching (ratio of positive to negative) |                    | LS-FET current = ±1A, ±100mA            | 95%    | 1      | 105%     |       |
| Phase matching (phase-to-phase ratio)                          |                    | LS FET current = ±1A, ±100mA            | 95%    | 1      | 105%     |       |
| Current-sense output voltage swing                             |                    | LS FET current = ±0.25A                 | 0      |        | 3.6      | V     |



# **ELECTRICAL CHARACTERISTICS** (continued)

 $V_{IN}$  = 18V,  $T_A$  = 25°C, LSS = GND = 0V, unless otherwise noted.

| Parameter                                    | Symbol              | Condition             | Min | Тур                   | Max | Units   |
|----------------------------------------------|---------------------|-----------------------|-----|-----------------------|-----|---------|
| Output                                       |                     |                       |     |                       |     |         |
| HS-FET on resistance                         | Ron(HS)             | I <sub>OUT</sub> = 1A | 90  | 110                   | 135 | <u></u> |
| LS-FET on resistance                         | R <sub>ON(LS)</sub> | I <sub>OUT</sub> = 1A | 85  | 105                   | 125 | mΩ      |
| Output rising time (6)                       |                     | $R_{LOAD} = 50\Omega$ |     | 25                    |     | ns      |
| Output falling time (6)                      |                     | $R_{LOAD} = 50\Omega$ |     | 25                    |     | ns      |
| Dead time (6)                                |                     | $R_{LOAD} = 50\Omega$ |     | 40                    |     | ns      |
| PWMx to Sx delay time rising <sup>(6)</sup>  |                     |                       |     | 70                    |     | ns      |
| PWMx to Sx delay time falling <sup>(6)</sup> |                     |                       |     | 70                    |     | ns      |
| Charge Pump                                  |                     |                       |     |                       |     |         |
| Charge pump output voltage                   | V <sub>CP</sub>     |                       |     | V <sub>IN</sub> + 3.3 |     | V       |

#### Note:

6) Not tested in production.



### TYPICAL CHARACTERISTICS

 $V_{IN} = 18V$ , unless otherwise noted.

# UVLO Rising Threshold vs. Temperature



# A Phase Current-Sense Ratio vs. Temperature



# C Phase Current-Sense Ratio vs. Temperature



#### V3P3 vs. Temperature



# B Phase Current-Sense Ratio vs. Temperature



# **HS-FET On Resistance vs. Temperature**





# TYPICAL CHARACTERISTICS (continued)

 $V_{IN}$  = 18V, unless otherwise noted.

# LS-FET On Resistance vs. Temperature





### TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{IN} = V_{IN\_LDO} = 18V$ , B phase switching with 20kHz frequency, A phase LS-FET on, C phase disabled,  $V_{REF} = 3.3V$ , current-sense resistor divider =  $5k\Omega$ ,  $T_A = 25^{\circ}C$ , resistor + inductor load:  $5\Omega + 1$ mH, unless otherwise noted.



11



### TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{IN} = V_{IN\_LDO} = 18V$ , B phase switching with 20kHz frequency, A phase LS-FET on, C phase disabled,  $V_{REF} = 3.3V$ , current-sense resistor divider =  $5k\Omega$ ,  $T_A = 25^{\circ}C$ , resistor + inductor load:  $5\Omega + 1$ mH, unless otherwise noted.





## TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{IN} = V_{IN\_LDO} = 18V$ , B phase switching with 20kHz frequency, A phase LS-FET on, C phase disabled,  $V_{REF} = 3.3V$ , current-sense resistor divider =  $5k\Omega$ ,  $T_A = 25^{\circ}C$ , resistor + inductor load:  $5\Omega + 1$ mH, unless otherwise noted.







## **FUNCTIONAL BLOCK DIAGRAM**



Figure 1: Functional Block Diagram



#### **OPERATION**

The MP6543H is a three-channel half-bridge driver intended to drive a brushless DC motor.

#### **Input Logic**

The MP6543H (not the MP6543H-A or MP6543H-B) has three logic input pins: ENA, ENB, and ENC. These pins enable the three outputs: SA, SB, and SC. When ENx is low, the corresponding output is disabled (output is high impedance), and the PWM input on that phase is ignored. When ENx is high, the output is enabled, and the PWM input controls the state of the output. Table 1 shows the input logic truth table for the MP6543H.

Table 1: Input Logic Truth Table for the MP6543H

| ENx  | PWMx | Sx             |
|------|------|----------------|
| High | High | VIN            |
| High | Low  | GND            |
| Low  | -    | High impedance |

The MP6543H-A has separate inputs to independently enable the HS-FETs and LS-FETs of each phase. Table 2 shows the input logic truth table for the MP6543H-A.

Table 2: Input Logic Truth Table for the MP6543H-A

| HSx  | LSx  | Sx             |
|------|------|----------------|
| Low  | Low  | High impedance |
| Low  | High | GND            |
| High | Low  | VIN            |
| High | High | High impedance |

The MP6543H-B has three Hall-element inputs. The commutation logic for these inputs is determined by three Hall-element inputs spaced at 120°. The PWM, DIR, and nBRAKE inputs control motor speed, direction, and brake engagement, respectively. Table 3 shows the input logic truth table for the MP6543H-B.

Table 3: Input Logic Truth Table for the MP6543H-B

| PWM | nBRAKE | Operation Mode                         |
|-----|--------|----------------------------------------|
| 0   | 1      | PWM chop mode: the load current decays |
| 0   | 0      | Brake mode: all low-side gates are on  |
| 1   | 1      | Selected drivers are on                |
| 1   | 0      | Brake mode: all low-side gates are on  |

Table 4 shows the commutation table for the MP6543H-B.

Table 4: Commutation Table for the MP6543H-B (nBRAKE = 1)

|    | Logic | Inputs | ;   | Moto | or Termi | nals |
|----|-------|--------|-----|------|----------|------|
| HA | HB    | НС     | DIR | SA   | SB       | SC   |
| 1  | 0     | 1      | 1   | PWM  | Hi-Z     | Low  |
| 1  | 0     | 0      | 1   | Hi-Z | PWM      | Low  |
| 1  | 1     | 0      | 1   | Low  | PWM      | Hi-Z |
| 0  | 1     | 0      | 1   | Low  | Hi-Z     | PWM  |
| 0  | 1     | 1      | 1   | Hi-Z | Low      | PWM  |
| 0  | 0     | 1      | 1   | PWM  | Low      | Hi-Z |
| 1  | 0     | 1      | 0   | Low  | Hi-Z     | PWM  |
| 0  | 0     | 1      | 0   | Low  | PWM      | Hi-Z |
| 0  | 1     | 1      | 0   | Hi-Z | PWM      | Low  |
| 0  | 1     | 0      | 0   | PWM  | Hi-Z     | Low  |
| 1  | 1     | 0      | 0   | PWM  | Low      | Hi-Z |
| 1  | 0     | 0      | 0   | Hi-Z | Low      | PWM  |
| 0  | 0     | 0      | -   | Hi-Z | Hi-Z     | Hi-Z |
| 1  | 1     | 1      | -   | Hi-Z | Hi-Z     | Hi-Z |

Note that the logic inputs have internal pull-down resistors with a large resistance.

#### **nSLEEP Operation**

Driving the nSLEEP pin low puts the device into a low-power sleep state. In this state, all internal circuits are disabled. All inputs are ignored when nSLEEP is active low. It takes about 1.5ms for the device to respond to inputs after waking up from sleep mode. The nSLEEP input has a pull-down resistor with a large resistance.

#### **Current-Sense Amplifiers**

The current flowing in each of the three outputs is sensed by internal current-sense circuits. An output pin for each phase sources or sinks a current that is proportional to the current flowing in each phase. Note that only current flowing in the low-side MOSFET (LS-FET) is sensed, in both the forward and reverse directions.

To convert this current into a voltage (e.g. to an input for an analog to digital converter (ADC)), a termination resistor ( $R_{\text{REF}}$ ) is used as a reference voltage. When there is no current flowing, the resulting output is equal to the reference voltage.



When current is flowing, the voltage is above or below the reference voltage, calculated with Equation (1):

$$V_{SOUT} = V_{REF} + (R_{REF} \times I_{LOAD}) / 4000$$
 (1)

To terminate the outputs when using an ADC with inputs that are ratiometric to its supply voltage, connect two equal-value resistors to the ADC supply and ground. The resulting ADC code is half-scale at 0A. Figure 2 shows a simplified drawing of the current measurement circuit.



Figure 2: Current Measurement Circuit Diagram

### **Automatic Synchronous Rectification**

If the output MOSFETs are both turned off when driving current through an inductive load, the recirculation current must continue to flow. This current is normally passed through the MOSFET body diodes. To prevent excess power dissipation in the body diodes, the MP6543H implements automatic synchronous rectification.

When both the high-side MOSFET (HS-FET) and LS-FET are turned off, and the voltage on an Sx output pin is driven below ground, the LS-FET turns on until the current almost reaches 0A, or the HS-FET turns on. If the voltage on the Sx pin rises above  $V_{\text{IN}}$ , the HS-FET turns on until the current almost reaches 0A, or the LS-FET turns on.

#### **nFAULT Output**

The MP6543H provides an nFAULT output pin, which is driven active low if a fault occurs, such as over-current protection (OCP) or over-temperature protection (OTP). This pin is an open-drain output, and must be pulled up by an external pull-up resistor.

# Input Under-Voltage Lockout (UVLO) Protection

If the voltage on VIN falls below the undervoltage lockout (UVLO) threshold, all circuitry in

the device is disabled, and the internal logic is reset. Normal operation resumes when  $V_{\text{IN}}$  rises above the UVLO threshold.

#### Thermal Shutdown

If the die temperature exceeds its safe limits, all output FETs are disabled, and nFAULT is driven low. Normal operation resumes when the die temperature falls to a safe level.

#### **Over-Current Protection (OCP)**

The over-current protection (OCP) circuit limits the current through each FET by disabling its gate driver. If the over-current limit threshold is reached, and this value remains for longer than the over-current deglitch time, all six output FETs are disabled (outputs become high impedance), and nFAULT is driven low. Then the current is recirculated through the body diodes. The outputs are disabled for about 4ms, and then they are re-enabled automatically.

Over-current conditions on both the high-side and low-side devices (e.g. a short to ground, supply, or a short across the motor winding) all result in an over-current shutdown. Figure 3 shows a simplified diagram of the OCP circuit for one output.



Figure 3: OCP Circuit

The over-current threshold can be configured by connecting a resistor to the OC\_ADJ pin. Table 5 shows how to configure the over-current threshold.



**Table 5: Over-Current Threshold Configurations** 

| OC_ADJ Resistor Value | Minimum OC<br>Threshold |
|-----------------------|-------------------------|
| 0Ω                    | 4.7A                    |
| Floating              | 5.5A                    |

#### 3.3V LDO Output

An internal LDO regulator generates a 3.3V voltage with a 100mA capacity, which can be used to power a small low-power microcontroller. Place a 4.7µF to 10µF bypass capacitor between the V3P3 pin and ground.

#### **Charge Pump**

A charge pump generates the gate drive for the high-side FETs. The charge pump requires one external, 1µF ceramic capacitor rated for at least 10V. Place this capacitor between the VIN and VCP pins.



## **PACKAGE INFORMATION**

### QFN-24 (3mmx4mm)





#### **TOP VIEW**

**BOTTOM VIEW** 



#### **SIDE VIEW**



#### NOTE:

- 1) ALL DIMENSIONS ARE IN MILLIMETERS.
- 2) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH.
- 3) LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAX.
- 4) JEDEC REFERENCE IS MO-220.
- 5) DRAWING IS NOT TO SCALE.

#### **RECOMMENDED LAND PATTERN**



# **CARRIER INFORMATION**



| Part Number | Package<br>Description | Quantity/<br>Reel | Quantity/<br>Tube | Quantity/<br>Tray | Reel<br>Diameter | Carrier<br>Tape<br>Width | Carrier<br>Tape<br>Pitch | Trailer<br>Leader/<br>Reel |
|-------------|------------------------|-------------------|-------------------|-------------------|------------------|--------------------------|--------------------------|----------------------------|
| MP6543HGL   | QFN-24<br>(3mmx4mm)    | 5000              | N/A               | N/A               | 13in             | 12mm                     | 8mm                      | 125&125                    |



# **Revision History**

| Revision # | Revision<br>Date | Description     | Pages<br>Updated |
|------------|------------------|-----------------|------------------|
| 1.0        | 12/8/2020        | Initial Release | -                |

**Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.