# Enhanced Off-line Switcher for Robust and Highly Efficient Power Supplies The NCP107xuz products integrate a fixed frequency current mode controller with a 700 V MOSFET. Available in a two different pin—out of the very common PDIP—7 package, the NCP107xuz offers a high level of integration, including soft—start, frequency—jittering, short—circuit protection, skip—cycle, a maximum peak current set—point, ramp compensation, and a dynamic self—supply (DSS, eliminating the need for an auxiliary winding). Unlike other monolithic solutions, the NCP107xuz is quiet by nature: during nominal load operation, the part switches at one of the available frequencies (65, 100 or 130 kHz). When the output power demand diminishes, the IC automatically enters frequency foldback mode and provides excellent efficiency at light loads. When the power demand reduces further, it enters into a skip mode to reduce the standby consumption down to a no load condition. Protection features include: a timer to detect an overload or a short–circuit event, Over–voltage Protection with auto–recovery. Ac input line voltage detection prevents lethal runaway in low input voltage conditions (Brown–out) as well as too high an input line (Ac line Over–voltage Protection). This also allows an Over–power Protection to compensate all internal delays in high input voltage conditions and optimize the maximum output current capability. For improved standby performance, the connection of an auxiliary winding stops the DSS operation and helps to reduce input power consumption below 50 mW at high line. #### **Features** - Built–in 700 V MOSFET with $R_{DS(ON)}$ of 13.5 $\Omega$ (NCP1075uz), 4.8 $\Omega$ (NCP1076uz/77uz) and 2.9 $\Omega$ (NCP1079uz) - Large Creepage Distance Between High Voltage Pins - Current-mode Fixed Frequency Operation 65 / 100 / 130 kHz - Various Options for Maximum Peak Current: see below table - Fixed Slope Compensation - Skip-cycle Operation at Low Peak Currents Only - Dynamic Self–supply: No Need for an Auxiliary Winding - Internal 10 ms Soft-start - Auto-recovery Output Short-circuit Protection with Timer-based Detection - Auto-recovery Over-voltage Protection with Auxiliary Winding Operation #### ON Semiconductor® www.onsemi.com - = Power Version (5, 6, 7, 9) - = Pin Connections (A, B) - z = 2nd level OCP enabled/disabled (A, B) - y = Oscillator Frequency 65, 100, 130 (A, B, C) - = Assembly Location WL = Wafer Lot Y, YY = Year W. WW = Work Week G = Pb-Free Package #### ORDERING INFORMATION See detailed ordering and shipping information on page 31 of this data sheet. - Adjustable Brown-out Protection and OVP - 2<sup>nd</sup> Leading Edge Blanking Current Protection (NCP107xuA version only) - Over Power Protection - Frequency Jittering for Better EMI Signature - No Load Input Consumption < 50 mW - Frequency Foldback to Improve Efficiency at Light Load - These are Pb-free Devices #### **Typical Applications** - Auxiliary / Standby Isolated Power Supplies - Major Home Appliances Power Supplies - Power Meter SMPS - Wide Input Industrial SMPS #### **PIN CONNECTIONS** #### PIN FUNCTION DESCRIPTION | Pir | n No | | | | |----------|----------|-----------|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PDIP 7 A | PDIP 7 B | Pin Name | Function | Pin Description | | 1 | 2 | VCC | IC supply pin | This pin is connected to an external capacitor. The V <sub>CC</sub> management includes an auto–recovery over–voltage protection. | | 2 | 8 | BO/AC_OVP | Brown-out / Ac Line<br>Over-voltage protection | Detects both input voltage conditions (Brownout) and too high an input voltage (Ac line OVP). Do not leave this pin floating – if this pin is not used it should be directly connected do GND. | | 3 | 5 | GND | The IC Ground | | | 4 | 1 | FB | Feedback signal input | By connecting an opto–coupler to this pin, the peak current set–point is adjusted accordingly to the output power demand. | | 5 | 4 | DRAIN | Drain connection | The internal drain MOSFET connection | | 6 | 3 | NC | | This un–connected pin ensures adequate creepage distance | | 7 | 6 | GND | The IC Ground | | | 8 | 7 | GND | The IC Ground | | #### PRODUCTS INFOS & INDICATIVE MAXIMUM OUTPUT POWER | | | | 230 Vrms ±15% | | 85–26 | 5 Vrms | |-----------------------|---------------------|-----------------|---------------|------------|---------|------------| | Product | R <sub>DS(ON)</sub> | I <sub>PK</sub> | Adapter | Open Frame | Adapter | Open Frame | | NCP1075uz | 13.5 Ω | 400 mA | 8.5 W | 14 W | 6 W | 10 W | | NCP1076uz / NCP1077uz | 4.8 Ω | 800 mA | 19 W | 31 W | 14 W | 23 W | | NCP1079uz | 2.9 Ω | 1050 mA | 25 W | 41 W | 18 W | 30 W | NOTE: Informative values only, with T<sub>amb</sub> = 25°C, T<sub>case</sub> = 100°C, PDIP–7 package, Self–supply via Auxiliary winding and circuit mounted on minimum copper area as recommended. #### **QUICK SELECTION TABLE** | Device | Frequency [kHz] | $R_{DS(ON)}\left[\Omega\right]$ | I <sub>PK</sub> [mA] | Package type | |-----------|-----------------|---------------------------------|----------------------|--------------| | NCP1075uz | 65, 100, 130* | 13.5 | 400 | | | NCP1076uz | 65, 100, 130* | 4.8 | 650 | PDIP-7 | | NCP1077uz | 65, 100, 130* | 4.8 | 800 | (Pb-Free) | | NCP1079uz | 65, 100, 130* | 2.9 | 1050 | | \*NOTE: 130 kHz option available in pin connection B only Figure 1. Typical Isolated Application (Flyback Converter), Enable Brown-out, Ac Line OVP and OPP Functions Figure 2. Typical Isolated Application (Flyback Converter), Disabled Brown-out Function – Against Line Detection Figure 3. Simplified Internal Circuit Architecture #### MAXIMUM RATINGS TABLE (All voltages related to GND terminal) | Rating | Symbol | Value | Unit | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------------|-------------|------| | Power supply voltage, VCC pin, continuous voltage | V <sub>CC</sub> | -0.3 to 20 | V | | | Voltage on all pins, except DRAIN and VCC pin | | Vinmax | -0.3 to 10 | V | | DRAIN voltage | | BV <sub>DSS</sub> | -0.3 to 700 | V | | Maximum Current into VCC pin | | Icc | 15 | mA | | Drain Current Peak during Transformer Saturation ( $T_J = 150^{\circ}C$ ): NCP1075uz NCP1076uz/77uz NCP1079uz Drain Current Peak during Transformer Saturation ( $T_J = 25^{\circ}C$ ): NCP1075uz NCP1076uz/77uz NCP1079uz | | | | A | | Thermal Resistance Junction-to-Air - PDIP7 | 0.36 Sq. Inch | $R_{\theta J-A}$ | 77 | °C/W | | | 1.0 Sq. Inch | | 68 | | | Maximum Junction Temperature | | $T_{JMAX}$ | 150 | °C | | Storage Temperature Range | | | -60 to +150 | °C | | Human Body Model ESD Capability (All pins except HV pin) per JEDEC | HBM | 2 | kV | | | Human Body Model ESD Capability (Drain pin) per JEDEC JESD22-A1 | HBM | 1 | kV | | | Charged–Device Model ESD Capability per JEDEC JESD22–C101E | | | 1 | kV | | Machine Model ESD Capability per JEDEC JESD22-A115-A | | MM | 200 | V | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - This device contains latch—up protection and exceeds 100 mA per JEDEC Standard JESD78. Maximum drain current I<sub>DS(PK)</sub> is obtained when the transformer saturates. It should not be mixed with short pulses that can be seen at turn on. Figure 4 below provides spike limits the device can tolerate. #### **ELECTRICAL CHARACTERISTICS** (For typical values $T_J = 25^{\circ}C$ , for min/max values $T_J = -40^{\circ}C$ to $+125^{\circ}C$ , $V_{CC} = 12$ V unless otherwise noted) | Symbol | Rating | Pin | Min | Тур | Max | Unit | |------------------------|----------------------------------------------------------------------------------------------------------------------|-------|------|------------|------|------| | SUPPLY SE | CTION AND VCC MANAGEMENT | | | | | | | V <sub>CC(ON)</sub> | V <sub>CC</sub> increasing level at which the switcher starts operation | 1 (2) | 8.0 | 8.4 | 8.9 | V | | V <sub>CC(MIN)</sub> | V <sub>CC</sub> decreasing level at which the HV current source restarts | 1 (2) | 6.5 | 6.9 | 7.3 | V | | V <sub>CC(OFF)</sub> | V <sub>CC</sub> decreasing level at which the switcher stops operation (UVLO) | 1 (2) | 6.1 | 6.5 | 6.9 | V | | V <sub>CC(reset)</sub> | V <sub>CC</sub> voltage at which the internal latch is reset (Guaranteed by design) | 1 (2) | | 4 | | V | | I <sub>CC1</sub> | Internal IC consumption, MOSFET switching (f <sub>SW</sub> = 65 kHz) | 1 (2) | | | | mA | | | NCP1075uz | | - | 1.10 | - | | | | NCP1076uz/77uz | | _ | 1.26 | - | | | | NCP1079uz | | _ | 1.40 | _ | | | I <sub>CC(skip)</sub> | Internal IC consumption, V <sub>FB</sub> is 0 V (No switching on MOSFET) | 1 (2) | - | 400 | _ | μΑ | | POWER SW | TITCH CIRCUIT | | | | | | | $R_{DS(ON)}$ | Power Switch Circuit on–state resistance (I <sub>DRAIN</sub> = 50 mA) | 5 (4) | | | | Ω | | | NCP1075uz | | | | | | | | $T_{J} = 25^{\circ}C$ | | _ | 13.5 | 16.8 | | | | T <sub>J</sub> = 125°C<br>NCP1076uz/77uz | | _ | 26.0 | 31.6 | | | | T <sub>.1</sub> = 25°C | | _ | 4.8 | 6.8 | | | | T <sub>J</sub> = 125°C | | _ | 9.3 | 11.6 | | | | NCP1079uz | | | | | | | | T <sub>J</sub> = 25°C | | _ | 2.9 | 3.9 | | | | $T_J = 125$ °C | | _ | 5.3 | 7.5 | | | BV <sub>DSS</sub> | Power Switch Circuit & Start–up breakdown voltage (I <sub>DRAIN(OFF)</sub> = 120 μA, T <sub>J</sub> = 25°C) | 5 (4) | 700 | - | _ | V | | I <sub>DSS(OFF)</sub> | Power Switch & Start–up breakdown voltage off–state leakage current T <sub>J</sub> = 125°C (V <sub>DS</sub> = 700 V) | 5 (4) | _ | 85 | _ | μΑ | | | Switching characteristics ( $R_L = 50 \Omega$ , $V_{DS}$ set for $I_{DRAIN} = 0.7 \times I_{lim}$ ) | 5 (4) | | | | nc | | t <sub>R</sub> | Turn-on time (90% – 10%) | 3 (4) | _ | 20 | _ | ns | | t <sub>F</sub> | Turn-off time (10% – 90%) | | _ | 10 | _ | | | • | START-UP CURRENT SOURCE | | | | | | | I <sub>start1</sub> | High-voltage current source, V <sub>CC</sub> = V <sub>CC(ON)</sub> - 200 mV | 5 (4) | 4.0 | 9.0 | 12.0 | mA | | I <sub>start2</sub> | High-voltage current source, V <sub>CC</sub> = 0 V | 5 (4) | - | 0.5 | - | mA | | V <sub>HV(MIN)</sub> | Minimum start-up voltage, $V_{CC} = 0 \text{ V}$ | 5 (4) | _ | 21 | _ | V | | V <sub>CC(TH)</sub> | V <sub>CC</sub> Transient level for I <sub>start1</sub> to I <sub>start2</sub> toggling point | 1 (2) | _ | 1.6 | _ | | | | COMPARATOR | . (–) | | | | • | | I <sub>PK</sub> | Maximum internal current set–point at 50% duty–cycle | | Ī | Ī | | mA | | iPK | FB pin open, T <sub>J</sub> = 25°C | | | | | ША | | | NCP1075uz | _ | _ | 400 | - | | | | NCP1076uz | _ | _ | 650 | - | | | | NCP1077uz | _ | _ | 800 | - | | | | NCP1079uz | - | _ | 1050 | _ | | | I <sub>PK(0)</sub> | Maximum internal current set–point at beginning of switching cycle | | | | | mA | | | FB pin open, BO/AC_OVP pin voltage ≤ 0.8 V, T <sub>J</sub> = 25°C | | 400 | 470 | F00 | | | | NCP1075uz | _ | 420 | 470<br>765 | 520 | | | | NCP1076uz | _ | 690 | 765 | 840 | | | | NCP1077uz | _ | 850 | 940 | 1030 | | | | NCP1079uz | _ | 1110 | 1230 | 1350 | | The final switch current is: I<sub>PK(0)</sub> / (V<sub>in</sub>/L<sub>P</sub> + S<sub>a</sub>) x V<sub>in</sub>/L<sub>P</sub> + V<sub>in</sub>/L<sub>P</sub> x t<sub>prop</sub>, with S<sub>a</sub> the built–in slope compensation, V<sub>in</sub> the input voltage, L<sub>P</sub> the primary inductor in a flyback, and t<sub>prop</sub> the propagation delay. Oscillator frequency is measured with disabled jittering. #### **ELECTRICAL CHARACTERISTICS** (For typical values $T_J = 25^{\circ}C$ , for min/max values $T_J = -40^{\circ}C$ to $+125^{\circ}C$ , $V_{CC} = 12$ V unless otherwise noted) | Symbol | Rating | Pin | Min | Тур | Max | Unit | |-------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------------|-----|------| | CURRENT C | COMPARATOR | | | | | | | I <sub>PKSW(65)</sub> | Final switch current with a primary slope of 200 mA/ $\mu$ s, f <sub>SW</sub> = 65 kHz (Note 3) | | | | | mA | | | NCP1075uz | _ | _ | 450 | _ | | | | NCP1076uz | _ | - | 710 | _ | | | | NCP1077uz | _ | - | 860 | _ | | | | NCP1079uz | _ | - | 1100 | _ | | | I <sub>PKSW(100)</sub> | Final switch current with a primary slope of 200 mA/μs, f <sub>SW</sub> =100 kHz (Note 3) | | | | | mA | | | NCP1075uz | _ | _ | 440 | _ | | | | NCP1076uz | _ | _ | 685 | _ | | | | NCP1077uz<br>NCP1079uz | _ | _ | 825<br>1040 | _ | | | 1 | | | _ | 1040 | _ | A | | PKSW(130) | Final switch current with a primary slope of 200 mA/μs, f <sub>SW</sub> =130 kHz (Note 3) | | | | | mA | | | NCP1075uz | _ | _ | 450 | _ | | | | NCP1076uz<br>NCP1077uz | | _ | 685<br>820 | _ | | | | NCP1077d2<br>NCP1079uz | | _ | 1020 | _ | | | I <sub>PK(OPP)</sub> | Maximum internal current set–point at beginning of switching cycle FB pin open, BO/AC_OVP pin voltage = 2.65 V, T <sub>J</sub> = 25°C | | | | | mA | | | NCP1075uz | _ | _ | 375 | _ | | | | NCP1076uz | _ | _ | 610 | _ | | | | NCP1077uz | _ | _ | 750 | _ | | | | NCP1079uz | _ | - | 985 | _ | | | t <sub>SS</sub> | Soft-start duration (Guaranteed by design) | _ | - | 10 | _ | ms | | t <sub>prop</sub> | Propagation delay from current detection to drain OFF state | _ | - | 100 | _ | ns | | t <sub>LEB1</sub> | Leading Edge Blanking Duration 1 | _ | - | 300 | - | ns | | t <sub>LEB2</sub> | Leading Edge Blanking Duration 2 (NCP107xuA version only) | _ | - | 100 | _ | ns | | NTERNAL ( | DSCILLATOR | | | | | | | f <sub>OSC(65)</sub> | Oscillation frequency, 65 kHz version, T <sub>J</sub> = 25°C (Note 4) | - | 59 | 65 | 71 | kHz | | f <sub>OSC(100)</sub> | Oscillation frequency, 100 kHz version, T <sub>J</sub> = 25°C (Note 4) | _ | 90 | 100 | 110 | kHz | | f <sub>OSC(130)</sub> | Oscillation frequency, 130 kHz version, T <sub>J</sub> = 25°C (Note 4) | - | 117 | 130 | 143 | kHz | | f <sub>jitter</sub> | Frequency jittering in percentage of fOSC | - | _ | ±6 | - | % | | f <sub>swing</sub> | Jittering modulation frequency | - | - | 300 | - | Hz | | $D_{MAX}$ | Maximum duty-cycle | - | 64 | 68 | 72 | % | | EEDBACK | SECTION | | | | | | | I <sub>FB(fault)</sub> | FB current for which Fault is detected | 4 (1) | - | -35 | - | μΑ | | I <sub>FB100%</sub> | FB current for which internal current set-point is 100% (I <sub>PK(0)</sub> ) | 4 (1) | - | -44 | - | μΑ | | I <sub>FB(freeze)</sub> | FB current for which internal current set-point is I <sub>freeze</sub> | 4 (1) | _ | -90 | - | μΑ | | V <sub>FB(REF)</sub> | Equivalent pull-up voltage in linear regulation range (Guaranteed by design) | 4 (1) | _ | 3.3 | _ | V | | R <sub>FB(UP)</sub> | Equivalent feedback resistor in linear regulation range (Guaranteed by design) | 4 (1) | _ | 19.5 | _ | kΩ | | REQUENC | Y FOLDBACK & SKIP | | | | | | | I <sub>FBfold</sub> | Start of frequency foldback FB pin current level | 4 (1) | - | -68 | - | μΑ | | FBfold(END) | End of frequency foldback FB pin current level, f <sub>SW</sub> = f <sub>MIN</sub> | 4 (1) | _ | -100 | _ | μΑ | The final switch current is: I<sub>PK(0)</sub> / (V<sub>in</sub>/L<sub>P</sub> + S<sub>a</sub>) x V<sub>in</sub>/L<sub>P</sub> + V<sub>in</sub>/L<sub>P</sub> x t<sub>prop</sub>, with S<sub>a</sub> the built-in slope compensation, V<sub>in</sub> the input voltage, L<sub>P</sub> the primary inductor in a flyback, and t<sub>prop</sub> the propagation delay. Oscillator frequency is measured with disabled jittering. #### **ELECTRICAL CHARACTERISTICS** (For typical values $T_J = 25^{\circ}C$ , for min/max values $T_J = -40^{\circ}C$ to $+125^{\circ}C$ , $V_{CC} = 12$ V unless otherwise noted) | Symbol | Rating | Pin | Min | Тур | Max | Unit | |-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|---------|-------|-----------| | FREQUENCY | Y FOLDBACK & SKIP | | | | | | | f <sub>MIN</sub> | The frequency below which skip-cycle occurs, T <sub>J</sub> = 25°C (Note 4) | - | 23 | 27 | 31 | kHz | | I <sub>FB(skip)</sub> | The FB pin current level to enter skip mode | 4 (1) | - | -120 | - | μΑ | | I <sub>freeze</sub> | Internal minimum current set–point (I <sub>FB</sub> = I <sub>FB(freeze)</sub> ) | | | | | mA | | | NCP1075uz | _ | - | 165 | - | | | | NCP1076uz | _ | _ | 270 | _ | | | | NCP1077uz | _ | _ | 330 | _ | | | 0, 005 001 | NCP1079uz | - | _ | 430 | _ | | | | PENSATION | I | 1 | | I | | | S <sub>a(65)</sub> | The internal slope compensation @ 65 kHz: | | | 0 | | mA/μs | | | NCP1075uz<br>NCP1076uz | _ | _ | 9<br>15 | _ | | | | NCP1076uz | | _ | 18 | _ | | | | NCP1079uz | _ | _ | 23 | _ | | | S <sub>a(100)</sub> | The internal slope compensation @ 100 kHz: | | | | | mA/μs | | <b>○</b> a(100) | NCP1075uz | _ | _ | 14 | _ | 1117 ( μ3 | | | NCP1076uz | _ | _ | 23 | _ | | | | NCP1077uz | _ | _ | 28 | _ | | | | NCP1079uz | _ | _ | 36 | _ | | | S <sub>a(130)</sub> | The internal slope compensation @ 130 kHz: | | | | | mA/μs | | , , | NCP1075uz | _ | _ | 18 | - | | | | NCP1076uz | - | - | 30 | - | | | | NCP1077uz | _ | _ | 36 | - | | | | NCP1079uz | - | _ | 46 | _ | | | PROTECTIO | NS . | 1 | • | | | | | t <sub>SCP</sub> | Fault validation further to error flag assertion | _ | 35 | 48 | _ | ms | | t <sub>recovery</sub> | OFF phase in fault mode | - | - | 420 | - | ms | | $V_{OVP}$ | V <sub>CC</sub> voltage at which the switcher stops pulsing | 1 (5) | 17.0 | 18.0 | 18.8 | V | | $t_{OVP}$ | The filter of V <sub>CC</sub> OVP comparator | - | - | 80 | - | μs | | $V_{BO(EN)}$ | Brown-out level detection | 2 (8) | - | 50 | - | mV | | $V_{BO(ON)}$ | Brown-out level, the switcher starts pulsing, OPP starts to decrease I <sub>PK</sub> | 2 (8) | 0.76 | 0.80 | 0.84 | V | | $V_{BO(HYST)}$ | Brown-out hysteresis (Guaranteed by design) | 2 (8) | - | 100 | _ | mV | | V <sub>ACOVP(ON)</sub> | OVP level when the switcher stops pulsing | 2 (8) | 2.755 | 2.900 | 3.045 | V | | V <sub>ACOVP(OFF)</sub> | OVP level when the switcher starts pulsing | 2 (8) | 2.3 | 2.6 | 2.9 | V | | t <sub>BOfilter</sub> | V <sub>BO</sub> filter | - | - | 20 | - | μs | | t <sub>BO</sub> | Brown-out timer | - | - | 50 | - | ms | | V <sub>HV(EN)</sub> | The drain pin voltage above which the MOSFET operates. Checked after one of the following events: TSD, UVLO, SCP, or $V_{CC}$ OVP mode, BO/AC_OVP pin = 0 V | 5 (4) | 72 | 91 | 110 | V | | I <sub>PK(150)</sub> | High current protection, percent of max limit I <sub>PK</sub> (NCP107xuA version only) | _ | - | 150 | - | % | | TEMPERATU | JRE MANAGEMENT | | | | | | | TSD | Temperature shutdown (Guaranteed by design) | _ | 150 | - | _ | °C | | TSD <sub>HYST</sub> | Hysteresis in shutdown (Guaranteed by design) | _ | - | 20 | _ | °C | | | | l . | | | | | The final switch current is: I<sub>PK(0)</sub> / (V<sub>in</sub>/L<sub>P</sub> + S<sub>a</sub>) x V<sub>in</sub>/L<sub>P</sub> + V<sub>in</sub>/L<sub>P</sub> x t<sub>prop</sub>, with S<sub>a</sub> the built–in slope compensation, V<sub>in</sub> the input voltage, L<sub>P</sub> the primary inductor in a flyback, and t<sub>prop</sub> the propagation delay. Oscillator frequency is measured with disabled jittering. Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 6.98 6.96 6.94 6.92 V<sub>CC</sub>(min) V<sub>CC</sub>(min) 6.88 6.86 6.84 6.82 6.80 6.78 -20 40 60 80 100 -40 120 Figure 5. V<sub>CC(on)</sub> vs. Temperature TEMPERATURE (°C) Figure 6. V<sub>CC(min)</sub> vs. Temperature Figure 7. V<sub>CC(off)</sub> vs. Temperature Figure 8. I<sub>DSS(off)</sub> vs. Temperature Figure 9. I<sub>CC1(1075uz)</sub> vs. Temperature Figure 10. I<sub>CC1(1076uz/77uz)</sub> vs. Temperature Figure 11. I<sub>CC1(1079uz)</sub> vs. Temperature Figure 12. I<sub>PK(0)1075uz</sub> vs. Temperature Figure 13. I<sub>PK(0)1076uz</sub> vs. Temperature Figure 14. $I_{PK(0)1077uz}$ vs. Temperature Figure 15. I<sub>PK(0)1079uz</sub> vs. Temperature Figure 16. I<sub>START1</sub> vs. Temperature Figure 17. I<sub>START2</sub> vs. Temperature Figure 18. R<sub>DS(on)</sub> vs. Temperature Figure 19. f<sub>OSC65</sub> vs. Temperature Figure 20. f<sub>OSC100</sub> vs. Temperature Figure 21. f<sub>OSC130</sub> vs. Temperature Figure 22. D<sub>MAX</sub> vs. Temperature 380 375 trecovery (ms) 370 365 360 355 350 -20 -40 20 40 60 80 100 120 TEMPERATURE (°C) Figure 23. f<sub>MIN</sub> vs. Temperature Figure 24. t<sub>RECOVERY</sub> vs. Temperature Figure 25. t<sub>SCP</sub> vs. Temperature Figure 26. V<sub>OVP</sub> vs. Temperature Figure 27. V<sub>HV(en)</sub> vs. Temperature Figure 28. V<sub>BO(on)</sub> vs. Temperature 2.620 2.615 (S) 2.610 (S) 2.605 (S) 2.600 2.595 2.590 -40 -20 0 20 40 60 80 100 120 TEMPERATURE (°C) Figure 29. V<sub>ACOVP(on)</sub> vs. Temperature Figure 30. V<sub>ACOVP(off)</sub> vs. Temperature Figure 31. BV<sub>DSS</sub>/BV<sub>DSS</sub>(25°C) vs. Temperature Figure 32. Drain Current Peak during Transformer Saturation vs. Junction Temperature Figure 33. I<sub>CC1</sub> vs. V<sub>CC</sub> #### APPLICATION INFORMATION #### Introduction Thanks to ON Semiconductor Very High Voltage Integrated Circuit technology, the circuit hosts a high-voltage power MOSFET featuring a 13.5/4.8/2.9 $\Omega$ R<sub>DS(ON)</sub> – T<sub>J</sub> = 25°C. An internal current source delivers the start-up current, necessary to crank the power supply. - Current-mode operation: The controller uses current-mode control architecture. - 700 V Power MOSFET: Thanks to ON Semiconductor Very High Voltage Integrated Circuit technology, the circuit hosts a high–voltage power MOSFET featuring a 4.8 and 2.9 Ω R<sub>DS(ON)</sub> T<sub>J</sub> = 25°C. This value lets the designer build a power supply up to 28 W operated on universal mains. An internal current source delivers the start–up current, necessary to crank the power supply. - Dynamic Self-Supply: This device could be used in an application without an auxiliary winding to provide supply voltage via an internal high-voltage current source. - Short-circuit protection: By permanently monitoring the feedback line activity, the IC is able to detect the presence of a short-circuit, immediately reducing the output power for a total system protection. A t<sub>SCP</sub> timer is started as soon as the feedback current is below threshold, I<sub>FB(fault)</sub>, which indicates a maximum peak current condition. If at the end of this timer the fault is still present, then the device enters a safe, auto-recovery burst mode, affected by a fixed timer recurrence, t<sub>recovery</sub>. Once the short has disappeared, the controller resumes and goes back to normal operation. - Built-in VCC Over-Voltage Protection: When the auxiliary winding is used to bias the VCC pin (no DSS), an internal comparator is connected to VCC pin. In case the voltage on the pin exceeds the V<sub>OVP</sub> level (18 V typically), the controller immediately stops switching and awaits a full timer period (t<sub>recovery</sub>) before attempting to re-start. If the fault is gone, the controller resumes operation. If the fault is still there, e.g. in the case of a broken opto-coupler, the controller protects the load through a safe burst mode. - **Line detection:** An internal comparator monitors the drain voltage. If the drain voltage is lower than the internal threshold (V<sub>HV(EN)</sub>), the internal power switch - is inhibited. This avoids operating at too low an ac input. Line detection is active, when BO/AC\_OVP pin is grounded. - Brown-out detection and AC line Over-Voltage Protection: The BO/AC\_OVP input monitors bulk voltage level via resistive divider and thus assures that the application is working only for designed bulk voltage. When BO/AC\_OVP pin is connected to ground, Line detection is inhibited. - Internal OPP: An internal function using the bulk voltage to program the maximum current reduction for a given input voltage. Internal OPP is active when BO/AC\_OVP pin is connected via resistive divider to the bulk voltage. - 2<sup>nd</sup> LEB (NCP107xuA only): Second level of current protection. If peak current is 150% max peak current limit, then the controller stops switching after three pulses and waits for an auto—recovery period (t<sub>recovery</sub>) before attempting to re—start. - Frequency jittering: An internal low–frequency modulation signal varies the pace at which the oscillator frequency is modulated. This helps spreading out energy in conducted noise analysis. To improve the EMI signature at low power levels, the jittering remains active in frequency foldback mode. - **Soft–Start:** A 10 ms soft–start ensures a smooth start–up sequence, reducing output overshoots. - Frequency foldback capability: A continuous flow of pulses is not compatible with no–load/light–load standby power requirements. To excel in this domain, the controller observes the feedback current information and when it reaches a level of I<sub>FBfold</sub>, the oscillator then starts to reduce its switching frequency as the feedback current continues to increase (the power demand continues to reduce). It can go down to 27 kHz (typical) reached for a feedback level of I<sub>FBfold(END)</sub> (100 µA roughly). At this point, if the power continues to drop, the controller enters classical skip—cycle mode. - Skip: If SMPS naturally exhibits a good efficiency at nominal load, they begin to be less efficient when the output power demand diminishes. By skipping un–needed switching cycles, the NCP107xuz drastically reduces the power wasted during light load conditions. #### Start-up Sequence When the power supply is first powered from the mains outlet, the internal current source (typically 9.2 mA) is biased and charges up the $V_{CC}$ capacitor from the drain pin. Once the voltage on this $V_{CC}$ capacitor reaches the $V_{CC(ON)}$ level (typically 8.4 V), the current source turns off and pulses are delivered by the output stage: the circuit is awake and activates the power MOSFET if the bulk voltage is above $V_{HV(EN)}$ level (Brown–in protection) or voltage on BO/AC\_OVP pin is above $V_{BO(ON)}$ level (Brown–out protection). Figure 34 details the simplified internal circuitry. Being loaded by the circuit consumption, the voltage on the $V_{CC}$ capacitor goes down. When $V_{CC}$ is below $V_{CC(MIN)}$ level (7 V typically), it activates the internal current source to bring $V_{CC}$ toward $V_{CC(ON)}$ level and stops again: a cycle takes place whose low frequency depends on the $V_{CC}$ capacitor and the IC consumption. A 1.5 V ripple takes place on the VCC pin whose average value equals ( $V_{CC(ON)} + V_{CC(MIN)}$ )/2. Figure 35 portrays a typical operation of the DSS. Figure 34. The Internal Arrangement of the Start-up Circuitry Figure 35. The Charge / Discharge Cycle Over a 1 $\mu\text{F V}_{\text{CC}}$ Capacitor As one can see, even if there is auxiliary winding to provide energy for $V_{CC}$ , it happens that the device is still biased by DSS during start—up time or some fault mode when the voltage on auxiliary winding is not ready yet. The $V_{CC}$ capacitor shall be dimensioned to avoid $V_{CC}$ crosses $V_{CC(OFF)}$ level, which stops operation. The $\Delta V$ between $V_{CC(MIN)}$ and $V_{CC(OFF)}$ is 0.5 V. There is no current source to charge $V_{CC}$ capacitor when driver is on, i.e. drain voltage is close to zero. Hence the $V_{CC}$ capacitor can be calculated using $$C_{VCC} \ge \frac{I_{CC1} \cdot D_{MAX}}{f_{OSC} \cdot \Delta V}$$ (eq. 1) Take the 65 kHz device as an example. $C_{\mbox{\scriptsize VCC}}$ should be above $$C_{VCC} = \frac{1.45 \cdot 10^{-3} \cdot 0.73}{59 \cdot 10^{3} \cdot 0.5} = 36 \text{ nF}$$ A margin that covers the temperature drift and the voltage drop due to switching inside FET should be considered, and thus a capacitor above $0.1~\mu F$ is appropriate. The $V_{CC}$ capacitor has only a supply role and its value does not impact other parameters such as fault duration or the frequency sweep period for instance. As one can see on Figure 34, an internal OVP comparator protects the switcher against lethal $V_{CC}$ runaways. This situation can occur if the feedback loop opto–coupler fails, for instance, and you would like to protect the converter against an over–voltage event. In that case, the over–voltage protection (OVP) circuit immediately stops the output pulses for $t_{recovery}$ duration (420 ms typically). Then a new start–up attempt takes place to check whether the fault has disappeared or not. The OVP paragraph gives more design details on this particular section. #### Fault Condition - Short-circuit on VCC In some fault situations, a short–circuit can purposely occur between $V_{CC}$ and GND. In high line conditions ( $V_{HV} = 370 \text{ V}$ dc) the current delivered by the start–up device will seriously increase the junction temperature. For instance, since $I_{start1}$ equals 4.9 mA (the min corresponds to the highest $T_J$ ), the device would dissipate $370 \times 4.9 \times 10^{-3} = 1.81 \text{ W}$ . To avoid this situation, the controller includes a novel circuitry made of two start–up levels, $I_{start1}$ and $I_{start2}$ . At power–up, as long as $V_{CC}$ is below a 1.6 V level, the source delivers $I_{start2}$ (around 500 $\mu$ A typical), then, when $V_{CC}$ reaches 1.6 V, the source smoothly transitions to $I_{start1}$ and delivers its nominal value. As a result, in case of short–circuit between $V_{CC}$ and GND, the power dissipation will drop to 370 x 500 x $10^{-6}$ = 185 mW. Figure 35 portrays this particular behavior. The first start-up period is calculated by the formula $C \times V = I \times t$ , which implies a 1 x $10^{-6}$ x 1.6 $/(500 \times 10^{-6}) = 3.2 \text{ ms start-up time for the first sequence.}$ The second sequence is obtained by toggling the source to with a $\Delta V$ of $V_{CC(ON)} - V_{CC(TH)} =$ 8.4 V - 1.6 V = 6.8 V, which finally leads to a second start-up time of 1 x $10^{-6}$ x $6.8 / (8.9 \times 10^{-3}) = 0.76$ ms. The total start-up time becomes 3.2 ms + 0.76 ms =3.96 ms. Please note that this calculation is approximated by the presence of the knee in the vicinity of the transition. #### Fault Condition - Output Short-circuit As soon as V<sub>CC</sub> reaches V<sub>CC(ON)</sub>, drive pulses are internally enabled. If everything is correct, the auxiliary winding increases the voltage on the VCC pin as the output voltage rises. During the start-sequence, the controller smoothly ramps up the peak drain current to maximum setting, i.e. Ipk, which is reached after a typical period of 10 ms. When the output voltage is not regulated, the current coming through FB pin is below I<sub>FBfault</sub> level (35 µA) typically), which is not only during the start-up period but also anytime an overload occurs, an internal error flag is asserted, I<sub>pFlag</sub>, indicating that the system has reached its maximum current limit set-point. The assertion of this flag triggers a fault counter t<sub>SCP</sub> (48 ms typically). If at counter completion, I<sub>pFlag</sub> remains asserted, all driving pulses are stopped and the part stays off in t<sub>recovery</sub> duration (about 420 ms). A new attempt to re-start occurs and will last 48 ms providing the fault is still present. If the fault still affects the output, a safe burst mode is entered, affected by a low duty-cycle operation (11%). When the fault disappears, the power supply quickly resumes operation. Figure 36 depicts this particular mode: Figure 36. In Case of Short-circuit or Overload, the NCP107xuz Protects Itself and the Power Supply Via a Low Frequency Burst Mode. The V<sub>CC</sub> is Maintained by the Current Source and Self-supplies the Controller. #### Auto-recovery Over-voltage Protection The particular NCP107xuz arrangement offers a simple way to prevent output voltage runaway when the opto—coupler fails. As Figure 37 shows, a comparator monitors the VCC pin. If the auxiliary winding delivers too much voltage to the $C_{VCC}$ capacitor, then the controller considers an OVP situation and stops the internal drivers. When an OVP occurs, all switching pulses are permanently disabled. After $t_{recovery}$ delay, the circuit resumes operations. If the failure symptom still exists, e.g. feedback opto—coupler fails, the device keeps the auto—recovery OVP mode. We recommend the insertion of a resistor ( $R_{limit}$ ) between the auxiliary dc level and the VCC pin to protect the IC against high voltage spikes, which can damage the IC. It is also recommended to filter out the VCC line to avoid undesired OVP activations. $R_{limit}$ should be carefully selected to suppress false–triggers of the OVP as we discussed, but also to avoid disturbing the $V_{CC}$ in low / light load conditions. Self–supplying controllers in extremely low–standby applications often puzzles the designer. Actually, if a SMPS operated at nominal load can deliver an auxiliary voltage of an arbitrary 16 V ( $V_{nom}$ ), this voltage can drop below 10 V ( $V_{stby}$ ) when entering standby. This is because the recurrence of the switching pulses expands so much that the low frequency re–fueling rate of the $V_{CC}$ capacitor is not enough to keep a proper auxiliary voltage. Figure 37. A More Detailed View of the NCP107xuz Offers Better Insight on How to Properly Wire an Auxiliary Winding Figure 38. Describes the Main Signal Variations When the Part Operates in Auto-recovery OVP #### Soft-start The NCP107xuz features a 10 ms soft-start which reduces the power-on stress but also contributes to lower the output overshoot. Soft-start is running every time when IC starts switching. It means a first start, a new start after OVP, TSD, Brown-out, etc. Figure 39 shows a typical operating waveform. The NCP107xuz features a novel patented structure which offers a better soft-start ramp, almost ignoring the start-up pedestal inherent to traditional current-mode supplies: Figure 39. The 10 ms Soft-start Sequence #### **Jittering** Frequency jittering is a method used to soften the EMI signature by spreading the energy in the vicinity of the main switching component. The NCP107xuz offers a $\pm 6\%$ deviation of the nominal switching frequency. The sweeping sawtooth is internally generated and modulates the clock up and down with a fixed frequency of 300 Hz. Figure 40 shows the relationship between the jitter ramp and the frequency deviation. It is not possible to externally disable the jitter. Figure 40. Modulation Effects on the Clock Signal by the Jittering Sawtooth #### **Line Detection** When BO/AC\_OVP pin is grounded (voltage on this pin is below $V_{\rm BO(EN)}$ ) Figure 2, then an internal comparator monitors the drain voltage as recovering from one of the following situations: - Short-Circuit Protection, - V<sub>CC</sub> OVP is Confirmed, - UVLO - TSD If the drain voltage is lower than the internal threshold $V_{HV(EN)}$ (91 V dc typically), the internal power switch is inhibited. This avoids operating at too low ac input. #### Brown-out Function, Ac Line Over-voltage Protection The Brown-out circuitry offers a way to protect the application from operation under too low an input voltage. Below a given level, the controller blocks the output pulses, above it, it authorizes them. The internal circuitry, depicted by Figure 41, offers a way to observe the high-voltage (HV) rail. Figure 41. The Internal Brown-out Configuration A resistive divider made of $R_{UPPER}$ and $R_{LOWER}$ , brings a portion of the HV rail on BO/AC\_OVP pin. Below the $V_{BO(EN)}$ = 50 mV is the Brown–out function disabled, over the $V_{BO(EN)}$ Brown–out function is enable and against Line detection is inhibited. If voltage on BO/AC\_OVP pin is higher than $V_{BO(ON)}$ , switcher starts pulsing. If voltage falls down under $V_{BO(OFF)}$ – level $V_{BO(ON)}$ minus $V_{BO(HYST)}$ , the switcher waits 50 ms and then stops pulsing, depicted by Figure 42. Bulk voltage at which IC starts switching is set by resistive divider. Figure 42. Brown-out Input Functionality with 50 ms Timer The IC also includes over–voltage protection. If the voltage on $BO/AC_OVP$ pin exceed $V_{ACOVP(ON)}$ , the switcher immediately stops pulsing until the voltage on $BO/AC_OVP$ pin drops under $V_{ACOVP(OFF)}$ , depicted by Figure 43. Figure 43. Brown-out Input Functionality with Ac Line OVP Function Calculation of the resistive divider: $$\frac{R_{LOWER}}{R_{UPPER}} = \frac{V_{BO(ON)}}{V_{BULK} - V_{BO(ON)}}$$ (eq. 2) If we decide to start pulsing at V<sub>BULK(ON)</sub> = 113 V dc (80 V rms at ac mains): $$\frac{R_{LOWER}}{R_{UPPER}} = \frac{V_{BO(ON)}}{V_{BULK(ON)} - V_{BO(ON)}} = \frac{0.8}{113 - 0.8} \approx 7.1 \text{ m}$$ We choose $R_{LOWER} = 100 \text{ k}\Omega$ $$R_{UPPER} = \frac{100 \cdot 10^3}{7.1 \cdot 10^{-3}} = 14 \text{ M}\Omega$$ Then power losses on resistive divider for worst case ( $V_{BULK} = 409 \text{ V dc}$ ) $$P = U \cdot I = \frac{U^2}{R} = \frac{U^2}{R_{UPPER} + R_{LOWER}} = \frac{409^2}{14 \cdot 10^6 + 100 \cdot 10^3} = 12 \text{ mW}$$ (eq. 3) For V<sub>BULK(ON)</sub> = 113 V dc will be over-voltage protection (voltage when the switcher stops pulsing): $$V_{BULK(OVP)} = V_{ACOVP(ON)} \cdot \frac{R_{LOWER} + R_{UPPER}}{R_{LOWER}} = V_{ACOVP(ON)} \cdot \frac{V_{BULK(ON)}}{V_{BO(ON)}} = 29 \cdot \frac{113}{0.8} = 409 \text{ Vdc} = 290 \text{ Vrms} \ \, (eq.\ 4)$$ Figure 44. Brown-out Functionality in Soft-start If voltage on VCC pin is higher than $V_{CC(ON)}$ and voltage on BO/AC\_OVP pin is higher than $V_{BO(ON)}$ then IC starts pulsing, drain current is increasing for 10 ms (Soft–start). Brown–out is inhibited during Soft–start, when Soft–start ended, Brown–out checked if is voltage on BO/AC\_OVP pin higher than $V_{BO(OFF)}$ . If the voltage is lower, timer count 50 ms and if the voltage don't increase over $V_{BO(OFF)}$ then IC stops switching as one can see on Figure 44. #### Frequency Foldback The reduction of no-load standby power associated with the need for improving the efficiency, requires to change the traditional fixed-frequency type of operation. This device implements a switching frequency folback when the feedback current passes above a certain level, I<sub>FBfold</sub>, set around 68 $\mu$ A. At this point, the oscillator enters frequency foldback and reduces its switching frequency. The internal peak current set–point is following the feedback current information until its level reaches the minimal freezing level point of $I_{freeze}.$ Below this value, the peak current set–point is frozen to 30% of the $I_{PK(0)}.$ The only way to further reduce the transmitted power is to diminish the operating frequency down to $f_{MIN}$ (27 kHz typically). This value is reached at a feedback current level of $I_{FBfold(END)}$ (100 $\mu A$ typically). Below this point, if the output power continues to decrease, the part enters skip cycle for the best noise–free performance in no–load conditions. Figures 45 and 46 depict the adopted scheme for the part. Figure 45. By Observing the Current on the FB pin, the Controller Reduces its Switching Frequency for an Improved Performance at Light Load Figure 46. I<sub>PK</sub> Set-point is Frozen at Lower Power Demand #### Feedback and Skip The FB pin operates linearly as the absolute value of feedback current ( $I_{FB}$ ) is above 40 $\mu A$ . In this linear operating range, the dynamic resistance is 19.5 $k\Omega$ typically $(R_{FB(UP)})$ and the effective pull up voltage is 3.3 V typically $(V_{FB(REF)})$ . When $I_{FB}$ is decreased, the FB voltage will increase to 3.3 V. Figure 47 depicts the skip mode block diagram. When the FB current information reaches I<sub>FB(skip)</sub>, the internal clock to set the flip–flop is blanked and the internal consumption of the controller is decreased. The hysteresis of internal skip comparator is minimized to lower the ripple of the auxiliary voltage for VCC pin and $V_{OUT}$ of power supply during skip mode. It easies the design of $V_{CC}$ overload range. Figure 47. Skip Cycle Schematic #### **Over-power Protection** This function lets you limit the maximum dc output current regardless of the operating input voltage. For a correct operation, the BO/AC\_OVP pin must be connected via a resistive divider to observe the bulk voltage. Figure 48. The OPP Circuity Affects the Maximum Peak Current Set-point in Relationship to the Input Voltage. Figure 49. Current Set-point Dependence on BO/AC\_OVP Pin Voltage There are several known ways to implement Over–power Protection (OPP), all suffering from particular problems. These problems range from the added consumption burden on the converter or the skip–cycle disturbance brought by the current–sense offset. In this case is added consumption due to resistive divider (Equation 2). Maximum peak current is reduced internally according to bulk voltage. When $V_{BO(OPP)}$ is maximum, the peak current set–point is reduced by 10%. Bulk voltage at which will be maximum current peak reduced by 20% (10% in NCP1075uz): $$V_{BULK(OPP)} = V_{BO(OPP)} \cdot \frac{V_{BULK(ON)}}{V_{BO(ON)}} = V_{BO(OPP)} \cdot \frac{R_{LOWER} + R_{UPPER}}{R_{LOWER}} = 2.65 \cdot \frac{100 \cdot 10^3 + 14 \cdot 10^6}{100 \cdot 10^3} = 375 \, \text{Vdc} = 265 \, \text{Vrms}$$ ## Second LEB – Peak Current Protection (NCP107xuA only) There is a second level of current protection with 100 ns propagation delay to prevent IC against high peak current. If peak current is 150% max peak current limit, then the controller stops switching after three pulses and waits for an auto–recovery period (t<sub>recovery</sub>) before attempting to re–start. #### Slope Compensation and IPK Set-point In order to let the NCP107xuz operate in CCM with a duty-cycle above 50%, a fixed slope compensation is internally applied to the current-mode control. Below appears a table of the slope compensation level, the initial current set–point, and the final current set–point of different versions of switcher. | | N | CP1075 | IZ | N | CP1076 | IZ | N | CP1077 | ız | N | CP1079t | IZ | |-----------------------------------------|----|--------|-----|----|--------|-----|----|--------|-----|----|---------|-----| | f <sub>SW</sub> [kHz] | 65 | 100 | 130 | 65 | 100 | 130 | 65 | 100 | 130 | 65 | 100 | 130 | | S <sub>a</sub> [mA/μs] | 9 | 14 | 18 | 15 | 23 | 30 | 18 | 28 | 36 | 24 | 37 | 46 | | I <sub>PK</sub> (Duty-cycle = 50%) [mA] | | 400 | | | 600 | | | 800 | | | 1050 | | | I <sub>PK(0)</sub> [mA] | | 470 | | | 765 | | | 940 | | | 1230 | | Figure 50 depicts the variation of I<sub>PK</sub> set–point vs. the power switcher duty ratio, which is caused by the internal ramp compensation. Figure 50. IPK Set-point varies with Power Switch On Time, which is Caused by the Ramp Compensation #### **Design Procedure** The design of an SMPS around a monolithic device does not differ from that of a standard circuit using a controller and a MOSFET. However, one needs to be aware of certain characteristics specific of monolithic devices. Let us follow the steps: V<sub>IN,MIN</sub> = 90 V rms or 127 V dc once rectified, assuming a low bulk ripple $V_{IN.MAX} = 265 \text{ V rms or } 375 \text{ V dc}$ $V_{OUT} = 12 V$ $P_{OUT} = 10 \text{ W}$ Operating mode is CCM $\eta = 0.8$ The lateral MOSFET body-diode shall never be forward biased, either during start-up (because of a large leakage inductance) or in normal operation, depicted by Figure 51. This condition sets the maximum voltage that can be reflected during $t_{\rm F}$ As a result, the flyback voltage which is reflected on the drain at the switch opening cannot be larger than the input voltage. When selecting components, you thus must adopt a turn ratio which adheres to the following equation: $$N \cdot (V_{OLIT} + V_F) < V_{IN MIN}$$ (eq. 6) 2. In our case, since we operate from a 127 V dc rail while delivering 12 V, we can select a reflected voltage of 120 V dc maximum. Therefore, the turn ratio Np:Ns must be smaller than $$\frac{V_{reflect}}{V_{OUT} + V_F} = \frac{120}{12 + 0.5} = 9.6 \text{ or Np}: Ns < 9.6$$ Here we choose N = 8 in this case. We will see later on how it affects the calculation. Figure 51. The Drain-Source Wave Shall Always be Positive Figure 52. Primary Inductance Current Evolution in CCM 3. Lateral MOSFETs have a poorly doped body-diode which naturally limits their ability to sustain the avalanche. A traditional RCD clamping network shall thus be installed to protect the MOSFET. In some low power applications, a simple capacitor can also be used since $$\begin{split} &V_{DRAIN,MAX} = \\ &V_{IN} + N \cdot \left(V_{OUT} + V_{F}\right) + I_{PEAK} \cdot \sqrt{\frac{L_{F}}{C_{TOT}}} \end{split} \label{eq:vdrain} \tag{eq. 7}$$ where $L_F$ is the leakage inductance, $C_{TOT}$ the total capacitance at the drain node (which is increased by the capacitor you will wire between drain and source), N the N<sub>P</sub>:N<sub>S</sub> turn ratio, $V_{OUT}$ the output voltage, $V_F$ the secondary diode forward drop and finally, $I_{PEAK}$ the maximum peak current. Worse case occurs when the SMPS is very close to regulation, e.g. the $V_{OUT}$ target is almost reached and $I_{PEAK}$ is still pushed to the maximum. For this design, we have selected our maximum voltage around 650 V (at $V_{IN} = 375$ V dc). This voltage is given by the *RCD* clamp installed from the drain to the bulk voltage. We will see how to calculate it later on. 4. Calculate the maximum operating duty-cycle for this flyback converter operated in CCM: $$D_{MAX} = \frac{N \cdot (V_{OUT} + V_F)}{N \cdot (V_{OUT} + V_F) + V_{IN,MIN}} =$$ $$\frac{1}{1 + \frac{V_{IN,MIN}}{N \cdot (V_{OUT} + V_F)}} = 0.44$$ 5. To obtain the primary inductance, we have the choice between two equations: $$L = \frac{\left(V_{IN} \cdot D\right)^{2}}{f_{SW} \cdot K \cdot P_{IN}}$$ (eq. 9) where $$K = \frac{\Delta I_L}{I_{Lavg}}$$ (eq. 10) and defines the amount of ripple we want in CCM, depicted by Figure 51. - Small K: deep CCM, implying a large primary inductance, a low bandwidth and a large leakage inductance. - Large K: approaching DCM where the conduction losses are worse, but smaller inductance, leading to a better leakage inductance. From Equation 9, a K factor of 1 (50% ripple), gives an inductance of: $$L = \frac{(127 \cdot 0.44)^2}{65 \text{ k} \cdot 1 \cdot 12.75} = 3.8 \text{ mH} \qquad \Delta I_L = \frac{V_{\text{IN}} \cdot D}{L \cdot f_{\text{SW}}} = \frac{127 \cdot 0.44}{3.8 \cdot 10^{-3} \cdot 65 \cdot 10^3} = 223 \text{ mA} \qquad \text{(eq. 11)}$$ peak-to-peak The peak current can be evaluated to be: $$I_{PEAK} = \frac{I_{avg}}{D} + \frac{\Delta I_L}{2} = \frac{98 \cdot 10^{-3}}{0.44} + \frac{223 \cdot 10^{-3}}{2} = 335 \text{ mA}$$ (eq. 12) On I<sub>L</sub>, I<sub>Lavg</sub> can also be calculated $$I_{Lavg} = I_{PEAK} - \frac{\Delta I_{L}}{2} = 335 \cdot 10^{-3} - \frac{223 \cdot 10^{-3}}{2} = 223 \text{ mA}$$ (eq. 13) 6. Based on the above numbers, we can now evaluate the conduction losses: $$I_{D,RMS} = \sqrt{D\bigg(I_{PEAK}^2 - I_{PEAK} \cdot \Delta I_L + \frac{\Delta I_L^2}{3}\bigg)} = \sqrt{0.44\bigg(0.335^2 - 0.335 \cdot 0.223 + \frac{0.223^2}{3}\bigg)} = 154 \text{ mA (eq. 14)}$$ If we take the maximum $R_{DS(ON)}$ for a 125°C junction temperature, i.e. 10.1 $\Omega$ , then conduction losses worse case are: $$P_{COND} = I_{D,RMS}^{2} \cdot R_{DS(ON)} = (154 \cdot 10^{-3})^{2} \cdot 13.6 = 323 \text{ mW}$$ (eq. 15) 7. Off-time and on-time switching losses can be estimated based on the following calculations: $$P_{OFF} = \frac{I_{PEAK} \cdot (V_{BULK} + V_{CLAMP}) \cdot t_{F}}{2 \cdot T_{SW}} = \frac{0.335 \cdot (127 + 120 \cdot 2) \cdot 10 \cdot 10^{-9}}{2 \cdot 15.4 \cdot 10^{-6}} = 40 \text{ mW}$$ (eq. 16) Where, assume the V<sub>CLAMP</sub> is equal to 2 times of reflected voltage. $$P_{ON} = \frac{I_{VALLEY} \cdot \left(V_{BULK} + N \cdot (V_{OUT} + V_{F})\right) \cdot t_{R}}{6 \cdot T_{SW}} = \frac{0.112 \cdot (127 + 100) \cdot 20 \cdot 10^{-9}}{6 \cdot 15.4 \cdot 10^{-6}} = 5.5 \text{ mW}$$ (eq. 17) It is noted that the overlap of voltage and current seen on MOSFET during turning on and off duration is dependent on the snubber and parasitic capacitance seen from drain pin. Therefore the $t_F$ and $t_R$ in Equations 16 and 17 have to be modified after measuring on the bench. 8. The theoretical total power is then $$P_{MOSEET} = 323 + 40 + 5.5 = 368.5 \text{ mW}$$ 9. If the NCP107xuz operates at DSS mode, then the losses caused by DSS mode should be counted as losses of this device on the following calculation: $$P_{DSS} = I_{CC1} \cdot V_{IN,MAX} = 1.5 \cdot 10^{-3} \cdot 375 = 563 \text{ mW}$$ (eq. 18) #### **MOSFET Protection** As in any flyback design, it is important to limit the drain excursion to a safe value, e.g. below the MOSFET BV<sub>DSS</sub> which is 700 V. Figure 53 **a–b–c** present possible implementations: Figure 53. Different Options to Clamp the Leakage Spike Figure 53a: the simple capacitor limits the voltage according to the lateral MOSFET body–diode shall never be forward biased, either during start—up (because of a large leakage inductance) or in normal operation as shown by Figure 51. This condition sets the maximum voltage that can be reflected during $t_F$ . As a result, the flyback voltage which is reflected on the drain at the switch opening cannot be larger than the input voltage. When selecting components, you must adopt a turn ratio which adheres to the following Equation 6. This option is only valid for low power applications, e.g. below 5 W, otherwise chances exist to destroy the MOSFET. After evaluating the leakage inductance, you can compute C with (Equation 7). Typical values are between 100 pF and up to 470 pF. Large capacitors increase capacitive losses... Figure 53b: the most standard circuitry is called the RCD network. You calculate $R_{CLAMP}$ and $C_{CLAMP}$ using the following formulae: $$R_{CLAMP} = \frac{2 \cdot V_{CLAMP} \left( V_{CLAMP} + (V_{OUT} + V_F) \cdot N \right)}{L_{LEAK} \cdot I_{LEAK}^2 \cdot f_{SW}}$$ (eq. 19) $$C_{CLAMP} = \frac{V_{CLAMP}}{V_{RIPPLE} \cdot f_{SW} \cdot R_{CLAMP}}$$ (eq. 20) $V_{CLAMP}$ is usually selected 50–80 V above the reflected value $N \times (V_{OUT} + V_F)$ . The diode needs to be a fast one and a MUR160 represents a good choice. One major drawback of the RCD network lies in its dependency upon the peak current. Worse case occurs when $I_{PEAK}$ and $V_{IN}$ are maximum and $V_{OUT}$ is close to reach the steady–state value. Figure 53c: this option is probably the most expensive of all three but it offers the best protection degree. If you need a very precise clamping level, you must implement a Zener diode or a TVS. There are little technology differences behind a standard Zener diode and a TVS. However, the die area is far bigger for a transient suppressor than that of Zener. A 5 W Zener diode like the 1N5388B will accept 180 W peak power if it lasts less than 8.3 ms. If the peak current in the worse case (e.g. when the PWM circuit maximum current limit works) multiplied by the nominal zener voltage exceeds these 180 W, then the diode will be destroyed when the supply experiences overloads. A transient suppressor like the P6KE200 still dissipates 5 W of continuous power but is able to accept surges up to 600 W @ 1 ms. Select the Zener or TVS clamping level between 40 to 80 volts above the reflected output voltage when the supply is heavily loaded. As a good design practice, it is recommended to implement one of this protection to ensure a maximum drain pin voltage below 650 V (to have some margin between drain pin voltage and $BV_{DSS}$ ) during most stringent operating conditions (high $V_{IN}$ and peak power condition). #### **Power Dissipation and Heatsinking** The NCP107xuz welcomes two dissipating terms, the DSS current–source (when active) and the MOSFET. Thus, $P_{TOT} = P_{DSS} + P_{MOSFET}$ . It is mandatory to properly manage the heat generated by losses. If no precaution is taken, risks exist to trigger the internal thermal shutdown (TSD). To help dissipating the heat, the PCB designer must foresee large copper areas around the package. Take the PDIP–7 package as an example, when surrounded by a surface approximately 200 mm<sup>2</sup> of 35 $\mu$ m copper, the maximum power the device can thus evacuate is: $$\mathsf{P}_{\mathsf{MAX}} = \frac{\mathsf{T}_{\mathsf{J}(\mathsf{max})} - \mathsf{T}_{\mathsf{AMB}(\mathsf{max})}}{\mathsf{R}_{\mathsf{\theta}\mathsf{JA}}} \tag{eq. 21}$$ which gives around 1300 mW for an ambient of 50°C and a maximum junction of 150°C. If the surface is not large enough, the $R_{\theta JA}$ is growing and the maximum power the device can evacuate decreases. Figure 54 gives a possible layout to help drop the thermal resistance. Figure 54. A Possible PCB Arrangement to Reduce the Thermal Resistance Junction-to-Ambient #### Bill of Material: C<sub>1</sub> Bulk capacitor, input dc voltage is connected to the capacitor $C_2$ , $R_1$ , $D_1$ Clamping elements $C_3$ $V_{CC}$ capacitor $OK_1$ Opto-coupler #### ORDERING INFORMATION | Device | Frequency<br>[kHz] | $R_{DS(ON)}$ [ $\Omega$ ] | I <sub>PK</sub><br>[mA] | 2 <sup>nd</sup> level<br>OCP | Package Type | Shipping | |----------------|--------------------|---------------------------|-------------------------|------------------------------|--------------------|----------| | NCP1075AAP065G | 65 | 13.5 | 400 | enabled | PDIP8 (Less pin#6) | | | NCP1075AAP100G | 100 | 13.5 | 400 | enabled | PDIP8 (Less pin#6) | | | NCP1075BAP065G | 65 | 13.5 | 400 | enabled | PDIP8 (Less pin#3) | | | NCP1075BAP100G | 100 | 13.5 | 400 | enabled | PDIP8 (Less pin#3) | | | NCP1075BAP130G | 130 | 13.5 | 400 | enabled | PDIP8 (Less pin#3) | | | NCP1076AAP065G | 65 | 4.8 | 650 | enabled | PDIP8 (Less pin#6) | | | NCP1076AAP100G | 100 | 4.8 | 650 | enabled | PDIP8 (Less pin#6) | | | NCP1076BAP065G | 65 | 4.8 | 650 | enabled | PDIP8 (Less pin#3) | | | NCP1076BAP100G | 100 | 4.8 | 650 | enabled | PDIP8 (Less pin#3) | | | NCP1076BAP130G | 130 | 4.8 | 650 | enabled | PDIP8 (Less pin#3) | | | NCP1077AAP065G | 65 | 4.8 | 800 | enabled | PDIP8 (Less pin#6) | | | NCP1077AAP100G | 100 | 4.8 | 800 | enabled | PDIP8 (Less pin#6) | | | NCP1077BAP065G | 65 | 4.8 | 800 | enabled | PDIP8 (Less pin#3) | | | NCP1077BAP100G | 100 | 4.8 | 800 | enabled | PDIP8 (Less pin#3) | | | NCP1077BAP130G | 130 | 4.8 | 800 | enabled | PDIP8 (Less pin#3) | | | NCP1079AAP065G | 65 | 2.9 | 1050 | enabled | PDIP8 (Less pin#6) | | | NCP1079AAP100G | 100 | 2.9 | 1050 | enabled | PDIP8 (Less pin#6) | | | NCP1079BAP065G | 65 | 2.9 | 1050 | enabled | PDIP8 (Less pin#3) | | | NCP1079BAP100G | 100 | 2.9 | 1050 | enabled | PDIP8 (Less pin#3) | | | NCP1079BAP130G | 130 | 2.9 | 1050 | enabled | PDIP8 (Less pin#3) | 50 Units | | NCP1075ABP065G | 65 | 13.5 | 400 | disabled | PDIP8 (Less pin#6) | Rail | | NCP1075ABP100G | 100 | 13.5 | 400 | disabled | PDIP8 (Less pin#6) | | | NCP1075BBP065G | 65 | 13.5 | 400 | disabled | PDIP8 (Less pin#3) | | | NCP1075BBP100G | 100 | 13.5 | 400 | disabled | PDIP8 (Less pin#3) | | | NCP1075BBP130G | 130 | 13.5 | 400 | disabled | PDIP8 (Less pin#3) | | | NCP1076ABP065G | 65 | 4.8 | 650 | disabled | PDIP8 (Less pin#6) | | | NCP1076ABP100G | 100 | 4.8 | 650 | disabled | PDIP8 (Less pin#6) | | | NCP1076BBP065G | 65 | 4.8 | 650 | disabled | PDIP8 (Less pin#3) | | | NCP1076BBP100G | 100 | 4.8 | 650 | disabled | PDIP8 (Less pin#3) | | | NCP1076BBP130G | 130 | 4.8 | 650 | disabled | PDIP8 (Less pin#3) | | | NCP1077ABP065G | 65 | 4.8 | 800 | disabled | PDIP8 (Less pin#6) | | | NCP1077ABP100G | 100 | 4.8 | 800 | disabled | PDIP8 (Less pin#6) | | | NCP1077BBP065G | 65 | 4.8 | 800 | disabled | PDIP8 (Less pin#3) | | | NCP1077BBP100G | 100 | 4.8 | 800 | disabled | PDIP8 (Less pin#3) | | | NCP1077BBP130G | 130 | 4.8 | 800 | disabled | PDIP8 (Less pin#3) | | | NCP1079ABP065G | 65 | 2.9 | 1050 | disabled | PDIP8 (Less pin#6) | | | NCP1079ABP100G | 100 | 2.9 | 1050 | disabled | PDIP8 (Less pin#6) | | | NCP1079BBP065G | 65 | 2.9 | 1050 | disabled | PDIP8 (Less pin#3) | | | NCP1079BBP100G | 100 | 2.9 | 1050 | disabled | PDIP8 (Less pin#3) | | | NCP1079BBP130G | 130 | 2.9 | 1050 | disabled | PDIP8 (Less pin#3) | | #### PDIP-7 (PDIP-8 LESS PIN 6) CASE 626A ISSUE C **DATE 22 APR 2015** **END VIEW** WITH I FADS CONSTRAINED NOTE 5 - NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - DIMENSIONING AND IDLEHANDING PER ASME Y14.5M, 1994 CONTROLLING DIMENSION: INCHES. DIMENSIONS A, A1 AND L ARE MEASURED WITH THE PACKAGE SEATED IN JEDEC SEATING PLANE GAUGE GS-3. DIMENSIONS D, D1 AND E1 DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS, MOLD FLASH OR PROTRUSIONS ARE - NOT TO EXCEED 0.10 INCH. DIMENSION E IS MEASURED AT A POINT 0.015 BELOW DATUM PLANE H WITH THE LEADS CONSTRAINED PERPENDICULAR TO DATUM C. - TO DATUM C. DIMENSION •B IS MEASURED AT THE LEAD TIPS WITH THE LEADS UNCONSTRAINED. DATUM PLANE H IS COINCIDENT WITH THE BOTTOM OF THE LEADS, WHERE THE LEADS EXIT THE BODY. - PACKAGE CONTOUR IS OPTIONAL (ROUNDED OR SQUARE CORNERS). | | INC | HES | MILLIM | ETERS | |-----|-------|-------|--------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | | 0.210 | | 5.33 | | A1 | 0.015 | | 0.38 | | | A2 | 0.115 | 0.195 | 2.92 | 4.95 | | b | 0.014 | 0.022 | 0.35 | 0.56 | | b2 | 0.060 | TYP | 1.52 | TYP | | С | 0.008 | 0.014 | 0.20 | 0.36 | | D | 0.355 | 0.400 | 9.02 | 10.16 | | D1 | 0.005 | | 0.13 | | | E | 0.300 | 0.325 | 7.62 | 8.26 | | E1 | 0.240 | 0.280 | 6.10 | 7.11 | | е | 0.100 | BSC | 2.54 | BSC | | eB | | 0.430 | | 10.92 | | L | 0.115 | 0.150 | 2.92 | 3.81 | | M | | 10° | | 10° | #### **GENERIC MARKING DIAGRAM\*** XXXX = Specific Device Code = Assembly Location WL = Wafer Lot YY = Year WW = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. | DOCUMENT NUMBER: | 98AON11774D | Electronic versions are uncontrolled except when accessed directly from Printed versions are uncontrolled except when stamped "CONTROLLED" | | |------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | PDIP-7 (PDIP-8 LESS PIN | 6) | PAGE 1 OF 1 | ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. #### PDIP8 LESS PIN 3 CASE 626AS **ISSUE O** **DATE 23 OCT 2015** NOTE 5 - NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - 2. 3. - DIMENSIONING AND TOLEHANCING PER ASME 114.5M, 1994 CONTROLLING DIMENSION: INCHES. DIMENSIONS A, A1 AND L ARE MEASURED WITH THE PACKAGE SEATED IN JEDEC SEATING PLANE GAUGE GS-3. DIMENSIONS D, D1 AND E1 D0 NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS ARE NOT TO EXCEED A 10 INCL NOT TO EXCEED 0.10 INCH. - DIMENSION E IS MEASURED AT A POINT 0.015 BELOW DATUM PLANE H WITH THE LEADS CONSTRAINED PERPENDICULAR TO DATUM C. PACKAGE CONTOUR IS OPTIONAL (ROUNDED OR SQUARE | | INC | HES | MILLIM | ETERS | |-----|-------|-------|--------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.155 | 0.175 | 3.94 | 4.45 | | A1 | 0.020 | 0.040 | 0.51 | 1.02 | | А3 | 0.015 | BSC | 0.38 | BSC | | b | 0.015 | 0.020 | 0.38 | 0.50 | | b2 | 0.056 | 0.064 | 1.42 | 1.63 | | С | 0.008 | 0.012 | 0.20 | 0.30 | | D | 0.365 | 0.369 | 9.27 | 9.37 | | D1 | 0.005 | 0.080 | 0.13 | 2.03 | | E | 0.300 | 0.325 | 7.62 | 8.25 | | E1 | 0.244 | 0.260 | 6.20 | 6.60 | | е | 0.100 | BSC | 2.54 | BSC | | L | 0.115 | 0.135 | 2.92 | 3.43 | | M | | 10° | | 10° | #### **GENERIC** MARKING DIAGRAM\* XXXX = Specific Device Code = Assembly Location WL = Wafer Lot YY = Year WW = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. | DOCUMENT NUMBER: | 98AON06190G | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | PDIP8 LESS PIN 3 | | PAGE 1 OF 1 | ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "sa-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales