| DUAL J-K NEG | WITH                                 | 74ACT1<br>RIGGERED FLIP-F<br>CLEAR AND PRE<br>9, JUNE 1989 – REVISED APR                                                                                                                                                                                                                                                                                                                                                     |
|--------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              | -                                    |                                                                                                                                                                                                                                                                                                                                                                                                                              |
| ation        |                                      |                                                                                                                                                                                                                                                                                                                                                                                                                              |
|              | 1PRE 🛛 1                             | 16 ] 1J                                                                                                                                                                                                                                                                                                                                                                                                                      |
| S            | 1 <u>Q</u> [] 2                      | 15 1K                                                                                                                                                                                                                                                                                                                                                                                                                        |
|              | 1                                    | 14 1 <u>CLK</u>                                                                                                                                                                                                                                                                                                                                                                                                              |
|              | _ 4                                  | 13 ] 1 <u>CLR</u>                                                                                                                                                                                                                                                                                                                                                                                                            |
| e            | 2                                    | 12 V <sub>CC</sub>                                                                                                                                                                                                                                                                                                                                                                                                           |
| anted        |                                      | 11 2CLR                                                                                                                                                                                                                                                                                                                                                                                                                      |
|              |                                      | 10 2CLK                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 125°C        | 2J [] 8                              | 9] 2K                                                                                                                                                                                                                                                                                                                                                                                                                        |
| d            |                                      |                                                                                                                                                                                                                                                                                                                                                                                                                              |
|              | ation<br>Sons<br>e<br>anted<br>125°C | $\begin{array}{c} SCAS064A - D3333 \\ \hline D \text{ OR N I} \\ (TOP) \\ \hline \\ ation \\ 1 \overline{PRE} \begin{bmatrix} 1 \\ 2 \\ 1 \overline{Q} \end{bmatrix} \\ 1 \overline{Q} \begin{bmatrix} 3 \\ 3 \\ 1 \overline{Q} \end{bmatrix} \\ \hline \\ anted \\ 2 \overline{Q} \begin{bmatrix} 6 \\ 7 \\ 8 \end{bmatrix} \\ \hline \\ 125^{\circ}C \\ 2 J \begin{bmatrix} 8 \\ 8 \end{bmatrix} \\ \hline \\ \end{array}$ |

#### description

**Plastic 300-mil DIPs** 

This device contains two independent J-K negative-edge-triggered flip-flops. A low level at the PRE or CLR input sets or resets the outputs regardless of the levels of the other inputs. When PRE and CLR are inactive (high), data at the J and K inputs meeting the setup time requirements are transferred to the outputs on the negative-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the fall time of the clock pulse. Following the hold-time interval, data at the J and K inputs may be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by tying J and K high.

The 74ACT11112 is characterized for operation from –  $40^{\circ}$ C to  $85^{\circ}$ C.

| FUNCTION TABLE |         |              |   |   |                |                  |  |  |
|----------------|---------|--------------|---|---|----------------|------------------|--|--|
|                | OUTPUTS |              |   |   |                |                  |  |  |
| PRE            | CLR     | CLK          | J | κ | Q              | Q                |  |  |
| L              | Н       | Х            | Х | Х | Н              | L                |  |  |
| н              | L       | Х            | Х | Х | L              | Н                |  |  |
| L              | L       | Х            | Х | Х | н†             | H‡               |  |  |
| н              | Н       | $\downarrow$ | L | L | Q <sub>0</sub> | $\overline{Q}_0$ |  |  |
| н              | Н       | $\downarrow$ | Н | L | н              | L                |  |  |
| н              | Н       | $\downarrow$ | L | Н | L              | Н                |  |  |
| н              | Н       | $\downarrow$ | Н | Н | TOG            | IGLE             |  |  |
| н              | Н       | Н            | Х | Х | Q <sub>0</sub> | $\overline{Q}_0$ |  |  |

FUNCTION TABLE

<sup>†</sup> This configuration is nonstable; that is, it will not persist when either PRE or CLR returns to the inactive (high) level.

EPIC is a trademark of Texas Instruments Incorporated.



RIL 1993

# 74ACT11112 DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOP WITH CLEAR AND PRESET

SCAS064A - D3339, JUNE 1989 - REVISED APRIL 1993

### logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordnace with ANSI/IEEE Std 91-1984 and IEC Publication 617-42.

### logic diagram, each flip-flop (positive logic)



#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>‡</sup>

| Supply voltage range, V <sub>CC</sub>                                                           | –0.5 V to 7 V                              |
|-------------------------------------------------------------------------------------------------|--------------------------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)                                                |                                            |
| Output voltage range, V <sub>O</sub> (see Note 1)                                               | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0 or V <sub>I</sub> > V <sub>CC</sub> )  | ±20 mA                                     |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) | ±50 mA                                     |
| Continuous output current, $I_O(V_O = 0 \text{ to } V_{CC})$                                    | ±50 mA                                     |
| Continuous current through V <sub>CC</sub> or GND                                               | ±100 mA                                    |
| Storage temperature range                                                                       | – 65°C to 150°C                            |

<sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

NOTE 1: The input and output voltage ratings may be exceeded if the input and output current ratings are observed.



## 74ACT11112 DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOP WITH CLEAR AND PRESET

SCAS064A - D3339, JUNE 1989 - REVISED APRIL 1993

### recommended operating conditions

|                     |                                    | MIN  | MAX | UNIT |
|---------------------|------------------------------------|------|-----|------|
| VCC                 | Supply voltage                     | 4.5  | 5.5 | V    |
| VIH                 | High-level input voltage           | 2    |     | V    |
| VIL                 | Low-level input voltage            |      | 0.8 | V    |
| VI                  | Input voltage                      | 0    | VCC | V    |
| VO                  | Output voltage                     | 0    | VCC | V    |
| IOH                 | High-level output current          |      | -24 | mA   |
| I <sub>OL</sub>     | Low-level output current           |      | 24  | mA   |
| $\Delta t/\Delta v$ | Input transition rise or fall rate | 0    | 10  | ns/V |
| TA                  | Operating free-air temperature     | - 40 | 85  | °C   |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                  | TEST CONDITIONS                                   | Vaa   | Т    | ן = 25°C | ;     | MIN  | МАХ  | UNIT |
|----------------------------|---------------------------------------------------|-------|------|----------|-------|------|------|------|
| FARAMETER                  | TEST CONDITIONS                                   | Vcc   | MIN  | TYP      | MAX   | WIIN |      | UNIT |
|                            | I <sub>OH</sub> = - 50 μA                         | 4.5 V | 4.4  |          |       | 4.4  |      |      |
|                            | $10H = -30 \mu A$                                 | 5.5 V | 5.4  |          |       | 5.4  |      |      |
| VOH                        |                                                   | 4.5 V | 3.94 |          |       | 3.8  |      | V    |
|                            | I <sub>OH</sub> = – 24 mA                         |       | 4.94 |          |       | 4.8  |      |      |
|                            | $I_{OH} = -75 \text{ mA}^{\dagger}$               | 5.5 V |      |          |       | 3.85 |      |      |
|                            | I <sub>OL</sub> = 50 μA                           | 4.5 V |      |          | 0.1   |      | 0.1  |      |
|                            | IOL = 30 μA                                       | 5.5 V |      |          | 0.1   |      | 0.1  |      |
| VOL                        | 1a. 24 mA                                         | 4.5 V |      |          | 0.36  |      | 0.44 | V    |
|                            | I <sub>OL</sub> = 24 mA                           | 5.5 V |      |          | 0.36  |      | 0.44 |      |
|                            | I <sub>OL</sub> = 75 mA <sup>†</sup>              | 5.5 V |      |          |       |      | 1.65 |      |
| Ц                          | V <sub>I</sub> = V <sub>CC</sub> or GND           | 5.5 V |      |          | ± 0.1 |      | ±1   | μA   |
| Icc                        | $V_{I} = V_{CC} \text{ or GND}, \qquad I_{O} = 0$ | 5.5 V |      |          | 4     |      | 40   | μA   |
| $\Delta I_{CC}^{\ddagger}$ | $V_I = V_{CC}$ or GND                             | 5.5 V |      |          | 0.9   |      | 1    | mA   |
| Ci                         | $V_I = V_{CC}$ or GND                             | 5 V   |      | 3.5      |       |      |      | pF   |

<sup>†</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed 10 ms.

<sup>‡</sup> This parameter is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 V or V<sub>CC</sub>.

# timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1)

|                 |                                       |                     | T <sub>A</sub> = 2 | 25°C | MIN | MAX   | UNIT |
|-----------------|---------------------------------------|---------------------|--------------------|------|-----|-------|------|
|                 |                                       |                     |                    |      |     | IVIAA | UNIT |
| fclock          | Clock frequency                       |                     |                    | 125  |     | 125   | MHz  |
|                 | Dulas duration                        | PRE or CLR low      | 4                  |      | 4   |       |      |
| ١w              | t <sub>W</sub> Pulse duration         | CLK high or low     | 4                  |      | 4   |       | ns   |
|                 | Setur time before CLK                 | Data high or low    | 3.5                |      | 4.5 |       |      |
| t <sub>su</sub> | Setup time before $CLK\!\!\downarrow$ | PRE or CLR inactive | 2                  |      | 2   |       | ns   |
| t <sub>h</sub>  | Hold time after CLK $\downarrow$      |                     | 1.5                |      | 1.5 |       | ns   |



# 74ACT11112 DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOP WITH CLEAR AND PRESET

SCAS064A - D3339, JUNE 1989 - REVISED APRIL 1993

# switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM       | то       | Т   | T <sub>A</sub> = 25°C |     | MIN   | MIN MAX |      |
|------------------|------------|----------|-----|-----------------------|-----|-------|---------|------|
| FARAMETER        | (INPUT)    | (OUTPUT) | MIN | TYP                   | MAX | WIIIN | IVIAA   | UNIT |
| f <sub>max</sub> |            |          | 125 |                       |     | 125   |         | MHz  |
| <sup>t</sup> PLH | PRE or CLR | 0 or 0   | 1.5 | 3.6                   | 6.3 | 1.5   | 6.8     | ns   |
| <sup>t</sup> PHL | PRE 01 CLR | Q or Q   | 1.5 | 4.6                   | 7.4 | 1.5   | 8       | 115  |
| <sup>t</sup> PLH | CLK        | 0 m 0    | 1.5 | 4.2                   | 7   | 1.5   | 7.7     | ns   |
| <sup>t</sup> PHL | CER        | Q or Q   | 1.5 | 4.7                   | 7.4 | 1.5   | 8.4     | 115  |

## operating characteristics, $V_{CC} = 5 V$ , $T_A = 25^{\circ}C$

| PARAMETER                                                   | TEST CONDITIONS                                 | TYP | UNIT |
|-------------------------------------------------------------|-------------------------------------------------|-----|------|
| C <sub>pd</sub> Power dissipation capacitance per flip-flop | $C_L = 50 \text{ pF}, \qquad f = 1 \text{ MHz}$ | 39  | pF   |

PARAMETER MEASUREMENT INFORMATION



NOTES: A.  $C_L$  includes probe and jig capacitance.

B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>r</sub> = 3 ns, t<sub>f</sub> = 3 ns. C. The outputs are measured one at a time with one input transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms



## PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|---------------------|-------------------------|------------------|------------------------------|
| 74ACT11112D      | OBSOLETE              | SOIC            | D                  | 16                  | TBD                     | Call TI          | Call TI                      |
| 74ACT11112DR     | OBSOLETE              | SOIC            | D                  | 16                  | TBD                     | Call TI          | Call TI                      |
| 74ACT11112N      | OBSOLETE              | PDIP            | Ν                  | 16                  | TBD                     | Call TI          | Call TI                      |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications                     |                                   |
|-----------------------------|------------------------|----------------------------------|-----------------------------------|
| Audio                       | www.ti.com/audio       | Communications and Telecom       | www.ti.com/communications         |
| Amplifiers                  | amplifier.ti.com       | Computers and Peripherals        | www.ti.com/computers              |
| Data Converters             | dataconverter.ti.com   | Consumer Electronics             | www.ti.com/consumer-apps          |
| DLP® Products               | www.dlp.com            | Energy and Lighting              | www.ti.com/energy                 |
| DSP                         | dsp.ti.com             | Industrial                       | www.ti.com/industrial             |
| Clocks and Timers           | www.ti.com/clocks      | Medical                          | www.ti.com/medical                |
| Interface                   | interface.ti.com       | Security                         | www.ti.com/security               |
| Logic                       | logic.ti.com           | Space, Avionics and Defense      | www.ti.com/space-avionics-defense |
| Power Mgmt                  | power.ti.com           | Transportation and<br>Automotive | www.ti.com/automotive             |
| Microcontrollers            | microcontroller.ti.com | Video and Imaging                | www.ti.com/video                  |
| RFID                        | www.ti-rfid.com        | Wireless                         | www.ti.com/wireless-apps          |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        |                                  |                                   |

**TI E2E Community Home Page** 

e2e.ti.com

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2011, Texas Instruments Incorporated