May 2011

## FAN7346 4-Channel LED Current Balance Controller

## Features

- Linear Balance Control for 4-Channel LED Arrays
- Wide LED String Voltage Range: < 100V</p>
- Wide V<sub>CC</sub> Voltage: 10.5V to 35V
- External Linear Regulation Switch: MOSFET or BJT
- Internal Voltage Regulator for Feedback
- Monitoring Drain-Source Voltage of External Switch
- Precision Current Accuracy Trimmed to 1.5%
- Supports External PWM Dimming Positive
- Supports Wide Dimming Ratio: 0.5%~100%
- Adaptive Linear Regulation Method
- Generate Integrated Feedback Signal for Primary Controller (Current Feedback + PWM Dimming)
- High Efficiency by Primary Side Direct Feedback
- Thermal Shutdown (Auto-Recovery)
- Over-Voltage Regulation
- Channel Individual Open-LED Protection
- Channel Individual Short-LED Protection
- Channel Individual Over-Current Protection
- Error Flag Output
- 28-Pin SOIC

## Applications

- LED BLU for LCD TV
- LED BLU for LCD Monitor
- LED Lighting

## **Ordering Information**

# Part Number Operating Temperature Package Packing Method FAN7346M -40 to +125°C 28-Lead, Small-Outline Integrated Circuit (SOIC) Rail FAN7346MX -40 to +125°C Tape & Reel

Description

The FAN7346 is an LED current-balance controller that controls 4-LED arrays to maintain equal LED current.

The FAN7346 has a high withstanding voltage, so is suitable for edge-type LED BLU and LED Lighting. To minimize components between primary to secondary, the FAN7346 generates a new integrated feedback signal.

The FAN7346 provides various protections, such as over-voltage regulation, open-LED protection, thermal protection, and drain-source voltage protection of regulating switch (the FAN7346 monitors all LED arrays drain-source voltage for protection). To increase system reliability, FAN7346 applies individual string protection. Because FAN7346 integrates so many functions it reduces overall BOM costs.

LED brightness can be linearly varied up to LED current by applying an external Pulse Width Modulated (PWM) signal to the PWM pin.

The FAN7346 is available in a 28-SOIC package.



|          | figuratior |                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|----------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|          | ·          | GND         CH1         OUT1         FB1         CH2         OUT2         FB2         CH3         OUT3         FB3         CH4         OUT4         VDD         FB4           28         27         26         25         24         23         22         21         20         19         18         17         16         15 |  |  |  |
|          |            |                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|          |            | <b>FAN7346</b>                                                                                                                                                                                                                                                                                                                  |  |  |  |
|          | ļ          |                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|          |            |                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|          |            | 1     2     3     4     5     6     7     8     9     10     11     12     13     14                                                                                                                                                                                                                                            |  |  |  |
|          |            | OVR FB CMP VMIN FO PWM4 PWM3 PWM2 PWM1 ENA ADIM SLPR REF VCC                                                                                                                                                                                                                                                                    |  |  |  |
|          |            | Figure 2. Package Diagram                                                                                                                                                                                                                                                                                                       |  |  |  |
| n Defi   | nitions    |                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|          |            |                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| Pin #    | Name       | Description                                                                                                                                                                                                                                                                                                                     |  |  |  |
| 1        | OVR        | This pin is input for over-voltage regulation.                                                                                                                                                                                                                                                                                  |  |  |  |
| 2        | FB         | This pin is for feedback of minimum drain voltage of external current regulation switch. This pin is externally connected to the cathode of the feedback photo-coupler.                                                                                                                                                         |  |  |  |
| 3        | CMP        | This pin is for compensation of the minimum channel voltage feedback.                                                                                                                                                                                                                                                           |  |  |  |
| 4        | VMIN       | Synchronous signal of channel drain-voltage. If multiple controllers are operated, this pin nust be tied together. In single operation, this pin must be open.                                                                                                                                                                  |  |  |  |
| 5        | FO         | This pin is fault output. In case of OLP, SLP, and OCP; this pin is connected to ground.                                                                                                                                                                                                                                        |  |  |  |
| 6        | PWM4       | PWM dimming signal input pin of channel 4.                                                                                                                                                                                                                                                                                      |  |  |  |
| 7        | PWM3       | PWM dimming signal input pin of channel 3.                                                                                                                                                                                                                                                                                      |  |  |  |
| 8        | PWM2       | PWM dimming signal input pin of channel 2.                                                                                                                                                                                                                                                                                      |  |  |  |
| 9        | PWM1       | PWM dimming signal input pin of channel 1.                                                                                                                                                                                                                                                                                      |  |  |  |
| 10       | ENA        | Enable input.                                                                                                                                                                                                                                                                                                                   |  |  |  |
| 11       | ADIM       | This pin is for the reference voltage of the LED current feedback voltage.                                                                                                                                                                                                                                                      |  |  |  |
| 12       | SLPR       | This pin is for setting the reference of channel over-voltage protection (short-LED protection).                                                                                                                                                                                                                                |  |  |  |
| 13       | REF        | This pin is the reference output. Voltage is 5V; current capability is 3mA.                                                                                                                                                                                                                                                     |  |  |  |
| 14       | VCC        | This pin is the supply voltage of the controller.                                                                                                                                                                                                                                                                               |  |  |  |
| 15       | FB4        | This pin is for current sensing feedback of channel 4.                                                                                                                                                                                                                                                                          |  |  |  |
| 16       | VDD        | Internal gate driver power supply voltage. A large capacitor $(1\mu F \sim 2\mu F)$ must be connected from this pin to ground.                                                                                                                                                                                                  |  |  |  |
| 17       | OUT4       | This pin is for gate signal to the external balance FET of channel 4.                                                                                                                                                                                                                                                           |  |  |  |
| 18       | CH4        | This pin is for drain voltage of the external balance FET of channel 4.                                                                                                                                                                                                                                                         |  |  |  |
| 19       | FB3        | This pin is for current sensing feedback of channel 3.                                                                                                                                                                                                                                                                          |  |  |  |
| 20       | OUT3       | This pin is for gate signal to the external balance FET of channel 3.                                                                                                                                                                                                                                                           |  |  |  |
| 21       | CH3        | This pin is for drain voltage of the external balance FET of channel 3.                                                                                                                                                                                                                                                         |  |  |  |
| 22       | FB2        | This pin is for current sensing feedback of channel 2.                                                                                                                                                                                                                                                                          |  |  |  |
| 23       | OUT2       | This pin is for gate signal to the external balance FET of channel 2.                                                                                                                                                                                                                                                           |  |  |  |
| 24       | CH2        | This pin is for drain voltage of the external balance FET of channel 2.                                                                                                                                                                                                                                                         |  |  |  |
| 25       | FB1        | This pin is for current sensing feedback of channel 1.                                                                                                                                                                                                                                                                          |  |  |  |
| 00       | OUT1       | This pin is for gate signal to the external balance FET of channel 1.                                                                                                                                                                                                                                                           |  |  |  |
| 26<br>27 | CH1        | This pin is for drain voltage of the external balance FET of channel 1.                                                                                                                                                                                                                                                         |  |  |  |

## **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol           | Parameter                                        | Min. | Max. | Unit |
|------------------|--------------------------------------------------|------|------|------|
| V <sub>IN</sub>  | IC Supply Voltage                                | 10.5 | 35.0 | V    |
| TA               | Operating Temperature Range                      | -40  | +125 | °C   |
| $T_{J}$          | Operating Junction Temperature                   |      | +150 | °C   |
| T <sub>STG</sub> | Storage Temperature Range                        | -65  | +150 | °C   |
| θ <sub>JA</sub>  | Thermal Resistance Junction-Air <sup>(1,2)</sup> |      | 70   | °C/W |
| PD               | Power Dissipation                                |      | 1.4  | W    |

Notes:

1. Thermal resistance test board. Size: 76.2mm x 114.3mm x 1.6mm (1S0P); JEDEC standard: JESD51-2, JESD51-3.

2. Assume no ambient airflow.

## Pin Breakdown Voltage

| Pin # | Name | Value | Unit | Pin # | Name | Value | Unit |
|-------|------|-------|------|-------|------|-------|------|
| 1     | OVR  | 6     |      | 15    | FB4  | 6     |      |
| 2     | FB   | 6     |      | 16    | VDD  | 17    |      |
| 3     | CMP  | 6     |      | 17    | OUT4 | 17    |      |
| 4     | VMIN | 6     |      | 18    | CH4  | 100   |      |
| 5     | FO   | 6     |      | 19    | FB3  | 6     |      |
| 6     | PWM4 | 6     |      | 20    | OUT3 | 17    |      |
| 7     | PWM3 | 6     |      | 21    | CH3  | 100   |      |
| 8     | PWM2 | 6     | V    | 22    | FB2  | 6     | V    |
| 9     | PWM1 | 6     |      | 23    | OUT2 | 17    |      |
| 10    | ENA  | 6     |      | 24    | CH2  | 100   |      |
| 11    | ADIM | 6     |      | 25    | FB1  | 6     |      |
| 12    | SLPR | 6     |      | 26    | OUT1 | 17    |      |
| 13    | REF  | 6     |      | 27    | CH1  | 100   |      |
| 14    | VCC  | 35    |      | 28    | GND  |       |      |

## **Electrical Characteristics**

For typical values;  $T_A = 25^{\circ}C$ ,  $V_{IN} = 12V$ , and  $-25^{\circ}C \le T_A \le 85^{\circ}C$ , unless otherwise specified. Specifications to  $-40^{\circ}C \sim 125^{\circ}C$  are guaranteed by design based on final characterization results.

| Symbol              | Parameter                           | Condition                           | Min. | Тур.                           | Max. | Unit |
|---------------------|-------------------------------------|-------------------------------------|------|--------------------------------|------|------|
| Under-Volta         | ge Lockout Section (UVLO)           |                                     |      |                                |      |      |
| V <sub>th</sub>     | Start Threshold Voltage             |                                     | 8.5  | 9.5                            | 10.5 | V    |
| V <sub>thhys</sub>  | Start Threshold Voltage Hysteresis  |                                     | 0.5  | 1.0                            | 1.5  | V    |
| I <sub>st</sub>     | Startup Current                     | V <sub>IN</sub> =8V                 |      | 100                            | 300  | μA   |
| I <sub>op</sub>     | Operating Supply Current            | V <sub>IN</sub> =12V, Not Switching |      | 1                              | 3    | mA   |
| ON/OFF Sec          | tion                                |                                     |      |                                |      |      |
| Von                 | On-State Input Voltage              |                                     | 1.4  |                                | 5.0  | V    |
| V <sub>off</sub>    | Off-Stage Input Voltage             |                                     |      |                                | 0.7  | V    |
| R <sub>ENA</sub>    | Pull-Down Resistor                  |                                     | 130  | 200                            | 270  | kΩ   |
| Reference S         | ection (Recommend 1µF X7R Capacitor | )                                   |      |                                |      |      |
| V <sub>REF</sub>    | 5V Regulation Voltage               | I <sub>REF</sub> =0mA               | 4.9  | 5.0                            | 5.1  | V    |
| V <sub>R-LINE</sub> | 5V Line Regulation                  | $10 \leq V_{IN} \leq 35 V$          |      |                                | 50   | mV   |
| V <sub>R-LOAD</sub> | 5V Load Regulation                  | $0 \leq I_{REF} \leq 3mA$           |      |                                | 50   | mV   |
| V <sub>DD</sub>     | 8.5V Regulation Voltage             | V <sub>IN</sub> =12V                | 8.0  | 8.5                            | 9.0  | V    |
| LED Current         | Section                             |                                     |      |                                |      |      |
| V <sub>FBX</sub>    | CH LED Current Reference Voltage    | V <sub>ADIM</sub> =2V               | 194  | 200                            | 206  | mV   |
| V <sub>LREF</sub>   | LED Current Reference Voltage       | $0.5V \leq V_{ADIM} \leq 4V$        |      | <b>V<sub>АДІМ</sub></b><br>/10 |      | v    |
| VADIM-CLAMPH        | ADIM Voltage HIGH Clamping Voltage  | V <sub>IN</sub> =12V                | 3.84 | 4.00                           | 4.16 |      |
| VADIM-CLAMPL        | ADIM Voltage LOW Clamping Voltage   | V <sub>IN</sub> =12V                | 0.45 | 0.50                           | 0.55 | V    |
| B <sub>CH</sub>     | Current Balance Between Channels    | V <sub>ADIM</sub> =2V               | -1.5 |                                | 1.5  | %    |
| Headroom V          | oltage Feedback Section             |                                     |      |                                |      |      |
| V <sub>FBR</sub>    | Feedback Reference Voltage          |                                     | 0.95 | 1.00                           | 1.05 | V    |
| I <sub>leak</sub>   | Oberen el Lesland Ourrent           | PWM ON, V <sub>CH</sub> =1V         | 0    |                                | 100  | μA   |
|                     | Channel Leakage Current             | PWM OFF, V <sub>CH</sub> =30V       | 0    |                                | 2    | μA   |
| A <sub>V</sub>      | Open-Loop Gain <sup>(3)</sup>       | V <sub>VMIN</sub> =1V               |      | 65                             |      | dB   |
| G <sub>m</sub>      | Error Amplifier Transconductance    | V <sub>VMIN</sub> =1.5V             | 140  | 180                            | 220  | µmho |
| I <sub>sin</sub>    | Output Sink Current                 | V <sub>VMIN</sub> =0V               | 70   | 120                            | 170  | μA   |
| l <sub>sur</sub>    | Output Source Current               | V <sub>VMIN</sub> =2V               | 70   | 120                            | 170  | μA   |

Continued on the following page...

FAN7346 — 4-Channel LED Current Balance Controller

## Electrical Characteristics (Continued)

For typical values;  $T_A = 25^{\circ}C$ ,  $V_{IN} = 12V$ , and  $-25^{\circ}C \le T_A \le 85^{\circ}C$ , unless otherwise specified. Specifications to  $-40^{\circ}C \sim 125^{\circ}C$  are guaranteed by design based on final characterization results.

| Symbol                 | Parameter                                                | Condition                                                | Min. | Тур. | Max. | Unit |
|------------------------|----------------------------------------------------------|----------------------------------------------------------|------|------|------|------|
| PWM Dimm               | ing Section                                              |                                                          |      | 1    |      |      |
| V <sub>bdim(ON)</sub>  | PWM Dimming On Voltage                                   |                                                          | 2    |      | 5    | V    |
| V <sub>bdim(Off)</sub> | PWM Dimming Off Voltage                                  |                                                          | 0    |      | 0.8  | V    |
| f <sub>bdim</sub>      | PWM Dim Input Frequency Range <sup>(3)</sup>             | On Duty Ratio=1%                                         | 100  |      | 500  | Hz   |
| $\mathbf{t}_{bdimR}$   | PWM Dim On Rising Time <sup>(3)</sup>                    | Ext. Switch Qg=4.3nC                                     |      | 400  |      | ns   |
| $\mathbf{t}_{bdimF}$   | PWM Dim Off Falling Time <sup>(3)</sup>                  | Ext. Switch Qg=4.3nC                                     |      | 150  |      | ns   |
| Soft-Start S           | ection                                                   |                                                          |      |      |      |      |
| tss                    | Soft-Start Time <sup>(3)</sup>                           | V <sub>OVR</sub> =1V, I <sub>LED</sub> : 0 to<br>Maximum |      | 10   |      | ms   |
| Protection S           | Section                                                  |                                                          |      |      |      |      |
| V <sub>TH,OVR</sub>    | OVR Threshold Voltage                                    |                                                          | 1.35 | 1.42 | 1.49 | V    |
| V <sub>TH,OCP</sub>    | OCP Threshold Voltage                                    |                                                          | 0.95 | 1.00 | 1.05 | V    |
| T <sub>OCP</sub>       | OCP Shutdown Time <sup>(3)</sup>                         |                                                          |      | 10   |      | μs   |
| V <sub>TH,SLP</sub>    | SLP Threshold Voltage                                    | V <sub>SLPR</sub> =1V                                    | 9.5  | 10.0 | 10.5 | V    |
| T <sub>D,SLP</sub>     | SLP Delay <sup>(3)</sup>                                 |                                                          |      | 20   |      | μs   |
| T <sub>D,OLP</sub>     | OLP Delay <sup>(3)</sup>                                 |                                                          |      | 20   |      | μs   |
| V <sub>TH,OLP</sub>    | OLP Threshold Voltage                                    |                                                          | 0.27 | 0.30 | 0.33 | V    |
| T <sub>TRIP</sub>      | Internal Thermal Protection<br>Threshold <sup>(3)</sup>  |                                                          |      | 150  |      | °C   |
| T <sub>TYH</sub>       | Internal Thermal Protection<br>Hysteresis <sup>(3)</sup> |                                                          |      | 25   |      | °C   |
| Output Sect            | tion                                                     |                                                          |      |      |      |      |
| V <sub>GH</sub>        | NMOS Gate High Voltage                                   | V <sub>IN</sub> =12V                                     | 8.0  | 8.5  | 9.0  | V    |
| V <sub>GL</sub>        | NMOS Gate Low Voltage                                    | V <sub>IN</sub> =12V                                     |      | 0    |      | V    |
| V <sub>G,UVLO</sub>    | NMOS Gate Voltage with UVLO<br>Activated                 | V <sub>IN</sub> =7V                                      |      |      | 0.3  | V    |
| I <sub>G,SOURCE</sub>  | NMOS Gate Drive Source Current                           | V <sub>IN</sub> =12V                                     | 50   | 150  | 250  | mA   |
| I <sub>G,SINK</sub>    | NMOS Gate Drive Sink Current                             | V <sub>IN</sub> =12V                                     | 300  | 500  | 700  | mA   |

Note:

3. These Parameters, although guaranteed, are not 100% tested in production.







Figure 5. Startup Current vs. Temperature







Figure 4. Start Threshold Voltage Hysteresis vs. Temperature



Figure 6. Operating Current vs. Temperature











Figure 11. Offset of CH LED Current Reference Voltage vs. Temperature







Figure 10. 8.5V Regulation Voltage vs. Temperature



Figure 12. ADIM HIGH Clamping Voltage vs. Temperature







1.38

1.36 1.34

-50

-25

0

25

50

Temperature, [°C]

75

100

125

1.1

0.9

0.7

-50

-25

0

25

Figure 19. PWM Dimming On Threshold Voltage

50

Temperature, [°C]

vs. Temperature

75

100

125

9

FAN7346 — 4-Channel LED Current Balance Controller

## Typical Performance Characteristics (Continued)







Figure 23. OLP Threshold Voltage vs. Temperature





Figure 22. SLP Threshold Voltage vs. Temperature



Figure 24. NMOS Gate High Voltage vs. Temperature





## **Functional Description**

The FAN7346 is a high-efficiency 4-channel LED driver. It can drive a 4-channel LED string with four external balance switches. It provides an integrated feedback for a DC-DC controller on the secondary side or on the flyback / LLC controller of the primary side.

Due to the high withstanding voltage of the sensing pin for drain voltage of external switch, the FAN7346 can be used in high-voltage LED string operation without any clamping circuit. Both MOSFET and transistor can be used as external balance switch, so the FAN7346 can drive a high-current LED string.

For four-string operation, the FAN7346 supports four individual PWM signal input pins. The FAN7346 can be operated by parallel connection mode.

For a primary-side direct-power control system, the FAN7346 supports an advanced power sequence and soft-start timing. LED driving voltage can be set before LED ignition for a reliable LED backlight ignition.

The FAN7346 supports various and programmable protections; Short-LED Protection (SLP), Open-LED Protection (OLP), Over-Current Protection (OCP), and Over-Voltage Regulation (OVR). Except OCP, all protection are auto-recovery / auto-restart. Except OVR, all protections are channel-individual protection. In case of SLP, OLP and OCP; even if some strings are in protection condition, other strings continues to operating for higher system reliability.

Figure 27 shows the work-flow of startup sequence.

#### 1. Startup

When  $V_{CC}$  voltage is higher than UVLO threshold voltage, internal 5V regulation output is operated. At the same time, feedback starts to control OVR voltage as 1V. If OVR voltage is lower than 1V, feedback is pulled up. If OVR voltage is higher than 1V, feedback is pulled down.

After enable is applied, the FAN7346 begins soft-start procedure. The FAN7346 checks if OVR voltage is higher than 0.9V. If OVR voltage is lower than 0.9V, soft-start function is not started. If OVR voltage is higher than 0.9V, the FAN7346 starts LED current balance and soft-start. The LED current of each string is increased gradually for 10ms, which is fixed soft-start timing. During soft-start timing, SLP and OLP are disabled.



Figure 27. Startup Sequence

#### 2. Feedback

After soft-start, the FAN7346 starts feedback drain-voltage of external balance switch.

Drain voltage of each channel is sensed on the CHx pin. CHx means any of the CH1 / CH2 / CH3 / CH4 pins. Minimum drain voltage is selected between four CHx voltages. The FAN7346 feeds back drain voltage to control minimum drain voltage at 1V.

If minimum drain voltage is higher than 1V, FB is pulled LOW. If minimum drain voltage is lower than 1V, FB is pulled HIGH.

Feedback response can be controlled by adding a resistor and capacitor to the CMP pin.

#### 3. Analog Dimming

In the FAN7346, LED current can be modified by changing ADIM voltage.

LED current is controlled by the FBx pin voltage. FBx means any of the FB1 / FB2 / FB3 / FB4 pins. External current balance switch is operating in the saturation region to control LED current. Sensed voltage on the FBx pin is compared with internal reference voltage and the controller supplies a gate / base signal for the external current balance switch.

Internal reference voltage is decided by ADIM voltage. The formula for LED current calculation is:

$$I_{\text{LED}} = \frac{V_{\text{ADIM}}}{10 \times R_{\text{SENSE}}} \tag{1}$$

ADIM voltage is clamped internally from 0.5V to 4V. If ADIM voltage is lower than 0.5V, it is clamped as 0.5V. If ADIM voltage is higher than 4V, it is clamped as 4V.

#### 4. PWM Dimming

The FAN7346 has four PWM dimming signal pins. Each PWM dimming pin controls an LED string.

If PWM dimming voltage is higher than 2V, an external balance switch is turned on and conducts constant current operation. If PWM dimming voltage is lower than 0.8V, an external balance switch is turned off and blocks LED current.

During PWM dimming off, open-LED protection and short-LED protection is disabled.

CHx drain voltage is sampled during PWM dimming on and held during PWM dimming off to maintain drain voltage regardless of dimming on/off signal.

#### 5. Short-LED Protection (SLP)

To sense a short-LED condition, the FAN7346 uses the drain voltage of external balance switch. If some LEDs are shorted, its LED forward voltage is lower than other LED strings, so the drain voltage of the external balance switch is higher than other drain voltage.

SLP threshold voltage can be programmed by SLPR (Short-LED Protection Reference) voltage. Internal SLP threshold voltage is calculated as:

$$V_{SLP TH} = 10 * V_{SLPR}$$
(2)

Minimum SLP threshold voltage is 0V and maximum SLP threshold voltage is 45V.

SLP is a channel-individual protection. If any string is in SLP condition, the SLP strings is turned off and other string operate normally.

If the sensed-drain voltage (CHx voltage) is higher than the programmed threshold voltage for 20µs, CHx goes into short-LED protection, which forces the corresponding channel to turn off. To increase reliability, the SLP channel is restarted in the next PWM dimming signal rising timing. After restarting, the FAN7346 checks the drain voltage. If the drain voltage is higher than the SLP threshold voltage for 20µs, the switch is turned off. If drain voltage is lower, the channel is restored to normal operation. Shorted LED channel operation is minimum duty PWM dimming with a 20µs dimming on period. During 100% full duty PWM dimming, auto restart is not activated.

Figure 28 shows the SLP operation. As soon as SLPR\*10 (blue line) is lower than CHx voltage, CHx is forced into minimum duty dimming operation.



Figure 28. Short-LED Protection Operation

#### 6. Open LED Protection (OLP)

To sensing open-LED condition, the FAN7346 use the drain voltage of an external balance switch. If an LED string is open, the drain voltage of external balance switch is grounded, and the FAN7346 can detect open-LED condition. OLP threshold voltage is 0.3V.

If CHx voltage is lower than 0.3V for 20µs, its drainvoltage feedback is pulled up to 5V. This means the open LED string is eliminated from minimum drain voltage feedback loop. Without OLP, if minimum drain voltage is 0V, drain voltage feedback forces the FB signal to increase output power. This can cause SLP or thermal stress in other channels.

OLP is an auto-recovery protection. As soon as drain voltage is higher than 0.3V, OLP is finished and the drain voltage feedback system is restored.

Figure 29 shows the OLP operation. Before open CH2, CH2 is the headroom channel. (CH2 drain voltage is minimum voltage – 1V.) As soon as open CH2, its drain voltage is 0V, OLP is activated, and CH2 is removed from headroom feedback control loop. CH1 is selected as minimum drain voltage channel, so its drain voltage is controlled as 1V. Reconnecting CH2 string, restores normal operation.



Figure 29. Open-LED Protection Operation

#### 7. Over-Voltage Regulation (OVR)

To prevent LED driving voltage from exceeding the withstanding voltage of system components, the FAN7346 controls LED driving voltage with OVR pin voltage. The FAN7346 senses output LED driving voltage through the OVR pin voltage. Resistor divided output voltage is applied to the OVR pin voltage.

In FAN7346, OVR voltage uses two kinds of feedback and control: and regulating output voltage during enable off and clamping output voltage during enable on.

When ENA pin is LOW, the FAN7346 controls FB voltage to maintain OVR voltage as 1.0V. Through this output voltage control during ENA off, the FAN7346 reaches adequate LED driving voltage before turning ENA on.

After ENA pin is HIGH, OVR pin voltage is used for overvoltage regulation. If OVR pin voltage is lower than 1.42V, the FB pin voltage follows headroom control to maintain minimum voltage of drain voltages as 1V. If OVR pin voltage is higher than 1.42V, the FAN7346 controls FB (FB is pulled LOW). Through feedback regulation, OVR pin voltage cannot exceed 1.42V.

#### 8. Over-Current Protection (OCP)

Through over-current protection, the FAN7346 can protect external balance switches from shorted over-

current damage. To sense over-current condition, the FAN7346 monitors FBx (FB1~FB4) pin voltage.

If FBx voltage is higher than 1V for  $20\mu s$ , CHx is considered an over-current condition. After sensing OCP condition, CHx dimming switch is turned off.

OCP is channel individual and latched protection. If one channel is in OCP condition, other channels keep operating. OCP channel is restarted after UVOL is reset.

### 9. Error Flag (FO)

To make error flag signal, the FAN7346 uses the FO pin. FO pin is open-drain type.

During normal operation, the FO pin is open. If using an external pull-up resistor, this signal is HIGH.

If used OLP / OCP / SLP protection, the FO pin is connected to ground. If using an external pull-up resistor, this signal is LOW.

If a single channel is in protection condition, error-flag signal is detected. Only if all channels are operating normally is the FO pin pulled HIGH.













OR CIRCUIT DESCRIBED HEREIN, NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION

As used herein

Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user

2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy, Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### DRODUCT STATUS DESINITION

| Datasheet Identification | Product Status           | Definition                                                                                                                                                                                            |
|--------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative /<br>In Design | Datasheet contains the design specifications for product development. Specifications may change<br>in any manner without notice.                                                                      |
| Preliminary              | First Production         | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchil<br>Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production          | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make<br>changes at any time without notice to improve the design.                                              |
| Obsolete                 | Not In Production        | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor.<br>The datasheet is for reference information only.                                                   |