









**DRV425** 

## SBOS729A - OCTOBER 2015-REVISED MARCH 2016 **DRV425 Fluxgate Magnetic-Field Sensor**

#### **Features**

High-Precision, Integrated Fluxgate Sensor:

Offset: ±8 µT (Max)

Offset Drift: ±5 nT/°C (Typ) Gain Error: 0.04% (Typ) Gain Drift: ±7 ppm/°C (Typ)

Linearity: ±0.1%

 Noise: 1.5 nT/√Hz (Typ) Sensor Range: ±2 mT (Max)

Range and Gain Adjustable with External Resistor

Selectable Bandwidth: 47 kHz or 32 kHz

Precision Reference:

Accuracy: 2% (max), Drift: 50 ppm/°C (max)

Pin-Selectable Voltage: 2.5 V or 1.65 V

Selectable Ratiometric Mode: VDD / 2

Diagnostic Features: Overrange and Error Flags

Supply Voltage Range: 3.0 V to 5.5 V

## **Applications**

- **Linear Position Sensing**
- **Current Sensing in Busbars**
- Over-the-Trace Current Sensing
- General-Purpose Magnetic-Field Sensors
- Overcurrent Detection
- Motor Reliability Diagnostics
- Frequency and Voltage Inverters
- Solar Inverters

## 3 Description

The DRV425 is designed for single-axis magnetic field-sensing applications and enables electricallyisolated, high-sensitivity, and precise dc- and ac-field measurements. The device provides the unique and proprietary, integrated fluxgate sensor (IFG) with an internal compensation coil to support a high-accuracy sensing range of ±2 mT with a measurement bandwidth of up to 47 kHz. The low offset, offset drift, and noise of the sensor, combined with the precise gain, low gain drift, and very low nonlinearity provided by the internal compensation coil, result in unrivaled magnetic field measurement precision. The output of the DRV425 is an analog signal proportional to the sensed magnetic field.

The DRV425 offers a complete set of features, including an internal difference amplifier, on-chip precision reference, and diagnostic functions to minimize component count and system-level cost.

The DRV425 is available in a thermally-enhanced, non-magnetic, thin WQFN package PowerPAD™ for optimized heat dissipation, and is specified for operation over the extended industrial temperature range of -40°C to +125°C.

#### Device Information (1)

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| DRV425      | WQFN (20) | 4.00 mm × 4.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Simplified Schematic





## **Table of Contents**

| 1 | Features 1                           | 8  | Application and Implementation                   | 24 |
|---|--------------------------------------|----|--------------------------------------------------|----|
| 2 | Applications 1                       |    | 8.1 Application Information                      | 24 |
| 3 | Description 1                        |    | 8.2 Typical Applications                         | 24 |
| 4 | Revision History2                    | 9  | Power-Supply Recommendations                     | 29 |
| 5 | Pin Configuration and Functions3     |    | 9.1 Power-Supply Decoupling                      | 29 |
| 6 | Specifications4                      |    | 9.2 Power-On Start-Up and Brownout               | 29 |
| · | 6.1 Absolute Maximum Ratings         |    | 9.3 Power Dissipation                            | 29 |
|   | 6.2 ESD Ratings                      | 10 | Layout                                           | 30 |
|   | 6.3 Recommended Operating Conditions |    | 10.1 Layout Guidelines                           | 30 |
|   | 6.4 Thermal Information              |    | 10.2 Layout Example                              | 31 |
|   | 6.5 Electrical Characteristics       | 11 | Device and Documentation Support                 | 32 |
|   | 6.6 Typical Characteristics          |    | 11.1 Documentation Support                       | 32 |
| 7 | Detailed Description                 |    | 11.2 Community Resources                         |    |
| • | 7.1 Overview                         |    | 11.3 Trademarks                                  | 32 |
|   | 7.2 Functional Block Diagram         |    | 11.4 Electrostatic Discharge Caution             | 32 |
|   | 7.3 Feature Description              |    | 11.5 Glossary                                    | 32 |
|   | 7.4 Device Functional Modes          | 12 | Mechanical, Packaging, and Orderable Information | 32 |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Ch | nges from Original (October 2015) to Revision A Page |    |  |
|----|------------------------------------------------------|----|--|
| •  | Repaired broken links                                | 1  |  |
| •  | Added last four Applications bullets                 | 1  |  |
| •  | Changed device name inFigure 63                      | 21 |  |



# 5 Pin Configuration and Functions



**Pin Functions** 

| PIN      |               |     |                                                                                                                                                                                                                    |  |
|----------|---------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME     | NO.           | 1/0 | DESCRIPTION                                                                                                                                                                                                        |  |
| AINN     | 14            | I   | Inverting input of the shunt-sense amplifier                                                                                                                                                                       |  |
| AINP     | 13            | I   | Noninverting input of the shunt-sense amplifier                                                                                                                                                                    |  |
| BSEL     | 1             | I   | Filter bandwidth select input                                                                                                                                                                                      |  |
| COMP1    | 16            | I   | Internal compensation coil input 1                                                                                                                                                                                 |  |
| COMP2    | 17            | I   | Internal compensation coil input 2                                                                                                                                                                                 |  |
| DRV1     | 12            | 0   | Compensation coil driver output 1                                                                                                                                                                                  |  |
| DRV2     | 11            | 0   | Compensation coil driver output 2                                                                                                                                                                                  |  |
| ERROR    | 19            | 0   | Error flag: open-drain, active-low output                                                                                                                                                                          |  |
| GND      | 7, 10, 18, 20 | _   | Ground reference                                                                                                                                                                                                   |  |
| OR       | 15            | 0   | Shunt-sense amplifier overrange indicator: open-drain, active-low output                                                                                                                                           |  |
| PowerPAD |               | _   | Connect the thermal pad to GND                                                                                                                                                                                     |  |
| REFIN    | 5             | I   | Common-mode reference input for the shunt-sense amplifier                                                                                                                                                          |  |
| REFOUT   | 4             | 0   | Voltage reference output                                                                                                                                                                                           |  |
| RSEL0    | 3             | I   | Voltage reference mode selection input 0                                                                                                                                                                           |  |
| RSEL1    | 2             | I   | Voltage reference mode selection input 1                                                                                                                                                                           |  |
| VDD      | 8, 9          | _   | Supply voltage, 3.0 V to 5.5 V. Decouple both pins using 1-µF ceramic capacitors placed as close as possible to the device. See the <i>Power-Supply Decoupling</i> and <i>Layout</i> sections for further details. |  |
| VOUT     | 6             | 0   | Shunt-sense amplifier output                                                                                                                                                                                       |  |

Product Folder Links: DRV425



## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|             |                                                                             | MIN       | MAX       | UNIT |
|-------------|-----------------------------------------------------------------------------|-----------|-----------|------|
|             | Supply voltage (VDD to GND)                                                 | -0.3      | 6.5       |      |
| Voltage     | Input voltage, except AINP and AINN pins (2)                                | GND - 0.5 | VDD + 0.5 | V    |
|             | Shunt-sense amplifier inputs (AINP and AINN pins) (3)                       | GND - 6.0 | VDD + 6.0 |      |
| Current     | DRV1 and DRV2 pins (short-circuit current, I <sub>OS</sub> ) <sup>(4)</sup> | -300      | 300       |      |
|             | Shunt-sense amplifier input pins AINP and AINN                              | -5        | 5         | mA   |
|             | All remaining pins                                                          | -25       | 25        |      |
| Temperature | Junction, T <sub>J</sub> max                                                | -50       | 150       | °C   |
|             | Storage, T <sub>stg</sub>                                                   | -65       | 150       | 10   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                                            |                                                                     |                                                        | VALUE | UNIT |
|--------------------------------------------|---------------------------------------------------------------------|--------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> Electrostatic discharge | Floatroatatio discharge                                             | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | \/   |
|                                            | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000                                                  | V     |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                                     | MIN | NOM | MAX | UNIT |
|----------------|-------------------------------------|-----|-----|-----|------|
| VDD            | Supply voltage range (VDD to GND)   | 3.0 | 5.0 | 5.5 | ٧    |
| T <sub>A</sub> | Specified ambient temperature range | -40 |     | 125 | ů    |

#### 6.4 Thermal Information

|                       |                                              | DRV425     |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | RTJ (WQFN) | UNIT |
|                       |                                              | 20 PINS    |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 34.1       | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 33.1       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 11         | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 0.3        | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 11         | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 2.1        | °C/W |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

Product Folder Links: DRV425

<sup>(2)</sup> Input pins are diode-clamped to the power-supply rails. Input signals that can swing more than 0.5 V beyond the supply rails must be current limited, except for the differential amplifier input pins.

<sup>(3)</sup> These inputs are not diode-clamped to the power-supply rails.

<sup>(4)</sup> Power-limited; observe maximum junction temperature.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



### 6.5 Electrical Characteristics

All minimum and maximum specifications are at  $T_A = 25$ °C, VDD = 3.0 V to 5.5 V, and  $I_{DRV1} = I_{DRV2} = 0$  mA, unless otherwise noted. Typical values are at VDD = 5.0 V.

|                     | PARAMETER                                              |                          | TEST CONDITIONS                                                                                   | MIN       | TYP                 | MAX     | UNIT               |
|---------------------|--------------------------------------------------------|--------------------------|---------------------------------------------------------------------------------------------------|-----------|---------------------|---------|--------------------|
| FLUXGATE            | SENSOR FRONT-END                                       |                          |                                                                                                   |           |                     |         |                    |
|                     | Offset                                                 |                          | No magnetic field                                                                                 | -8        | ±2                  | 8       | μΤ                 |
|                     | Offset drift                                           |                          | No magnetic field                                                                                 |           | ±5                  |         | nT/°C              |
| G                   | Gain                                                   |                          | Current at DRV1 and DRV2 outputs                                                                  |           | 12.2                |         | mA/mT              |
|                     | Gain error                                             |                          |                                                                                                   |           | ±0.04%              |         |                    |
|                     | Gain drift                                             |                          | Best-fit line method                                                                              |           | ±7                  |         | ppm/°C             |
|                     | Linearity error                                        |                          |                                                                                                   |           | 0.1%                |         |                    |
|                     | Hysteresis                                             |                          | Magnetic field sweep from -10 mT to 10 mT                                                         |           | 1.4                 |         | μΤ                 |
|                     | Noise                                                  |                          | f = 0.1 Hz to 10 Hz                                                                               |           | 17                  |         | nTrms              |
|                     | Noise density                                          |                          | f = 1 kHz                                                                                         |           | 1.5                 |         | nT/√Hz             |
|                     | Compensation range                                     |                          |                                                                                                   | -2        |                     | 2       | mT                 |
|                     | Saturation trip level for the ERROR pin <sup>(1)</sup> | ne                       | Open-loop, uncompensated field                                                                    |           | 1.6                 |         | mT                 |
|                     | ERROR delay                                            |                          | Open-loop at B > 1.6 mT                                                                           |           | 4 to 6              |         | μs                 |
| DW                  | D decidab                                              |                          | BSEL = 0, $R_{SHUNT}$ = 22 $\Omega$                                                               |           | 32                  |         | 1.11=              |
| BW                  | Bandwidth                                              |                          | BSEL = 1, R <sub>SHUNT</sub> = 22 Ω                                                               |           | 47                  |         | kHz                |
|                     | Ob ant almostic assessed                               |                          | VDD = 5 V                                                                                         |           | 250                 |         | 4                  |
| I <sub>OS</sub>     | Short-circuit current                                  |                          | VDD = 3.3 V                                                                                       |           | 150                 |         | mA                 |
|                     | Common-mode output voltage at the DRV1 and DRV2 pins   |                          |                                                                                                   |           | V <sub>REFOUT</sub> |         | ٧                  |
|                     | Compensation coil resistance                           |                          |                                                                                                   |           | 100                 |         | Ω                  |
| SHUNT-SE            | NSE AMPLIFIER                                          |                          |                                                                                                   |           |                     |         |                    |
| V <sub>oo</sub>     | / <sub>OO</sub> Output offset voltage                  |                          | V <sub>AINP</sub> = V <sub>AINN</sub> = V <sub>REFIN</sub> , VDD = 3.0 V                          | -0.075    | ±0.01               | 0.075   | mV                 |
|                     | Output offset voltage drift                            | t                        |                                                                                                   | -2        | ±0.4                | 2       | μV/°C              |
| CMRR                | Common-mode rejection                                  | ratio, RTO(2)            | V <sub>CM</sub> = -1 V to VDD + 1 V, V <sub>REFIN</sub> = VDD / 2                                 | -250      | ±50                 | 250     | μV/V               |
| PSRR <sub>AMP</sub> | Power-supply rejection ra                              | atio, RTO <sup>(2)</sup> | VDD = 3.0 V to 5.5 V, V <sub>CM</sub> = V <sub>REFIN</sub>                                        | -50       | ±4                  | 50      | μV/V               |
| V <sub>ICR</sub>    | Common-mode input vol                                  | tage range               |                                                                                                   | -1        |                     | VDD + 1 | V                  |
| z <sub>id</sub>     | Differential input impedar                             | nce                      |                                                                                                   | 16.5      | 20                  | 23.5    | kΩ                 |
| z <sub>ic</sub>     | Common-mode input imp                                  | pedance                  |                                                                                                   | 40        | 50                  | 60      | kΩ                 |
| G <sub>nom</sub>    | Nominal gain                                           |                          | V <sub>VOUT</sub> / (V <sub>AINP</sub> - V <sub>AINN</sub> )                                      |           | 4                   |         | V/V                |
| E <sub>G</sub>      | Gain error                                             |                          |                                                                                                   | -0.3%     | ±0.02%              | 0.3%    |                    |
|                     | Gain error drift                                       |                          |                                                                                                   | -5        | ±1                  | 5       | ppm/°C             |
|                     | Linearity error                                        |                          |                                                                                                   |           | 12                  |         | ppm                |
|                     | Voltage output swing from                              | m negative               | VDD = 5.5 V, I <sub>VOUT</sub> = 2.5 mA                                                           |           | 48                  | 85      |                    |
|                     | rail (OR pin trip level) (1)                           | J                        | VDD = 3.0 V, I <sub>VOUT</sub> = 2.5 mA                                                           |           | 56                  | 100     | mV                 |
|                     | Voltage output swing from                              | m positive rail          | VDD = 5.5 V, I <sub>VOUT</sub> = -2.5 mA                                                          | VDD – 85  | VDD – 48            |         |                    |
|                     | (OR pin trip level) <sup>(1)</sup>                     |                          | VDD = 3.0 V, I <sub>VOUT</sub> = -2.5 mA                                                          | VDD - 100 | VDD - 56            |         | mV                 |
|                     | Signal overrange indication (OR pin) <sup>(1)</sup>    | on delay                 | V <sub>IN</sub> = 1-V step                                                                        |           | 2.5 to 3.5          |         | μs                 |
| I <sub>os</sub>     | Short-circuit current                                  |                          | VOUT connected to GND VOUT connected to VDD                                                       |           | -18<br>20           |         | mA                 |
| BW <sub>-3dB</sub>  | Bandwidth                                              |                          | VOOT CONNECTED TO VDD                                                                             |           | 20                  |         | MHz                |
| SR                  | Bandwidth Slew rate                                    |                          |                                                                                                   |           | 6.5                 |         | V/µs               |
| OIX                 |                                                        | arge signal              | $\Delta V = \pm 2 V$ to 1%, no external filter                                                    |           | 0.9                 |         | v/µS               |
| t <sub>sa</sub>     | Settling time                                          | mall signal              | $\Delta V = \pm 2 \text{ V to 1\%}$ , no external linter $\Delta V = \pm 0.4 \text{ V to 0.01\%}$ |           | 8                   |         | μs                 |
| Α                   |                                                        |                          | f = 1 kHz, compensation loop disabled                                                             |           | 170                 |         | nV/√ <del>Hz</del> |
| e <sub>n</sub>      | Output voltage noise den                               |                          | , , ,                                                                                             | ONE       | 170                 | \/DC    |                    |
| $V_{REFIN}$         | Input voltage range at pin REFIN                       |                          | Input voltage range at REFIN pin                                                                  | GND       |                     | VDD     | V                  |

<sup>1)</sup> See the Magnetic Field Range, Overrange Indicator, and Error Flag section for details on the behavior of the ERROR and OR outputs.

<sup>2)</sup> Parameter value is referred-to-output (RTO).



## **Electrical Characteristics (continued)**

All minimum and maximum specifications are at  $T_A = 25$ °C, VDD = 3.0 V to 5.5 V, and  $I_{DRV1} = I_{DRV2} = 0$  mA, unless otherwise noted. Typical values are at VDD = 5.0 V.

|                           | PARAMETER                        | TEST CONDITIONS                                                                                          | MIN         | TYP           | MAX       | UNIT        |
|---------------------------|----------------------------------|----------------------------------------------------------------------------------------------------------|-------------|---------------|-----------|-------------|
| VOLTAGE                   | REFERENCE                        |                                                                                                          |             |               |           |             |
|                           |                                  | RSEL[1:0] = 00, no load                                                                                  | 2.45        | 2.5           | 2.55      | V           |
| V <sub>REFOUT</sub>       | Reference output voltage at the  | RSEL[1:0] = 01, no load                                                                                  | 1.6         | 1.65          | 1.7       | V           |
| REFOUT                    | REFOUT pin                       | RSEL[1:0] = 1x, no load                                                                                  | 45          | 50            | 55        | % of<br>VDD |
|                           | Reference output voltage drift   | RSEL[1:0] = 0x                                                                                           | -50         | ±10           | 50        | ppm/°C      |
|                           | Voltage divider gain error drift | RSEL[1:0] = 1x                                                                                           | -50         | ±10           | 50        | ppm/°C      |
| PSRR <sub>REF</sub>       | Power-supply rejection ratio     | RSEL[1:0] = 0x                                                                                           | -300        | ±15           | 300       | μV/V        |
| A)/                       | l d d-ti                         | RSEL[1:0] = 0x, load to GND or VDD,<br>$\Delta I_{LOAD} = 0$ mA to 5 mA, $T_A = -40^{\circ}$ C to +125°C |             | 0.15          | 0.35      | mV/mA       |
| $\Delta V_{O(\Delta IO)}$ | Load regulation                  | RSEL[1:0] = 1x, load to GND or VDD,<br>$\Delta I_{LOAD} = 0$ mA to 5 mA, $T_A = -40^{\circ}$ C to +125°C |             | 0.3           | 0.8       | mv/mA       |
|                           | Short-circuit current            | REFOUT connected to VDD                                                                                  |             | 20            |           | mA          |
| I <sub>OS</sub>           |                                  | REFOUT connected to GND                                                                                  |             | -18           |           | mA          |
| DIGITAL IN                | IPUTS/OUTPUTS (CMOS)             |                                                                                                          |             |               |           |             |
| I <sub>IL</sub>           | Input leakage current            |                                                                                                          |             | 0.01          |           | μΑ          |
| $V_{IH}$                  | High-level input voltage         | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$                                                           | 0.7 × VDD   |               | VDD + 0.3 | V           |
| V <sub>IL</sub>           | Low-level input voltage          | $T_A = -40$ °C to +125°C                                                                                 | -0.3        |               | 0.3 × VDD | V           |
| $V_{OH}$                  | High-level output voltage        | Open-drain output                                                                                        | Set by exte | rnal pullup r | esistor   | V           |
| V <sub>OL</sub>           | Low-level output voltage         | 4-mA sink current 0.3                                                                                    |             |               | V         |             |
| POWER SI                  | UPPLY                            |                                                                                                          |             |               |           |             |
|                           | Quinggent gurrent                | $I_{DRV1/2} = 0$ mA, 3.0 V $\leq$ VDD $\leq$ 3.6 V, $T_A = -40$ °C to $+125$ °C                          |             | 6             | 8         | mA          |
| lα                        | Quiescent current                | $I_{DRV1/2} = 0$ mA, 4.5 V $\leq$ VDD $\leq$ 5.5 V, $T_A = -40$ °C to +125°C                             |             | 7             | 10        | IIIA        |
| V <sub>POR</sub>          | Power-on reset threshold         |                                                                                                          |             | 2.4           |           | V           |

Submit Documentation Feedback

Copyright © 2015–2016, Texas Instruments Incorporated



## 6.6 Typical Characteristics

at VDD = 5 V and  $T_A$  = 25°C (unless otherwise noted)



# TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**

at VDD = 5 V and  $T_A$  = 25°C (unless otherwise noted)



35 50 65 80 95 110

Temperature (℃)

Figure 11. Fluxgate Sensor Front-End Linearity vs

**Temperature** 

10

100

D006

0.1

Noise Frequency (kHz)

Figure 12. Fluxgate Sensor Front-End Noise Density vs Noise Frequency

0.01

-40 -25 -10 5

0.0001

0.001



## **Typical Characteristics (continued)**

at VDD = 5 V and  $T_A$  = 25°C (unless otherwise noted)



Figure 13. Fluxgate Sensor Saturation (ERROR Pin)

Trip Level Histogram



Figure 14. Fluxgate Sensor Saturation (ERROR Pin)
Trip Level Histogram



Figure 15. Fluxgate Sensor Saturation (ERROR Pin) Trip Level vs Temperature



Figure 16. Compensation Coil Resistance Histogram



Figure 17. Compensation Coil Resistance vs Temperature



Figure 18. Shunt-Sense Amplifier Output Offset Histogram

# **STRUMENTS**

## **Typical Characteristics (continued)**

at VDD = 5 V and  $T_A = 25$ °C (unless otherwise noted)



75 50 Output Offset (µV) 25 0 -25 -50 -75 5.5 3.5 Supply Voltage (V) D018

Figure 20. Shunt-Sense Amplifier Output Offset vs **Supply Voltage** 





Figure 21. Shunt-Sense Amplifier Output Offset vs **Temperature** 

Figure 22. Shunt-Sense Amplifier CMRR Histogram





Figure 23. Shunt-Sense Amplifier CMRR vs Input Signal Frequency

Figure 24. Shunt-Sense Amplifier PSRR Histogram



## **Typical Characteristics (continued)**

at VDD = 5 V and  $T_A$  = 25°C (unless otherwise noted)







Figure 26. Shunt-Sense Amplifier AINP Input Impedance Histogram



Figure 27. Shunt-Sense Amplifier AINP Input Impedance vs Temperature



Figure 28. Shunt-Sense Amplifier AINN Input Impedance Histogram



Figure 29. Shunt-Sense Amplifier AINN Input Impedance vs Temperature



Figure 30. Shunt-Sense Amplifier Gain Error Histogram

Copyright © 2015–2016, Texas Instruments Incorporated

# TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**

at VDD = 5 V and  $T_A = 25$ °C (unless otherwise noted)





## **Typical Characteristics (continued)**

at VDD = 5 V and  $T_A = 25$ °C (unless otherwise noted)



Copyright © 2015–2016, Texas Instruments Incorporated

# TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**

at VDD = 5 V and  $T_A$  = 25°C (unless otherwise noted)



Figure 43. Shunt-Sense Amplifier Large-Signal Settling Time



Figure 44. Shunt-Sense Amplifier Large-Signal Settling Time



Figure 45. Shunt-Sense Amplifier Overload Recovery Response



Figure 46. Shunt-Sense Amplifier Overload Recovery Response



Figure 47. Shunt-Sense Amplifier Output Voltage Noise Density vs Noise Frequency



Figure 48. Reference Voltage Histogram



## **Typical Characteristics (continued)**

at VDD = 5 V and  $T_A$  = 25°C (unless otherwise noted)



# TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**

at VDD = 5 V and  $T_A$  = 25°C (unless otherwise noted)



Submit Documentation Feedback

Figure 59. Supply Current vs Magnetic Field

Figure 60. Power-On Reset Threshold vs Temperature



## 7 Detailed Description

#### 7.1 Overview

Magnetic sensors are used in a broad range of applications (such as position, indirect ac and dc current, or torque measurement). Hall-effect sensors are most common in magnetic field sensing, but their offset, noise, gain variation, and nonlinearity limit the achievable resolution and accuracy of the system. Fluxgate sensors offer significantly higher sensitivity, lower drift, lower noise, and high linearity and enable up to 1000-times better accuracy of the measurement.

As shown in the *Functional Block Diagram* section, the DRV425 consists of a magnetic fluxgate sensor with the necessary sensor conditioning and compensation coil to internally close the control loop. The fluxgate sensor is repeatedly driven in and out of saturation and supports hysteresis-free operation with excellent accuracy. The internal compensation coil assures stable gain and high linearity.

The magnetic field (B) is detected by the internal fluxgate sensor in the DRV425. The device integrates the sensor output to assure high-loop gain. The integrator output connects to the built-in differential driver that drives an opposing compensation current through the internal compensation coil. The compensation coil generates an opposite magnetic field that brings the original magnetic field at the sensor back to zero.

The compensation current is proportional to the external magnetic field and its value is 12.2 mA/mT. This compensation current generates a voltage drop across an external shunt resistor,  $R_{SHUNT}$ . An integrated difference amplifier with a fixed gain of 4 V/V measures this voltage and generates an output voltage that is referenced to REFIN and is proportional to the magnetic field. The value of the output voltage at the VOUT pin  $(V_{VOUT})$  is calculated using Equation 1:

$$V_{VOUT}[V] = B \times G \times R_{SHUNT} \times G_{AMP} = B [mT] \times 12.2 \text{ mA/mT} \times R_{SHUNT}[\Omega] \times 4 [V/V]$$
(1)

#### 7.2 Functional Block Diagram





#### 7.3 Feature Description

#### 7.3.1 Fluxgate Sensor Front-End

The following sections describe the functional blocks and features of the integrated fluxgate sensor front-end.

#### 7.3.1.1 Fluxgate Sensor

The fluxgate sensor of the DRV425 is uniquely suited for high-performance magnetic-field sensors because of the high sensitivity, low noise, and low offset of the sensor. The fluxgate principle relies on repeatedly driving the sensor in and out of saturation; therefore, the sensor is free of any significant magnetic hysteresis. The feedback loop accurately drives a compensation current through the integrated compensation coil and drives the magnetic field at the sensor back to zero. This approach supports excellent gain stability and high linearity of the measurement.

The DRV425 package is free of any ferromagnetic materials in order to prevent magnetization by external fields and to obtain accurate and hysteresis-free operation. Select non-magnetizable materials for the printed circuit board (PCB) and passive components in the direct vicinity of the DRV425; see the *Layout Guidelines* section for more details.

The orientation and the sensitivity axis of the fluxgate sensor is indicated by a dashed line on the top of the package, as shown in Figure 61. Figure 61 also shows the location of the sensor inside the package.



Figure 61. Magnetic Sensitivity Direction of the Integrated Fluxgate Sensor

The sensitivity of the fluxgate sensor is a vector function of its sensitivity axis and the magnetic field orientation. Figure 62 shows the output of the DRV425 in dependency of the orientation of the device to a constant magnetic field.



Figure 62. DRV425 Output vs Magnetic Field Orientation



#### 7.3.1.2 Bandwidth

The small-signal bandwidth of the DRV425 is determined by the behavior of the compensation loop versus frequency. The implemented integrator limits the bandwidth of the loop to provide stable response. Use the digital input pin BSEL to select the bandwidth. For a shunt resistor of 22  $\Omega$  and BSEL = 0, the bandwidth is 32 kHz; for BSEL = 1, the bandwidth is 47 kHz.

Bandwidth can be reduced by increasing the value of the shunt resistor because the shunt resistor and the compensation coil resistance form a voltage divider. The reduced bandwidth (BW) can be calculated using Equation 2:

$$BW = \frac{R_{COIL} + 22~\Omega}{R_{COIL} + R_{SHUNT}} \times BW_{22~\Omega} = \frac{122~\Omega}{100~\Omega + R_{SHUNT}} \times BW_{22~\Omega}$$

where

- $R_{\text{EOIL}}$  = internal compensation coil resistance (100  $\Omega$ ),
- R<sub>SHUNT</sub> = external shunt resistance, and
- BW<sub>220</sub> = sensor bandwidth with R<sub>SHUNT</sub> = 22  $\Omega$  (depending on the BSEL setting) (2)

The bandwidth for a given shunt resistor value can also be calculated using the DRV425 System Parameter Calculator, SLOC331. For large magnetic fields (B > 500  $\mu$ T), the effective bandwidth of the sensor is limited by fluxgate saturation effects. For a magnetic signal with a 2-mT amplitude, the large-signal bandwidth is 10 kHz with BSEL = 0 or 15 kHz with BSEL = 1.

Although the analog output responds slowly to large fields, a magnetic field with a magnitude of 1.6 mT (or higher) beyond the measurement range of the DRV425 triggers the ERROR pin within 4 μs to 6 μs. See the *Magnetic Field Range, Overrange Indicator, and Error Flag* section for more details.

#### 7.3.1.3 Differential Driver for the Internal Compensation Coil

The differential compensation coil driver provides the current for the internal compensation coil at the DRV1 and DRV2 pins. The driver is capable of sourcing up to ±250 mA with a 5-V supply or up to ±150 mA in 3.3-V mode. The current capability is not internally limited. The actual value of the compensation coil current depends on the magnetic field strength and is limited by the sum of the resistance of the internal compensation coil and the external shunt resistor value. The internal compensation coil resistance depends on temperature (see Figure 17) and must be taken into account when dimensioning the system. Select the value of the shunt resistor to avoid OR pin trip levels in normal operation.

The common-mode voltage of the compensation coil driver outputs is set by the RSEL pins (see the *Voltage Reference* section). Thus, the common-mode voltage of the shunt-sense amplifier is matched if the internal reference is used.

Consider the polarity of the compensation coil connection to the output of the compensation coil driver. If the polarity is incorrect, then the driver output drives to the power-supply rails, even at low primary-current levels. In this case, interchange the connection of the DRV1 and DRV2 pins to the compensation coil.

Product Folder Links: DRV425



#### 7.3.1.4 Magnetic Field Range, Overrange Indicator, and Error Flag

The measurement range of the DRV425 is determined by the amount of current driven into the compensation coil and the output voltage range of the shunt-sense amplifier. The maximum compensation current is limited by the supply voltage and the series resistance of the compensation coil and the shunt.

The magnetic field range is adjusted with the external shunt resistor. The *DRV425 System Parameter Calculator*, SLOC331 provides the maximum shunt resistor values depending on the supply voltage (VDD) and the selected reference voltage (V<sub>REFIN</sub>) for various magnetic field ranges.

For proper operation at a maximum field (B<sub>MAX</sub>), choose a shunt resistor (R<sub>SHUNT</sub>) using Equation 3

$$R_{SHUNT} \leq \frac{min\Big(\big(VDD - V_{REFIN}\big), V_{REFIN}\Big) - 0.085 \ V}{B_{MAX} \times 12.2 \ A/T \times 4 \ V/V}$$

where

- VDD = minimum supply voltage of the DRV425 (V),
- V<sub>FFIN</sub> = common-mode voltage of the shunt-sense amplifier (V), and

• 
$$B_{MAX}$$
 = desired magnetic field range (T) (3)

Alternatively, to adjust the output voltage of the DRV425 for a desired maximum voltage ( $V_{VOUTMAX}$ ), use Equation 4:

$$R_{SHUNT} \le \frac{V_{VOUTMAX} - V_{REFIN}}{B_{M\Delta Y} \times 12.2 \text{ A/T} \times 4 \text{ V/V}}$$

where

- V<sub>OUTMAX</sub> = desired maximum output voltage at VOUT pin (V), and
- $\mathbf{E}_{MAX}$  = desired magnetic field range (T) (4)

To avoid railing of the compensation coil driver, assure that Equation 5 is fulfilled:

$$\frac{B_{MAX} \times (R_{COIL} + R_{SHUNT}) \times 12.2 \text{A / T}}{2} + 0.1 \text{V} \leq min\Big( \big( \text{VDD} - \text{V}_{REFIN} \big), \text{V}_{REFIN} \Big)$$

where

- B<sub>MAX</sub> = desired magnetic field range (T),
- $R_{EOIL}$  = compensation coil resistance ( $\Omega$ ),
- VDD = minimum supply voltage of the DRV425 (V), and
  - $V_{\text{eFFIN}}$  = selected internal reference voltage value (V) (5)

The DRV425 System Parameter Calculator, SLOC331 is designed to assist with selecting the system parameters.

The DRV425 offers two diagnostic output pins to detect large fields that exceed the measurement range of the sensor: the overrange indicator (OR) and the ERROR flag.

In normal operation, the DRV425 sensor feedback loop compensates the magnetic field inside the fluxgate to zero. Therefore, a large field inside the fluxgate indicates that the feedback loop is not properly working and the sensor output is invalid. To detect this condition, the ERROR pin is pulled low if the internal field exceeds 1.6 mT. The ERROR output is suppressed for 4 µs to 6 µs to prevent an undesired reaction to transients or noise. For static and slowly varying ambient fields, the ERROR pin triggers when the ambient field exceeds the sensor measurement range by more than 1.6 mT. For dynamic magnetic fields that exceed the sensor bandwidth as specified in the *Specifications* section, the feedback loop response is too slow to accurately compensate the internal field to zero. Therefore, high-frequency fields can trigger the ERROR pin, even if the ambient field does not exceed the measurement range by 1.6 mT.

In addition, the low-active overrange pin (OR) indicates railing of the output of the shunt-sense amplifier. The OR output is suppressed for 2.5  $\mu$ s to 3.5  $\mu$ s to prevent an undesired reaction to transients or noise. The OR pin trip level refers to the output voltage value of the shunt-sense amplifier as specified in the *Specifications* section. Use Equation 3 and Equation 4 to adjust the OR pin behavior to the specific system-level requirements.

Product Folder Links: DRV425



Both the ERROR and OR pins are open-drain outputs that require an external pullup resistor. Connect both pins together with a single pullup resistor to provide a single diagnostic flag, if desired.

Based on the *DRV425 System Parameter Calculator*, SLOC331, for a design for a  $\pm 2$ -mT magnetic field input range with a supply of 5 V ( $\pm 5\%$ ), a shunt resistor value of 22  $\Omega$  is selected and Figure 63 shows the status of the diagnostic flags in the resulting three operation ranges.



Figure 63. Magnetic Field Range of the DRV425 (VDD = 5 V and R<sub>SHUNT</sub> = 22 Ω)

With the proper  $R_{SHUNT}$  value, the differential amplifier output rails and activates the overrange flag (OR = 0) when the magnetic field exceeds the designated operating range. For fields that exceed the measurement range of the DRV425 by  $\geq$  1.6 mT, the fluxgate is permanently saturated and the ERROR pin is pulled low. In this condition, the fluxgate sensor does not provide a valid output value and, therefore, the output VOUT of the DRV425 must be ignored. In applications where the ERROR pin cannot be separately monitored, combining the VOUT and ERROR outputs is recommended (as shown in Figure 64) to indicate a magnetic field outside of the sensor range by pulling the output of the DRV425 to ground.



Figure 64. Field Overrange Detection Using a Combined VOUT and ERROR Pin



#### 7.3.2 Shunt-Sense Amplifier

The compensation coil current creates a voltage drop across the external shunt resistor,  $R_{SHUNT}$ . The internal differential amplifier senses this voltage drop. This differential amplifier offers wide bandwidth and a high slew rate. Excellent dc stability and accuracy result from a chopping technique. The voltage gain is 4 V/V, set by precisely-matched and thermally-stable internal resistors.

Both the AINN and AINP differential amplifier inputs are connected to the external shunt resistor. This shunt resistor, in series with the internal  $10\text{-k}\Omega$  input resistors of the shunt sense amplifier, causes an additional gain error. Therefore, for best common-mode rejection performance, place a dummy shunt resistor (R<sub>5</sub>) with a value higher than the shunt resistor in series with the REFIN pin to restore the matching of both resistor dividers, as shown in Figure 65.



Figure 65. Internal Difference Amplifier with an Example of a Decoupling Filter

For an overall gain of 4 V/V, calculate the value of R<sub>5</sub> using Equation 6:

$$4 = \frac{R_2}{R_1} = \frac{R_4 + R_5}{R_{SHUNT} + R_3}$$

where:

• 
$$R_2 / R_1 = R_4 / R_3 = 4$$
,

• 
$$R_S = R_{SHUNT} \times 4$$
 (6)

If the input signal is large, the amplifier output drives close to the supply rails. The amplifier output is able to drive the input of a successive approximation register (SAR) analog-to-digital converter (ADC). For best performance, add an RC low-pass filter stage between the shunt-sense amplifier output and the ADC input. This filter limits the noise bandwidth and decouples the high-frequency sampling noise of the ADC input from the amplifier output. For filter resistor  $R_F$  and filter capacitor  $C_F$  values, see the specific converter recommendations in the respective product data sheet.

The shunt-sense amplifier output drives 100 pF directly and shows a 50% overshoot with a 1-nF capacitance. Filter resistor  $R_F$  extends the capacitive load range. Note that with an  $R_F$  of only 20  $\Omega$ , the load capacitor must be either less than 1 nF or more than 33 nF to avoid overshoot; with an  $R_F$  of 50  $\Omega$ , this transient area is avoided.



Reference input REFIN is the common-mode voltage node for the output signal VOUT. Use the internal voltage reference of the DRV425 by connecting the REFIN pin to the reference output REFOUT. To avoid mismatch errors, use the same reference voltage for REFIN and the ADC. Alternatively, use an ADC with a pseudo-differential input, with the positive input of the ADC connected to VOUT and the negative input connected to REFIN of the DRV425.

#### 7.3.3 Voltage Reference

The internal precision voltage reference circuit offers low-drift performance at the REFOUT output pin and is used for internal biasing. The reference output is intended to be the common-mode voltage of the output (the VOUT pin) to provide a bipolar signal swing. This low-impedance output tolerates sink and source currents of ±5 mA. However, fast load transients can generate ringing on this line. A small series resistor of a few ohms improves the response, particularly for capacitive loads equal to or greater than 1 µF.

Adjust the value of the voltage reference output to the power supply of the DRV425 using mode selection pins RSEL0 and RSEL1, as shown in Table 1.

| MODE                         | RSEL1 | RSEL0 DESCRIPTION |                                          |
|------------------------------|-------|-------------------|------------------------------------------|
| V <sub>REFOUT</sub> = 2.5 V  | 0     | 0                 | Use with a sensor module supply of 5 V   |
| V <sub>REFOUT</sub> = 1.65 V | 0     | 1                 | Use with a sensor module supply of 3.3 V |
| Ratiometric output           | 1     | х                 | Provides an output centered on VDD / 2   |

**Table 1. Reference Output Voltage Selection** 

In ratiometric output mode, an internal resistor divider divides the power-supply voltage by a factor of two.

#### 7.3.4 Low-Power Operation of the DRV425

In applications with low-bandwidth or low sample-rate requirements, the average power dissipation of the DRV425 can be significantly reduced by powering the device down between measurements. The DRV425 requires 300 µs to fully settle the analog output VOUT, as shown in Figure 66. To minimize power dissipation, the device can be powered down immediately after acquiring the sample by the ADC.



Figure 66. Settling Time of the DRV425 Output VOUT

#### 7.4 Device Functional Modes

The DRV425 is operational when the power supply VDD is applied, as specified in the *Specifications* section. The DRV425 has no additional functional modes.



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The DRV425 is a high-sensitivity and high-performance magnetic-field sensor. The analog output of the DRV425 can be processed by a 12- to 16-bit analog to digital converter (ADC). The following sections show examples of DRV425-based applications.

#### 8.2 Typical Applications

#### 8.2.1 Linear Position Sensing

The high sensitivity of the fluxgate sensor, combined with the high linearity of the compensation loop and low noise of the DRV425, make the device suitable for high-performance linear-position sense applications. A typical schematic of such a 5-V application using an internal 2.5-V reference is shown in Figure 67.



Figure 67. Simplified Schematic of a DRV425-Based Linear-Position Sensing Application

#### 8.2.1.1 Design Requirements

For the example shown in Figure 67, use the parameters listed in Table 2 as a starting point of the design.

**Table 2. Design Parameters** 

| DESIGN PARAMETER                      | EXAMPLE VALUE                                                                                                                                   |
|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| Magnetic field range                  | VDD = 5 V: ±2 mT (max)<br>VDD = 3.3 V: ±1.3 mT (max)                                                                                            |
| Supply voltage, VDD                   | 3.0 V to 5.5 V                                                                                                                                  |
| Reference voltage, V <sub>REFIN</sub> | Range: GND to VDD  If an internal reference is used: 2.5 V, 1.65 V, or VDD / 2                                                                  |
| Shunt resistor, R <sub>SHUNT</sub>    | Depends on the desired magnetic field range, reference, and supply voltage; see the<br>DRV425 System Parameter Calculator, SLOC331 for details. |

Product Folder Links: DRV425



#### 8.2.1.2 Detailed Design Procedure

Use the following procedure to design a solution for a linear-position sensor based on the DRV425:

- Select the proper supply voltage VDD to support the desiredmagnetic field range (see Table 2 for reference).
- Select the proper reference voltage \( \lambda\_{EFIN} \) to support the desired magnetic field range and to match the input voltage specifications of the desired ADC.
- Use the DRV425 System Parameter Calculator, SLOC331 (RangeCalculator tab) to select the proper shunt resistor value of R<sub>SHUNT</sub>.
- The sensitivity drift performance of a DRV425-based linear position sensor is dominated by the temperature coefficient of the external shunt resistor. Select a low-drift shunt resistor for best sensor performance.
- Use the DRV425 System Parameter Calculator, SLOC331 (Problems Detected Table in DRV425 System Parameters tab) to verify the system response.

The amplitude of the magnetic field is a function of distance to and the shape of the magnet, as shown in Figure 69. If the magnetic field to be measured exceeds 3.6 mT, see the datasheet of the magnet to calculate the appropriate minimum distance to the DRV425 to avoid saturating the fluxgate sensor.

The high sensitivity of the DRV425 may require shielding of the sensing area to avoid influence of undesired magnetic field sources (such as the earth magnetic field). Alternatively, an additional DRV425 can be used to perform difference measurement to cancel the influence of a static magnetic field source, as shown in Figure 68. Figure 70 shows the differential voltage generated by two DRV425 devices in such a circuit.



Figure 68. Differential Linear-Position Sensing Using Two DRV425 Devices

#### 8.2.1.3 Application Curves





#### 8.2.2 Current Sensing in Busbars

In existing applications that use busbars for power distribution, closed-loop current modules are usually used to accurately measure and control the current. These modules are usually bulky because of the required large magnetic core. Additionally, because the compensation current generated inside the module is proportional to the usually high busbar current, the power dissipation of this solution is usually as high as several watts.

Figure 71 shows an alternative approach with two DRV425 devices. If a hole is drilled in the middle of the busbar, the current is split in two equal parts that generate magnetic field gradients with opposite directions inside the hole. These magnetic fields are termed  $B_R$  and  $B_L$  in Figure 72. The opposite fields cancel each other out in the middle of the hole. The high sensitivity and linearity of two DRV425 devices positioned at the same distance from the middle of the hole allow the small opposite fields to be sensed and the current measured with high-accuracy levels. The differential measurement rejects outside fields that generate a common-mode error that is subtracted at the output.



Figure 71. DRV425-Based Busbar Current Sensing



Figure 72. Magnetic Field Distribution Inside a Busbar Hole



#### 8.2.2.1 Design Requirements

In order to measure the field gradient in the busbar, two DRV425 sensors are placed inside the hole at a well-defined distance by mounting them on opposite sides of a PCB that is inserted in the hole. The measurement range and resolution of this solution depends on the following factors:

- Busbar geometry: a wider busbar means a larger measurementrange and lower resolution.
- Size of the hole: a larger diameter means a larger measurement range and lower resolution.
- Distance between the two DRV425 sensors: a smaller distance increases the measurement range and resolution.

Each of these factors can be optimized to create the desired measurement range for a particular application. Measurement ranges of ±250 A to ±1500 A are achievable with this approach. Larger currents are supported with large busbar structures and minimized distance between the two DRV425 sensors. Use the parameters listed in Table 3 as a starting point of the design.

| Table 3. Design | Parameters |
|-----------------|------------|
|-----------------|------------|

| DESIGN PARAMETER                      | EXAMPLE VALUE  |
|---------------------------------------|----------------|
| Current range                         | Up to ±1500 A  |
| Supply voltage, VDD                   | 3.0 V to 5.5 V |
| Reference voltage, V <sub>REFIN</sub> | VDD / 2        |

#### 8.2.2.2 Detailed Design Procedure

Figure 73 shows the schematic diagram of a differential gradient field measurement circuit.



Figure 73. Schematic of a DRV425-Based Busbar Current-Sensing Circuit



In Figure 73, the feedback loops of both DRV425 sensors are combined to directly produce a differential output  $V_{DIFF}$  that is proportional to the sensed magnetic field difference inside the busbar hole. Both compensation coils are connected in series and are driven from a single side of the compensation coil driver (the DRV1 pins of each DRV425). Therefore, both driver stages ensure that a current proportional to the magnetic fields  $B_R$  and  $B_L$  is driven through the respective compensation coil. The difference in current through both compensation coils, and thus the difference field between the sensors, flows through resistor  $R_3$  and is sensed by the shunt-sense amplifier of U2. The current proportional to the common-mode field inside the busbar hole flows through  $R_1$  and  $R_2$  and is sensed by the shunt-sense amplifier of U1.

Use the output V<sub>CM</sub> to verify that the sensors are correctly positioned in the busbar hole with the following steps:

- 1. Measure  $V_{CM}$  with no current flow through the busbar and the PCB in the middle of the busbar hole. This value is the offset voltage  $V_{OFFSET}$ . The value of  $V_{OFFSET}$  only depends on stray fields and varies little with the absolute position of the sensors.
- 2. Apply current through the busbar and move the PCB along the y-axis in the busbar hole, as shown in Figure 72. The PCB is in the center of the hole if  $V_{CM} = V_{OFESET}$ .

The sensitivity drift performance of the circuit shown in Figure 73 is dominated by the temperature coefficient of the external resistors  $R_1$ ,  $R_2$ , and  $R_3$ . Select low-drift resistors for best sensor performance. For overall system error calculation, also consider the affect of thermal expansion on the PCB and busbar.

The internal voltage reference of the DRV425 cannot be used in this application because of its limited driver capability. The OPA320 (U3) is a low-noise operational amplifier with a short-circuit current capability of ±65 mA and is used to support the required compensation current.

The advantage of this solution is its simplicity: the currents are subtracted by the two DRV425 devices without additional components. The series connection of the compensation coils halves the voltage swing and reduces the measurement range of the sensors also by 50%. If a larger sensing range is required, operate the two sensors independently and use a differential amplifier or ADC to subtract both voltage outputs (VOUT).

Use the ERROR outputs for fast overcurrent detection on the system level.

### 8.2.2.3 Application Curves

Figure 74 and Figure 75 show the measurement results on a 16-mm wide and 6-mm thick copper busbar with a 12-mm hole diameter using the circuit shown in Figure 73. The two DRV425 devices are placed at a distance of 1 mm from each other on opposite sides of the PCB. The measurement range is ±500 A; measurement results are limited by test setup. Independent operation of the two DRV425 sensors increases the measurement range to ±1000 A with the same busbar geometry.





Figure 75. Linearity Error vs Busbar Current

Submit Documentation Feedback

Copyright © 2015–2016, Texas Instruments Incorporated



## 9 Power-Supply Recommendations

## 9.1 Power-Supply Decoupling

Decouple both VDD pins of the DRV425 with 1-µF, X7R-type ceramic capacitors to the adjacent GND pin as illustrated in Figure 76. For best performance, place both decoupling capacitors as close to the related power-supply pins as possible. Connect these capacitors to the power-supply source in a way that allows the current to flow through the pads of the decoupling capacitors.

#### 9.2 Power-On Start-Up and Brownout

Power-on is detected when the supply voltage exceeds 2.4 V at the VDD pin. At this point, the DRV425 initiates the following start-up sequence:

- 1. Digital logic starts up and waits for 26 µs for the supply to settle.
- 2. The fluxgate sensor powers up.
- 3. The compensation loop is active 70 µs after the supply voltage exceeds 2.4 V.

During this startup sequence, the DRV1 and DRV2 outputs are pulled low to prevent undesired signals on the compensation coil and the ERROR pin is asserted low.

The DRV425 tests for low supply voltages with a brownout voltage level of 2.4 V. Use a power-supply source capable of supporting large current pulses driven by the DRV425, and low-ESR bypass capacitors for a stable supply voltage in the system. A supply drop below 2.4 V that lasts longer than 20 µs generates a power-on reset; the device ignores shorter voltage drops. A voltage drop on the VDD pin to below 1.8 V immediately initiates a power-on reset. After the power supply returns to 2.4 V, the device initiates a start-up cycle.

#### 9.3 Power Dissipation

The thermally-enhanced, PowerPAD, WQFN package reduces the thermal impedance from junction to case. This package has a downset lead frame that the die is mounted to. The lead frame has an exposed thermal pad (PowerPAD) on the underside of the package, and provides a good thermal path for heat dissipation.

The power dissipation on both linear outputs DRV1 and DRV2 is calculated with Equation 7:

$$P_{D(DRV)} = I_{DRV} \times (V_{DRV} - V_{SUPPLY})$$

where

- b<sub>RV</sub> = supply current as shown in Figure 59,
- V<sub>RV</sub> = voltage potential on the DRV1 or DRV2 output pin, and
- V<sub>SUPPLY</sub> = voltage potential closer to V<sub>DRV</sub>: VDD or GND

#### 9.3.1 Thermal Pad

Packages with an exposed thermal pad are specifically designed to provide excellent power dissipation, but board layout greatly influences the overall heat dissipation. Technical details are described in application report *PowerPad Thermally Enhanced Package*, SLMA002, available for download at www.ti.com.

Product Folder Links: DRV425

(7)



## 10 Layout

#### 10.1 Layout Guidelines

The unique, integrated fluxgate of the DRV425 has a very high sensitivity to enable designing a closed-loop magnetic-field sensor with best-in-class precision and linearity. Observe proper PCB layout techniques because any current-conducting wire in the direct vicinity of the DRV425 generates a magnetic field that can distort measurements. Common passive components and some PCB plating materials contain ferromagnetic materials that are magnetizable. For best performance, use the following layout guidelines:

- Route current-conducting wires in pairs: route a wire withan incoming supply current next to, or on top of, its return current path. The opposite magnetic field polarity of these connections cancel each other. To facilitate this layout approach, the DRV425 positive and negative supply pins are located next to each other.
- Route the compensation coil connections close to each other as a pair to reduce coupling effects.
- Minimize the length of the compensation coil connections between the DRV1/2 and COMP1/2 pins.
- Route currents parallel to the fluxgate sensor sensitivity axis as illustrated in Figure 76. As a result, magnetic fields are perpendicular to the fluxgate sensitivity and have limited affect.
- Vertical current flow (for example, through vias) generales a field in the fluxgate-sensitive direction. Minimize
  the number of vias in the vicinity of the DRV425.
- Use nonmagnetic passive components (for example, decouping capacitors and the shunt resistor) to prevent magnetizing effects near the DRV425.
- Do not use PCB trace finishes with nickel-gold plating because of the potential for magnetization.
- Connect all GND pins to a local ground plane.

Ferrite beads in series to the power-supply connection reduce interaction with other circuits powered from the same supply voltage source. However, to prevent influence of the magnetic fields if ferrite beads are used, do not place them next to the DRV425.

The reference output (the REFOUT pin) refers to GND. Use a low-impedance and star-type connection to reduce the driver current and the fluxgate sensor current modulating the voltage drop on the ground track. The REFOUT and VOUT outputs are able to drive some capacitive load, but avoid large direct capacitive loading because of increased internal pulse currents. Given the wide bandwidth of the shunt-sense amplifier, isolate large capacitive loads with a small series resistor.

Solder the exposed PowerPAD on the bottom of the package to the ground layer because the PowerPAD is internally connected to the substrate that must be connected to the most-negative potential.

Figure 76 illustrates a generic layout example that highlights the placement of components that are critical to the DRV425 performance. For specific layout examples, see the *DRV425EVM Users Guide*, SLOU410.

Product Folder Links: DRV425



### 10.2 Layout Example



Top Layer:
Copper Pour and Traces
Via to Ground Plane
Via to Supply Plane

LEGEND

Figure 76. Generic Layout Example (Top View)



## 11 Device and Documentation Support

#### 11.1 Documentation Support

#### 11.1.1 Related Documentation

OPA320 Data Sheet, SBOS513

DRV425EVM Users Guide, SLOU410

DRV425 System Parameter Calculator, SLOC331

PowerPad Thermally Enhanced Package, SLMA002

#### 11.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

#### 11.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: DRV425



## PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| DRV425RTJR       | ACTIVE | QFN          | RTJ                | 20   | 3000           | RoHS & Green | Call TI                       | Level-3-260C-168 HR | -40 to 125   | ><br>DRV425             | Samples |
| DRV425RTJT       | ACTIVE | QFN          | RTJ                | 20   | 250            | RoHS & Green | Call TI                       | Level-3-260C-168 HR | -40 to 125   | ><br>DRV425             | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## **PACKAGE OPTION ADDENDUM**

10-Dec-2020

#### OTHER QUALIFIED VERSIONS OF DRV425:

Automotive: DRV425-Q1

www.ti.com

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

4 x 4, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5—1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- riangle Check thermal pad mechanical drawing in the product datasheet for nominal lead length dimensions.



# RTJ (S-PWQFN-N20)

# PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206256-8/V 05/15

NOTE: All linear dimensions are in millimeters



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated