

# OPA810 140-MHz, Rail-to-Rail Input and Output, FET-Input Operational Amplifier

### 1 Features

- Gain-Bandwidth Product: 70 MHz
- Small-Signal Bandwidth: 140 MHz
- Slew Rate: 200 V/µs
- Wide Supply Range: 4.75 V to 27 V
- Low Noise:
  - Input Voltage Noise: 6.3 nV/ $\sqrt{\text{Hz}}$  (f = 500 kHz)
  - Input Current Noise: 5 fA/ $\sqrt{\text{Hz}}$  (f = 10 kHz)
- · Rail-to-Rail Input and Output:
  - FET Input Stage: 2-pA Input Bias Current (Typical)
  - High Linear Output Current: 75 mA
- Input Offset: ±500 μV (Maximum)
- Offset Drift: ±2.5 µV/°C (Typical)
- Low Power: 3.7 mA/Channel
- Extended Temperature Operation: -40°C to +125°C
- Dual-Channel Version: OPA2810

# 2 Applications

- Wideband Photodiode Transimpedance Amplifiers
- Analog Input and Output Modules
- Impedance Measurements
- Power Analyzers and Meters
- High-Z Voltage and Current Measurements
- Data Acquisition
- Multichannel Sensor Interfaces
- Optoelectronic Drivers

# **3 Description**

The OPA810 is a single-channel, field-effect transistor (FET)-input, voltage-feedback operational amplifier with bias current in the picoampere (pA) range. The OPA810 is unity-gain stable with a small-signal, unitygain bandwidth of 140 MHz, and offers excellent DC precision and dynamic AC performance at a low quiescent current (I<sub>Q</sub>) of 3.7 mA per channel. The OPA810 is fabricated on Texas Instrument's proprietary, high-speed SiGe BiCMOS process and achieves significant performance improvements over comparable FET-input amplifiers at similar levels of guiescent power. With a gain-bandwidth product (GBWP) of 70 MHz, slew rate of 200 V/µs, and lownoise voltage of 6.3 nV/ $\sqrt{\text{Hz}}$ , the OPA810 is well suited for use in a wide range of high-fidelity data acquisition and signal processing applications.

The OPA810 features rail-to-rail inputs and outputs and delivers 75 mA of linear output current, suitable for driving optoelectronics components and analog-todigital converter (ADC) inputs or buffering digital-toanalog converter (DAC) outputs into heavy loads.

The OPA810 is rated over the extended industrial temperature range of -40°C to +125°C. The *OPA2810* is a dual-channel variant of this device, available in 8-pin SOIC, SOT-23, and VSSOP packages.

#### **Device Information**

| PART NUMBER <sup>(1)</sup> | PACKAGE    | BODY SIZE (NOM)   |  |  |
|----------------------------|------------|-------------------|--|--|
|                            | SOIC (8)   | 4.90 mm × 3.91 mm |  |  |
| OPA810                     | SOT-23 (5) | 2.90 mm × 1.60 mm |  |  |
|                            | SC70 (5)   | 2.00 mm × 1.25 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.







# **Table of Contents**

| 1 Features                                            | 1    |
|-------------------------------------------------------|------|
| 2 Applications                                        | 1    |
| 3 Description                                         | 1    |
| 4 Revision History                                    | 2    |
| 5 Device Comparison Table                             | 3    |
| 6 Pin Configuration and Functions                     | 3    |
| Pin Functions                                         | 3    |
| 7 Specifications                                      | 4    |
| 7.1 Absolute Maximum Ratings                          |      |
| 7.2 ESD Ratings                                       |      |
| 7.3 Recommended Operating Conditions                  | 4    |
| 7.4 Thermal Information                               | 4    |
| 7.5 Electrical Characteristics: 10 V                  |      |
| 7.6 Electrical Characteristics: 24 V                  | 7    |
| 7.7 Electrical Characteristics: 5 V                   | 9    |
| 7.8 Typical Characteristics: V <sub>S</sub> = 10 V    | 11   |
| 7.9 Typical Characteristics: V <sub>S</sub> = 24 V    | . 14 |
| 7.10 Typical Characteristics: V <sub>S</sub> = 5 V    | . 17 |
| 7.11 Typical Characteristics: ±2.375-V to ±12-V Split |      |
| Supply                                                | . 19 |
|                                                       |      |

| 8 Detailed Description                                | .22 |
|-------------------------------------------------------|-----|
| 8.1 Overview                                          |     |
| 8.2 Functional Block Diagram                          |     |
| 8.3 Feature Description.                              |     |
| 8.4 Device Functional Modes                           |     |
| 9 Application and Implementation                      |     |
| 9.1 Application Information                           |     |
| 9.2 Typical Applications                              |     |
| 10 Power Supply Recommendations                       |     |
| 11 Layout                                             |     |
| 11.1 Layout Guidelines                                |     |
| 11.2 Layout Example                                   |     |
| 12 Device and Documentation Support                   |     |
| 12.1 Third-Party Products Disclaimer                  |     |
| 12.2 Documentation Support                            |     |
| 12.3 Receiving Notification of Documentation Updates. |     |
| 12.4 Support Resources                                |     |
| 12.5 Trademarks                                       |     |
| 12.6 Electrostatic Discharge Caution                  |     |
| 12.7 Glossary                                         |     |
| •                                                     |     |

### **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision B (June 2020) to Revision C (July 2020)                                    | Page |
|---|-------------------------------------------------------------------------------------------------|------|
| • | Changed the status of the DCK package From: Preview To: Production                              | 1    |
| С | hanges from Revision A (December 2019) to Revision B (June 2020)                                | Page |
| • | Changed the status of the DBV package From: Preview To: Production                              | 1    |
| • | Added noise corner information to 10 V, 24 V and 5 V electrical characteristics tables          | 5    |
| • | Changed offset voltage test conditions for 10 V, 24 V and 5 V supplies for SOIC, SOT23 and SC70 |      |
| • | Updated Figure 62. Noninverting Amplifier                                                       | 25   |
| С | hanges from Revision * (August 2019) to Revision A (December 2019)                              | Page |
| • | Changed document status From: Advance Information To: Production Data                           | 1    |



# **5** Device Comparison Table

| DEVICE  | V <sub>S ±</sub> (V) | I <sub>Q</sub> /<br>CHANNEL<br>(mA) | GBWP<br>(MHz) | SLEW RATE<br>(V/µs) | VOLTAGE NOISE (nV/√<br>Hz) | AMPLIFIER DESCRIPTION                         |
|---------|----------------------|-------------------------------------|---------------|---------------------|----------------------------|-----------------------------------------------|
| OPA2810 | ±12                  | 3.6                                 | 70            | 192                 | 6                          | Unity-gain stable FET input                   |
| OPA607  | ±2.5                 | 0.9                                 | 50            | 24                  | 3.8                        | Gain of 6, stable, low-cost CMOS<br>amplifier |
| THS4631 | ±15                  | 13                                  | 210           | 900                 | 7                          | Unity-gain stable FET input                   |
| OPA859  | ±2.625               | 20.5                                | 1800          | 1150                | 3.3                        | Unity-gain stable FET input                   |
| OPA818  | ±6.5                 | 27.7                                | 2700          | 1400                | 2.2                        | Gain of 7, stable FET input                   |

# **6** Pin Configuration and Functions



Figure 6-1. 8-Pin SOIC (D) Package



### Figure 6-2. 5-Pin SOT23 (DBV) and SC70 (DCK) Packages

### **Pin Functions**

|      | PIN  |                 | TYPE <sup>(1)</sup> | DESCRIPTION               |  |
|------|------|-----------------|---------------------|---------------------------|--|
| NAME | SOIC | SOT-23 and SC70 | TTPE                | DESCRIPTION               |  |
| NC   | 1    | —               |                     | No internal connection    |  |
| VIN– | 2    | 4               | I                   | Inverting input pin       |  |
| VIN+ | 3    | 3               | I                   | Noninverting input pin    |  |
| VS-  | 4    | 2               | Р                   | Negative power-supply pin |  |
| NC   | 5    | _               | _                   | No internal connection    |  |
| VO   | 6    | 1               | 0                   | Output pin                |  |
| VS+  | 7    | 5               | Р                   | Positive power-supply pin |  |
| NC   | 8    |                 | _                   | No internal connection    |  |

(1) I = input, O = output, and P = power.



# 7 Specifications

### 7.1 Absolute Maximum Ratings

|                      |                                                        |                                               | MIN                   | MAX                   | UNIT |
|----------------------|--------------------------------------------------------|-----------------------------------------------|-----------------------|-----------------------|------|
| Vs                   | Supply voltage (total bipolar supplies) <sup>(4)</sup> |                                               |                       | ±14                   | V    |
| V <sub>IN</sub>      | Input voltage                                          |                                               | V <sub>S-</sub> – 0.5 | V <sub>S+</sub> + 0.5 | V    |
| V <sub>IN,Diff</sub> | Differential input voltage <sup>(2)</sup>              |                                               |                       | ±7                    | V    |
| I <sub>I</sub>       | Continuous input current                               |                                               |                       | ±10                   | mA   |
|                      | Continuous output current <sup>(3)</sup>               | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ |                       | ±40                   | mA   |
| 1 <sub>0</sub>       | Continuous output currentes                            | T <sub>A</sub> = 125°C                        |                       | ±15                   | mA   |
| PD                   | Continuous power dissipation                           |                                               | See Section           | 7.4                   |      |
| TJ                   | Junction temperature                                   |                                               |                       | 150                   | °C   |
| T <sub>stg</sub>     | Storage temperature                                    |                                               | -65                   | 125                   | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or anyother conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- (2) Equal to the lower of  $\pm 7$  V or total supply voltage.
- (3) Long-term continuous output current for electromigration limits.
- (4)  $V_S$  is the total supply voltage given by  $V_S = V_{S+} V_{S-}$ .

### 7.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |  |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|--|
| V                  | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2500 | V    |  |
| V <sub>(ESD)</sub> |                         | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | v    |  |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

Over operating free-air temperature range (unless otherwise noted).

|                |                      | MIN  | NOM | MAX | UNIT |
|----------------|----------------------|------|-----|-----|------|
| Vs             | Total supply voltage | 4.75 |     | 27  | V    |
| T <sub>A</sub> | Ambient temperature  | -40  | 25  | 125 | °C   |

#### 7.4 Thermal Information

|                       | THERMAL METRIC <sup>(1)</sup>                |        | OPA810       |            |      |  |
|-----------------------|----------------------------------------------|--------|--------------|------------|------|--|
|                       |                                              |        | DBV (SOT-23) | DCK (SC70) | UNIT |  |
|                       |                                              | 8 PINS | 5 PINS       | 5 PINS     |      |  |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 134.8  | 174.3        | 190.8      | °C/W |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 75.2   | 94.7         | 140.1      | °C/W |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 78.2   | 45.4         | 69.0       | °C/W |  |
| ΨJT                   | Junction-to-top characterization parameter   | 25.2   | 21.6         | 45.9       | °C/W |  |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 77.4   | 45.0         | 68.8       | °C/W |  |

(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report.



# 7.5 Electrical Characteristics: 10 V

Test conditions unless otherwise noted: T<sub>A</sub> = 25°C, V<sub>S+</sub> = 5 V, V<sub>S-</sub> = –5 V, common-mode voltage (V<sub>CM</sub>) = mid-supply, R<sub>L</sub> = 1 k $\Omega$  connected to mid-supply<sup>(5)</sup>.

|                 | PARAMETER                            | TEST CONDITIONS                                                                                       | MIN                   | ТҮР                   | МАХ | UNIT               | TEST     |
|-----------------|--------------------------------------|-------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|-----|--------------------|----------|
| AC PER          | FORMANCE                             |                                                                                                       |                       |                       |     |                    |          |
|                 |                                      | G = 1, $V_0$ = 20 m $V_{PP}$ , $R_F$ = 0 Ω                                                            |                       | 135                   |     |                    | С        |
| SSBW            | Small-signal bandwidth               | $G = 1, V_O = 20 \text{ mV}_{PP}, R_F = 0 \Omega, C_L = 10 \text{ pF}$                                |                       | 140                   |     | MHz                | С        |
|                 |                                      | $G = -1, V_O = 20 \text{ mV}_{PP}$                                                                    |                       | 68                    |     |                    | С        |
| LSBW            | Large-signal bandwidth               | $G = 2, V_O = 2 V_{PP}$                                                                               |                       | 41                    |     | MHz                | С        |
| GBWP            | Gain-bandwidth product               |                                                                                                       |                       | 70                    |     | MHz                | С        |
|                 | Bandwdith for 0.1-dB flatness        | G = 2, V <sub>O</sub> = 20 mV <sub>PP</sub>                                                           |                       | 16                    |     | MHz                | С        |
| SR              | Slew rate (20%-80%) <sup>(4)</sup>   | G = 2, $V_0$ = -2-V to 2-V step                                                                       |                       | 200                   |     | V/µs               | С        |
|                 | Rise time                            | V <sub>O</sub> = 200-mV step                                                                          |                       | 4                     |     | ns                 | С        |
|                 | Fall time                            | V <sub>O</sub> = 200-mV step                                                                          |                       | 4                     |     | ns                 | С        |
|                 |                                      | G = 2, V <sub>O</sub> = 2-V step                                                                      |                       | 47                    |     |                    | С        |
|                 | Settling time to 0.1%                | G = 2, V <sub>O</sub> = 8-V step                                                                      |                       | 65                    |     | ns                 | С        |
|                 |                                      | G = 2, V <sub>O</sub> = 2-V step                                                                      |                       | 330                   |     |                    | С        |
|                 | Settling time to 0.001%              | G = 2, V <sub>O</sub> = 8-V step                                                                      |                       | 230                   |     | ns                 | С        |
|                 | Input overdrive recovery             | G = 1, R <sub>F</sub> = 0 Ω, (V <sub>S</sub> <sub>-</sub> – 0.5 V) to (V <sub>S+</sub> + 0.5 V) input |                       | 55                    |     | ns                 | С        |
|                 | Output overdrive recovery            | G = -1, (V <sub>S-</sub> - 0.5 V) to (V <sub>S+</sub> + 0.5 V) input                                  |                       | 55                    |     | ns                 | С        |
|                 | Second-order harmonic                | f = 100 kHz, R <sub>L</sub> = 1 kΩ, V <sub>O</sub> = 2 V <sub>PP</sub>                                |                       | -120                  |     | 10.                | С        |
| HD2             | distortion                           | f = 1 MHz, R <sub>L</sub> = 1 kΩ, V <sub>O</sub> = 2 V <sub>PP</sub>                                  |                       | -101                  |     | dBc                | С        |
|                 | Third-order harmonic                 | f = 100 kHz, R <sub>L</sub> = 1 kΩ, V <sub>O</sub> = 2 V <sub>PP</sub>                                |                       | -137                  |     |                    | С        |
| HD3             | distortion                           | f = 1 MHz, R <sub>L</sub> = 1 kΩ, V <sub>O</sub> = 2 V <sub>PP</sub>                                  |                       | -101                  |     | dBc                | С        |
| e <sub>n</sub>  | Input-referred voltage noise         | Flatband, 1/f corner at 1.5 kHz                                                                       |                       | 6.3                   |     | nV/√ Hz            | С        |
| i <sub>n</sub>  | Input-referred current noise         | f = 10 kHz                                                                                            |                       | 5                     |     | fA/√ <del>Hz</del> | С        |
| z <sub>O</sub>  | Closed-loop output<br>impedance      | f = 100 kHz                                                                                           |                       | 0.007                 |     | Ω                  | С        |
| DC PER          | FORMANCE                             | · · · · · · · · · · · · · · · · · · ·                                                                 |                       |                       |     |                    |          |
| A <sub>OL</sub> | Open-loop voltage gain               | f = DC, V <sub>O</sub> = ±2.5 V                                                                       | 108                   | 120                   |     | dB                 | А        |
|                 | have the ff and an literate          | SOIC package                                                                                          |                       | 100                   | 500 |                    |          |
| V <sub>OS</sub> | Input offset voltage                 | DBV and DCK packages                                                                                  |                       | 100                   | 715 | μV                 | A        |
|                 | Input offset voltage drift           | $T_{A} = -40^{\circ}C$ to +125°C                                                                      |                       | 2.5                   | 10  | µV/°C              | В        |
|                 | Input bias current                   |                                                                                                       |                       | 2                     | 20  | pА                 | А        |
|                 | Input offset current                 |                                                                                                       |                       | 1                     | 20  | pА                 | А        |
| CMRR            | Common-mode rejection ratio          | f = DC, V <sub>CM</sub> = –3 V to 1 V, SOIC<br>package                                                | 80                    | 100                   |     | dB                 | А        |
|                 |                                      | T <sub>A</sub> = –40°C to +125°C, SOIC package                                                        | 80                    |                       |     |                    | В        |
| INPUT           | 1                                    |                                                                                                       |                       |                       |     |                    | <u>.</u> |
|                 | Allowable input differential voltage | See Figure 7-54                                                                                       |                       | ±7                    |     | V                  | С        |
|                 | Common-mode input<br>impedance       | In closed-loop configuration                                                                          |                       | 12    2               |     | GΩ  pF             | С        |
|                 | Differential input capacitance       | In open-loop configuration                                                                            |                       | 0.5                   |     | pF                 | С        |
|                 | Most positive input voltage          | $\Delta V_{OS} < 5 \text{ mV}^{(1)}$                                                                  | V <sub>S+</sub> + 0.2 | V <sub>S+</sub> + 0.3 |     | V                  | А        |

OPA810 SBOS799D - AUGUST 2019 - REVISED JULY 2020



|                     | PARAMETER                                       | TEST CONDITIONS                                                     | MIN                    | ТҮР                    | МАХ                       | UNIT           | TEST<br>LEVEL <sup>(3)</sup> |
|---------------------|-------------------------------------------------|---------------------------------------------------------------------|------------------------|------------------------|---------------------------|----------------|------------------------------|
|                     | Most negative input voltage                     | $\Delta V_{OS} < 5 \text{ mV}^{(1)}$                                | V <sub>S-</sub> - 0.2  | V <sub>S-</sub> -0.3   |                           | V              | А                            |
|                     | Most positive input voltage for main-JFET stage | See Figure 7-17                                                     | V <sub>S+</sub> – 2.9  | V <sub>S+</sub> – 2.5  |                           | V              | С                            |
| OUTPU               | Т                                               |                                                                     |                        |                        |                           |                |                              |
| V <sub>OCRH</sub>   | Output voltage range high                       | R <sub>L</sub> = 667 Ω                                              | V <sub>S+</sub> – 0.18 | V <sub>S+</sub> – 0.11 |                           | V              | А                            |
| V <sub>OCRH</sub>   | Output voltage range high                       | $T_A = -40$ °C to +125°C, R <sub>L</sub> = 667 Ω                    | V <sub>S+</sub> – 0.2  |                        |                           | V              | В                            |
| V <sub>OCRL</sub>   | Output voltage range low                        | R <sub>L</sub> = 667 Ω                                              |                        | V <sub>S-</sub> + 0.08 | V <sub>S-</sub> +<br>0.15 | V              | А                            |
| V <sub>OCRL</sub>   | Output voltage range low                        | $T_A = -40$ °C to +125°C, R <sub>L</sub> = 667 Ω                    |                        |                        | V <sub>S-</sub> + 0.2     | V              | В                            |
| I <sub>O(max)</sub> | Linear output drive (sourcing and sinking)      | $V_{O}$ = 2.65 V, R <sub>L</sub> = 51 Ω, $\Delta V_{OS}$ < 1 mV     | 52                     | 75                     |                           | mA             | А                            |
| I <sub>SC</sub>     | Output short-circuit current                    |                                                                     |                        | 100                    |                           | mA             | В                            |
| CL                  | Capacitive load drive                           | < 3-dB peaking, $R_S = 0 \Omega$                                    |                        | 10                     |                           | pF             | С                            |
| POWER               | SUPPLY                                          |                                                                     |                        |                        |                           |                |                              |
| l <sub>Q</sub>      | Quiescent current per channel                   |                                                                     |                        | 3.7                    | 4.6                       | mA             | А                            |
|                     | Devuen even huneie etien netie                  | $\Delta V_{\rm S}$ = ±2 V <sup>(2)</sup> , SOIC package             | 79                     | 100                    |                           | JD             | А                            |
| PSRR                | Power-supply rejection ratio                    | $T_A = -40^{\circ}C$ to +125°C, SOIC package                        | 79                     |                        |                           | dB             | В                            |
| AUXILI              | ARY CMOS INPUT STAGE                            |                                                                     |                        |                        |                           |                |                              |
|                     | Gain-bandwidth product                          |                                                                     |                        | 27                     |                           | MHz            | С                            |
|                     | Input-referred voltage noise                    | f = 1 MHz                                                           |                        | 20                     |                           | $nV/\sqrt{Hz}$ | С                            |
|                     | Input offset voltage                            | V <sub>CM</sub> = V <sub>S+</sub> – 1.5 V, no load, SOIC<br>Package |                        |                        | 1.6                       | mV             | А                            |
|                     | Input bias current                              | V <sub>CM</sub> = V <sub>S+</sub> - 1.5 V                           |                        | 2                      | 20                        | pА             | А                            |

(1) Change in input offset from its value when input is biased to midsupply.

(2) Change in supply voltage from the default test condition with only one of the positive or negative supplies changing corresponding to +PSRR and -PSRR.

(3) Test levels (all values set by characterization and simulation): (A) 100% tested at 25°C, overtemperature limits by characterization and simulation; (B) Not tested in production, limits set by characterization and simulation; (C) Typical value only for information.

(4) Lower of the measured positive and negative slew rate.

(5) For AC specifications, G = 2 V/V,  $R_F$  = 1 k $\Omega$  and  $C_L$  = 4.7 pF (unless otherwise noted).



### 7.6 Electrical Characteristics: 24 V

Test conditions unless otherwise noted:  $T_A = 25^{\circ}C$ ,  $V_{S+} = 12$  V,  $V_{S-} = -12$  V, common-mode voltage ( $V_{CM}$ ) = mid-supply,  $R_L = 1$  k $\Omega$  connected to mid-supply<sup>(5)</sup>.

|                 | PARAMETER                          | TEST CONDITIONS                                                                                   | MIN   | ТҮР  | МАХ     | UNIT               | Test<br>Level <sup>(3)</sup> |
|-----------------|------------------------------------|---------------------------------------------------------------------------------------------------|-------|------|---------|--------------------|------------------------------|
| AC PER          | FORMANCE                           |                                                                                                   |       |      |         |                    |                              |
|                 |                                    | $G = 1, V_0 = 20 \text{ mV}_{PP}, R_F = 0 \Omega$                                                 |       | 135  |         |                    | С                            |
| SSBW            | Small-signal bandwidth             | G = 1, $V_o$ = 20 m $V_{PP}$ , $R_F$ = 0 Ω,<br>C <sub>L</sub> = 10 pF                             |       | 140  | 140     |                    | С                            |
|                 |                                    | $G = -1, V_0 = 20 \text{ mV}_{PP}$                                                                |       | 68   |         |                    | С                            |
|                 |                                    | $G = 2 V_{o} = 2 V_{PP} $                                                                         |       |      | N 41 1- | С                  |                              |
| LSBW            | Large-signal bandwidth             | G = 2 V <sub>o</sub> = 10 V <sub>PP</sub>                                                         |       | 14   |         | MHz                | С                            |
| GBWP            | Gain-bandwidth product             |                                                                                                   | i     | 70   |         | MHz                | С                            |
|                 | Bandwdith for 0.1-dB flatness      | G = 2, V <sub>o</sub> = 20 mV <sub>PP</sub>                                                       |       | 16   |         | MHz                | С                            |
|                 |                                    | G = 2, $V_0$ = -2-V to 2-V step                                                                   |       | 237  |         |                    | С                            |
| SR              | Slew rate (20%-80%) <sup>(4)</sup> | $G = -1, V_o = -2-V \text{ to } 2-V \text{ step}$                                                 |       | 222  |         | V/µs               | С                            |
|                 |                                    | G = 2, V <sub>o</sub> = -4.5-V to 3.5-V step                                                      |       | 254  |         |                    | С                            |
|                 | Rise time                          | V <sub>o</sub> = 200-mV step                                                                      | i     | 4    |         | ns                 | С                            |
|                 | Fall time                          | V <sub>o</sub> = 200-mV step                                                                      |       | 4    |         | ns                 | С                            |
|                 | Cattling times to 0.40/            | $G = 2, V_o = 2-V \text{ step}$                                                                   |       | 47   |         |                    | С                            |
|                 | Settling time to 0.1%              | G = 2, V <sub>o</sub> = 10-V step                                                                 |       | 70   |         | ns                 | С                            |
|                 | 0.44%                              | $G = 2, V_o = 2$ -V step                                                                          |       | 320  |         |                    | С                            |
|                 | Settling time to 0.001%            | G = 2, V <sub>o</sub> = 10-V step                                                                 |       | 200  |         | ns                 | С                            |
|                 | Input overdrive recovery           | G = 1, R <sub>F</sub> = 0 $\Omega$ , (V <sub>S-</sub> – 0.5 V) to (V <sub>S+</sub> + 0.5 V) input |       | 35   |         | ns                 | С                            |
|                 | Output overdrive recovery          | G = -1, (V <sub>S-</sub> - 0.5 V) to (V <sub>S+</sub> + 0.5 V) input                              |       | 45   |         | ns                 | С                            |
|                 |                                    | f = 100 kHz, $R_L$ = 1 kΩ, $V_o$ = 2 $V_{PP}$                                                     |       | -118 |         |                    | С                            |
|                 | Second-order harmonic              | f = 100 kHz, R <sub>L</sub> =1 kΩ, V <sub>o</sub> = 10 V <sub>PP</sub>                            |       | -108 |         |                    | С                            |
| HD2             | distortion                         | f = 1 MHz, $R_L$ = 1 kΩ, $V_o$ = 2 $V_{PP}$                                                       |       | -112 |         | dBc                | С                            |
|                 |                                    | f = 1 MHz, RL=1 kΩ, V <sub>o</sub> = 10 V <sub>PP</sub>                                           |       | -91  |         |                    | С                            |
|                 |                                    | f = 100 kHz, $R_L$ = 1 kΩ, $V_o$ = 2 $V_{PP}$                                                     |       | -136 |         |                    | С                            |
| כחוו            | Third-order harmonic               | f = 100 kHz, R <sub>L</sub> =1 kΩ, V <sub>o</sub> = 10 V <sub>PP</sub>                            |       | -130 |         | 15                 | С                            |
| HD3             | distortion                         | f = 1 MHz, $R_L$ = 1 kΩ, $V_o$ = 2 $V_{PP}$                                                       | i     | -104 |         |                    | С                            |
|                 |                                    | f = 1 MHz, R <sub>L</sub> =1 kΩ, V <sub>o</sub> = 10 V <sub>PP</sub>                              |       | -91  |         |                    | С                            |
| e <sub>n</sub>  | Input-referred voltage noise       | Flatband, 1/f corner at 1.5 kHz                                                                   |       | 6.3  |         | nV/√ <del>Hz</del> | С                            |
| i <sub>n</sub>  | Input-referred current noise       | f = 10 kHz                                                                                        |       | 5    |         | fA/√ <del>Hz</del> | С                            |
| z <sub>o</sub>  | Closed-loop output<br>impedance    | f = 100 kHz                                                                                       | 0.007 |      | Ω       | С                  |                              |
| DC PER          | FORMANCE                           |                                                                                                   |       |      |         |                    |                              |
| A <sub>OL</sub> | Open-loop voltage gain             | f = DC, V <sub>o</sub> = ±8 V                                                                     | 108   | 120  |         | dB                 | Α                            |
| V <sub>os</sub> | lument offerstanding               | SOIC package                                                                                      |       | 100  | 500     |                    | A                            |
|                 | Input offset voltage               | DBV and DCK packages                                                                              |       | 100  | 550     | μV                 |                              |
|                 | Input offset voltage drift         | $T_A = -40^{\circ}C$ to $+125^{\circ}C$                                                           |       | 2.5  | 10      | µV/°C              | В                            |
|                 | Input bias current                 |                                                                                                   |       | 2    | 20      | pА                 | Α                            |
|                 | Input offset current               |                                                                                                   |       | 1    | 20      | pА                 | Α                            |
| 0.455           |                                    | f = DC, $V_{CM}$ = ±5 V, SOIC package                                                             | 90    | 105  |         | 15                 | Α                            |
| CMRR            | Common-mode rejection ratio        | $T_A = -40^{\circ}C$ to +125°C, SOIC package                                                      | 90    |      |         | dB                 | В                            |

7

#### OPA810 SBOS799D – AUGUST 2019 – REVISED JULY 2020



|                     | PARAMETER                                       | TEST CONDITIONS                                                     | MIN                   | ТҮР                    | МАХ                       | UNIT               | Test<br>Level <sup>(3)</sup> |
|---------------------|-------------------------------------------------|---------------------------------------------------------------------|-----------------------|------------------------|---------------------------|--------------------|------------------------------|
| INPUT               |                                                 |                                                                     |                       |                        |                           |                    |                              |
|                     | Allowable input differential voltage            | see Figure 7-54                                                     |                       | ±7                     |                           | V                  | С                            |
|                     | Common-mode input impedance                     | In closed-loop configuration                                        |                       | 12    2.5              |                           | GΩ  pF             | С                            |
|                     | Differential input capacitance                  | In open-loop configuration                                          |                       | 0.5                    |                           | pF                 | С                            |
|                     | Most positive input voltage                     | $\Delta V_{OS} < 5 \text{ mV}^{(1)}$                                | V <sub>S+</sub> + 0.2 | V <sub>S+</sub> + 0.3  |                           | V                  | А                            |
|                     | Most negative input voltage                     | $\Delta V_{OS} < 5 \text{ mV}^{(1)}$                                | V <sub>S-</sub> – 0.2 | V <sub>S-</sub> - 0.3  |                           | V                  | А                            |
|                     | Most positive input voltage for main-JFET stage | See Figure 7-33                                                     | V <sub>S+</sub> - 2.9 | V <sub>S+</sub> – 2.5  |                           | V                  | С                            |
| OUTPU               | т                                               |                                                                     |                       |                        |                           |                    |                              |
| \ <i>\</i>          |                                                 | R <sub>L</sub> = 667 Ω                                              | $V_{S^+} - 0.33$      | $V_{S^{+}} - 0.22$     |                           |                    | А                            |
| V <sub>OCRH</sub>   | Output voltage range high                       | $T_A = -40$ °C to +125°C, R <sub>L</sub> = 667 Ω                    | $V_{S^+} - 0.36$      |                        |                           | - V                | В                            |
| V <sub>OCRL</sub>   | Output voltage range low                        | R <sub>L</sub> = 667 Ω                                              |                       | V <sub>S-</sub> + 0.15 | V <sub>S-</sub> +<br>0.23 | V                  | А                            |
|                     |                                                 | $T_A = -40$ °C to +125°C, R <sub>L</sub> = 667 Ω                    |                       |                        | V <sub>S-</sub> +<br>0.33 | v                  | В                            |
| I <sub>O(max)</sub> | Linear output drive (sourcing and sinking)      | $V_{o}$ = 7.25 V, R <sub>L</sub> = 151 Ω, ΔV <sub>OS</sub> < 1 mV   | 48                    | 64                     |                           | mA                 | А                            |
| I <sub>SC</sub>     | Output short-circuit current                    |                                                                     |                       | 108                    |                           | mA                 | В                            |
| CL                  | Capacitive load drive                           | < 3-dB peaking, $R_S = 0 \Omega$                                    |                       | 10                     |                           | pF                 | С                            |
| POWER               | SUPPLY                                          |                                                                     |                       |                        |                           |                    |                              |
| l <sub>Q</sub>      | Quiescent current per channel                   |                                                                     |                       | 3.8                    | 4.7                       | mA                 | А                            |
|                     | Devuen even hunsie etien netie                  | $\Delta V_{\rm S}$ = ±2 V <sup>(2)</sup> , SOIC package             | 90                    | 105                    |                           | -10                | А                            |
| PSRR                | Power supply rejection ratio                    | $T_A = -40^{\circ}C$ to +125°C, SOIC package                        | 90                    | 90                     |                           | dB                 | В                            |
| AUXILI              | ARY CMOS INPUT STAGE                            |                                                                     |                       |                        |                           |                    |                              |
|                     | Gain-bandwidth product                          |                                                                     |                       | 27                     |                           | MHz                | С                            |
|                     | Input-referred voltage noise                    | f = 1 MHz                                                           |                       | 20                     |                           | nV/√ <del>Hz</del> | С                            |
|                     | Input offset voltage                            | V <sub>CM</sub> = V <sub>S+</sub> – 1.5 V, no load, SOIC<br>Package |                       |                        | 1.6                       | mV                 | А                            |
|                     | Input bias current                              | V <sub>CM</sub> = V <sub>S+</sub> – 1.5 V                           |                       | 2                      | 24                        | pА                 | A                            |

(1) Change in input offset from its value when input is biased to midsupply.

(2) Change in supply voltage from the default test condition with only one of the positive or negative supplies changing corresponding to +PSRR and -PSRR.

(3) Test levels (all values set by characterization and simulation): (A) 100% tested at 25°C, overtemperature limits by characterization and simulation; (B) Not tested in production, limits set by characterization and simulation; (C) Typical value only for information.

(4) Lower of the measured positive and negative slew rate.

(5) For AC specifications, G = 2 V/V,  $R_F$  = 1 k $\Omega$  and  $C_L$  = 4.7 pF (unless otherwise noted).



### 7.7 Electrical Characteristics: 5 V

Test conditions unless otherwise noted:  $T_A = 25^{\circ}C$ ,  $V_{S+} = 5 V$ ,  $V_{S-} = 0 V$ , common-mode voltage ( $V_{CM}$ ) = 1.25 V,  $R_L = 1 k\Omega$  connected to 1.25 V<sup>(5)</sup>.

|                 | PARAMETER                          | TEST CONDITIONS                                                                                    | MIN   | ТҮР       | МАХ | UNIT    | Test<br>Level <sup>(1)</sup> |
|-----------------|------------------------------------|----------------------------------------------------------------------------------------------------|-------|-----------|-----|---------|------------------------------|
| AC PER          | FORMANCE                           | · · ·                                                                                              |       |           |     |         | ľ                            |
|                 |                                    | $G = 1, V_0 = 20 \text{ mV}_{PP}, R_F = 0 \Omega$                                                  |       | 133       |     |         | С                            |
| SSBW            | Small-signal bandwidth             | $G = 1, V_o = 20 \text{ mV}_{PP}, R_F = 0 \Omega,$<br>C <sub>L</sub> = 10 pF                       |       | 135       |     | MHz     | С                            |
|                 |                                    | $G = -1, V_o = 20 \text{ mV}_{PP}$                                                                 |       | 65        |     | 1       | С                            |
| LSBW            | Large-signal bandwidth             | $G = 2 V_o = 2 V_{PP}$                                                                             |       | 36        |     | MHz     | С                            |
| GBWP            | Gain-bandwidth product             |                                                                                                    |       | 70        |     | MHz     | С                            |
|                 | Bandwdith for 0.1-dB flatness      | G = 2, V <sub>o</sub> = 20 mV <sub>PP</sub>                                                        |       | 16        |     | MHz     | С                            |
|                 |                                    | G = 2, $V_0$ = -1-V to 1-V step                                                                    |       | 134       |     |         | С                            |
| SR              | Slew rate (20%-80%) <sup>(4)</sup> | G = 2, $V_o$ = -2-V to 2-V step,<br>V <sub>S</sub> = ±2.5 V                                        |       | 78        |     | V/µs    | С                            |
|                 | Rise time                          | V <sub>o</sub> = 200-mV step                                                                       |       | 4         |     | ns      | С                            |
|                 | Fall time                          | V <sub>o</sub> = 200-mV step                                                                       |       | 4         |     | ns      | С                            |
|                 | Settling time to 0.1%              | G = 2, V <sub>o</sub> = -2-V to 0-V step,<br>V <sub>S</sub> = $\pm 2.5$ V                          |       | 100       |     | ns      | С                            |
|                 | Settling time to 0.001%            | G = 2, V <sub>o</sub> = $-2$ -V to 0-V step,<br>V <sub>S</sub> = $\pm 2.5$ V                       |       | 565       |     | ns      | С                            |
|                 | Input overdrive recovery           | G = 1, (V <sub>S-</sub> – 0.5 V) to (V <sub>S+</sub> + 0.5 V) input, V <sub>S</sub> = $\pm 2.5$ V  |       | 76        |     | ns      | С                            |
|                 | Output overdrive recovery          | G = -1, (V <sub>S-</sub> - 0.5 V) to (V <sub>S+</sub> + 0.5 V) input, V <sub>S</sub> = $\pm 2.5$ V | 93    |           | ns  | С       |                              |
| HD2             | Second-order harmonic              | rmonic $f = 100 \text{ kHz}, R_L = 1 \text{ k}\Omega, V_o = 2 \text{ V}_{PP}$ -102                 |       |           | dBc | С       |                              |
| ΠDZ             | distortion                         | f = 1 MHz, $R_L$ = 1 kΩ, $V_o$ = 2 $V_{PP}$                                                        |       | 81        |     | d D O   | С                            |
| HD3             | Third-order harmonic               |                                                                                                    |       |           | dBc | С       |                              |
| TIBU            | distortion                         | f = 1 MHz, $R_L$ = 1 kΩ, $V_o$ = 2 $V_{PP}$                                                        |       | -92       |     | abo     | С                            |
| e <sub>n</sub>  | Input-referred voltage noise       | Flatband, 1/f corner at 1.5 kHz                                                                    | 6.3   |           |     | nV/√ Hz | С                            |
| i <sub>n</sub>  | Input-referred current noise       | f = 10 kHz                                                                                         |       | 5         |     | fA/√ Hz | С                            |
| z <sub>O</sub>  | Closed-loop output<br>impedance    | f = 100 kHz                                                                                        | 0.007 |           | Ω   | С       |                              |
| DC PER          | FORMANCE                           |                                                                                                    |       |           |     |         |                              |
| A <sub>OL</sub> | Open-loop voltage gain             | $f = DC, V_0 = 1.25 V \text{ to } 3.25 V$                                                          | 104   | 118       |     | dB      | A                            |
| V <sub>OS</sub> | Input offset voltage               | SOIC package                                                                                       |       | 100       | 550 | μV      | А                            |
| •05             | input one of tonage                | DBV and DCK packages                                                                               |       | 100       | 760 | P*      |                              |
|                 | Input offset voltage drift         | $T_A = -40^{\circ}C$ to $+125^{\circ}C$                                                            |       | 2.5       | 10  | µV/°C   | В                            |
|                 | Input bias current                 |                                                                                                    |       | 2         | 20  | pА      | A                            |
|                 | Input offset current               |                                                                                                    |       | 1         | 20  | pА      | A                            |
| CMRR            | Common-mode rejection ratio        | f = DC, V <sub>CM</sub> = 0.75 V to 1.75 V, SOIC package                                           | 73    | 92        |     | dB      | А                            |
|                 |                                    | $T_A = -40^{\circ}C$ to +125°C, SOIC package                                                       | 73    |           |     |         | В                            |
| INPUT           | Allowable input differential       | See Figure 7-54                                                                                    |       | ±5        |     | V       | С                            |
|                 | voltage<br>Common-mode input       | In closed-loop configuration                                                                       |       | 12    2.5 |     | GΩ  pF  | c                            |
|                 | impedance                          |                                                                                                    |       |           |     |         |                              |
|                 | Differential input capacitance     | In open-loop configuration                                                                         |       | 0.5       |     | pF      | С                            |

OPA810 SBOS799D - AUGUST 2019 - REVISED JULY 2020



|                     | PARAMETER                                       | TEST CONDITIONS                                                                                                     | MIN                    | ТҮР                    | MAX                       | UNIT               | Test<br>Level <sup>(1)</sup> |
|---------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------------------------|------------------------|---------------------------|--------------------|------------------------------|
|                     | Most positive input voltage                     | $\Delta V_{OS} < 5 \text{ mV}^{(2)}$                                                                                | V <sub>S+</sub> + 0.2  | V <sub>S+</sub> + 0.3  |                           | V                  | А                            |
|                     | Most negative input voltage                     | $\Delta V_{OS} < 5 \text{ mV}^{(2)}$                                                                                | V <sub>S-</sub> – 0.2  | V <sub>S-</sub> – 0.3  |                           | V                  | А                            |
|                     | Most positive input voltage for main-JFET stage | See Figure 7-41                                                                                                     | V <sub>S+</sub> – 2.9  | V <sub>S+</sub> – 2.5  |                           | V                  | С                            |
| OUTPU               | т                                               |                                                                                                                     |                        |                        |                           |                    |                              |
| V                   | Output voltage range high                       | R <sub>L</sub> = 667 Ω                                                                                              | V <sub>S+</sub> – 0.12 | $V_{S^{+}} - 0.09$     |                           | v                  | А                            |
| V <sub>OCRH</sub>   | Output voltage range high                       | $T_A = -40^{\circ}C$ to +125°C, $R_{LOAD} = 667 \Omega$                                                             | V <sub>S+</sub> – 0.15 |                        |                           | V                  | В                            |
|                     |                                                 | R <sub>L</sub> = 667 Ω                                                                                              |                        | V <sub>S-</sub> + 0.06 | V <sub>S-</sub> +<br>0.11 | V                  | А                            |
| V <sub>OCRL</sub>   | Output voltage range low                        | $T_A = -40$ °C to +125°C, R <sub>L</sub> = 667 Ω                                                                    |                        |                        | V <sub>S-</sub> +<br>0.15 | V                  | В                            |
| I <sub>O(max)</sub> | Linear output drive (sourcing and sinking)      | $V_{O}$ = 1.4 V, R <sub>L</sub> = 27.5 Ω, ΔV <sub>OS</sub> < 1 mV, V <sub>S+</sub> = 3 V and V <sub>S-</sub> = –2 V | 50                     | 64                     |                           | mA                 | А                            |
| I <sub>SC</sub>     | Output short-circuit current                    |                                                                                                                     |                        | 96                     |                           | mA                 | В                            |
| CL                  | Capacitive load drive                           | < 3-dB peaking, $R_S = 0 \Omega$                                                                                    |                        | 10                     |                           | pF                 | С                            |
| POWER               | SUPPLY                                          |                                                                                                                     |                        |                        |                           |                    |                              |
| l <sub>Q</sub>      | Quiescent current per channel                   |                                                                                                                     | 3.15                   | 3.7                    | 4.5                       | mA                 | А                            |
|                     | Deuren europhuneis etien netie                  | $\Delta V_{S} = \pm 0.5 V^{(3)}$ , SOIC package                                                                     | 78                     | 100                    |                           | ٩D                 | А                            |
| PSRR                | Power-supply rejection ratio                    | $T_A = -40^{\circ}C$ to +125°C, SOIC package                                                                        | OIC package 78         |                        |                           | dB                 | В                            |
| AUXILI              | ARY CMOS INPUT STAGE                            |                                                                                                                     |                        |                        |                           |                    |                              |
|                     | Gain-bandwidth product                          |                                                                                                                     |                        | 27                     |                           | MHz                | С                            |
|                     | Input-referred voltage noise                    | f = 1 MHz                                                                                                           |                        | 20                     |                           | nV/√ <del>Hz</del> | С                            |
|                     | Input offset voltage                            | V <sub>CM</sub> = V <sub>S+</sub> – 1.5 V, no load, SOIC<br>Package                                                 |                        |                        | 1.6                       | mV                 | А                            |
|                     | Input bias current                              | V <sub>CM</sub> = V <sub>S+</sub> – 1.5 V                                                                           |                        | 2                      | 20                        | pА                 | Α                            |

(1) Test levels (all values set by characterization and simulation): (A) 100% tested at 25°C, overtemperature limits by characterization and simulation; (B) Not tested in production, limits set by characterization and simulation; (C) Typical value only for information.

(2) Change in input offset from its value when input is biased to 0 V.

(3) Change in supply voltage from the default test condition with only one of the positive or negative supplies changing corresponding to +PSRR and -PSRR.

(4) Lower of the measured positive and negative slew rate.

(5) For AC specifications,  $V_{S+} = 3.5 \text{ V}$ ,  $V_{S-} = -1.5 \text{ V}$ , G = 2 V/V,  $R_F = 1 \text{ k}\Omega$ ,  $C_L = 4.7 \text{ pF}$ ,  $V_{CM} = 0 \text{ V}$  (unless otherwise noted).



### 7.8 Typical Characteristics: $V_S$ = 10 V

At V<sub>S+</sub> = 5 V, V<sub>S-</sub> = –5 V, R<sub>L</sub> = 1 k $\Omega$ , input and output are biased to midsupply, and T<sub>A</sub>  $\approx$  25°C. For AC specifications, V<sub>O</sub> = 2 V<sub>PP</sub>, G = 2 V/V, R<sub>F</sub> = 1 k $\Omega$ , and C<sub>L</sub> = 4.7 pF (unless otherwise noted).



Copyright © 2020 Texas Instruments Incorporated

OPA810 SBOS799D – AUGUST 2019 – REVISED JULY 2020









### 7.9 Typical Characteristics: V<sub>S</sub> = 24 V

At V<sub>S+</sub> = 12 V, V<sub>S-</sub> = -12 V, R<sub>L</sub> = 1 k $\Omega$ , input and output are biased to midsupply, and T<sub>A</sub>  $\approx$  25°C. For AC specifications, V<sub>O</sub> = 2 V<sub>PP</sub>, G = 2 V/V, R<sub>F</sub> = 1 k $\Omega$ , and C<sub>L</sub> = 4.7 pF (unless otherwise noted).







OPA810 SBOS799D – AUGUST 2019 – REVISED JULY 2020







### 7.10 Typical Characteristics: $V_S = 5 V$

At V<sub>S+</sub> = 5 V, V<sub>S-</sub> = 0 V, V<sub>CM</sub>= 1.25 V, R<sub>L</sub> = 1 k $\Omega$ , output is biased to midsupply, and T<sub>A</sub>  $\approx$  25°C. For AC specifications, V<sub>S+</sub> = 3.5 V, V<sub>S-</sub> = -1.5 V, V<sub>CM</sub>= 0 V, V<sub>O</sub> = 2 V<sub>PP</sub>, G = 2 V/V, R<sub>F</sub> = 1 k $\Omega$ , and C<sub>L</sub> = 4.7 pF (unless otherwise noted).



OPA810 SBOS799D – AUGUST 2019 – REVISED JULY 2020







# 7.11 Typical Characteristics: ±2.375-V to ±12-V Split Supply

At V<sub>O</sub> = 2 V<sub>PP</sub>, R<sub>F</sub> = 1 k $\Omega$ , R<sub>L</sub> = 1 k $\Omega$  and T<sub>A</sub>  $\approx$  25°C (unless otherwise noted).













# 8 Detailed Description

### 8.1 Overview

The OPA810 is a single-channel, field-effect transistor (FET)-input, unity-gain stable, voltage-feedback operational amplifier with extremely low input bias current across its common-mode input voltage range. The OPA810, characterized to operate over a wide supply range of 4.75 V to 27 V, has a small-signal, unity-gain bandwidth of 140 MHz and offers both excellent DC precision and dynamic AC performance at low quiescent power. The OPA810 is fabricated on Texas Instrument's proprietary, high-speed SiGe BiCMOS process and achieves significant performance improvements over comparable FET-input amplifiers at similar levels of quiescent power. With a gain-bandwidth product (GBWP) of 70 MHz, extremely high slew rate (200 V/µs), and low noise (6.3 nV/ $\sqrt{\text{Hz}}$ ), the OPA810 is ideal in a wide range of data acquisition and signal processing applications. The OPA810 includes input clamps to allow maximum input differential voltage of up to 7 V, making the device suitable for use with multiplexers and for processing signals with fast transients. The device achieves these benchmark levels of performance while consuming a typical quiescent current (l<sub>Q</sub>) of 3.7 mA per channel.

The OPA810 can source and sink large amounts of current without degradation in its linearity performance. The wide bandwidth of the OPA810 implies that the device has low output impedance across a wide frequency range, thereby allowing the amplifier to drive capacitive loads up to 10 pF without requiring output isolation. This device is suitable for a wide range of data acquisition, test and measurement front-end buffer, impedance measurement, power analyzer, wideband photodiode transimpedance, and signal processing applications.

### 8.2 Functional Block Diagram





### 8.3 Feature Description

#### 8.3.1 OPA810 Architecture

The OPA810 features a true high-impedance input stage including a JFET differential-input pair main stage and a CMOS differential-input auxiliary (aux) stage operational within 2.5 V of the positive supply voltage. The bias current is limited to a maximum of 20 pA throughout the common-mode input range of the amplifier. The *Section 8.2* section provides a block diagram representation for the input stage of the OPA810. The amplifier exhibits superior performance for high-speed signals (distortion, noise, and input offset voltage) while the aux stage enables rail-to-rail inputs and prevents phase reversal. The device exhibits a CMRR and PSRR of 75 dB (typical) when the input common-mode is in aux stage.

The OPA810 also includes input clamps that enable the maximum input differential voltage of up to 7 V (lower of 7 V and total supply voltage). This architecture offers significantly greater differential input voltage capability as compared to one to two times the diode forward voltage drop maximum rating in standard amplifiers, and makes this device suitable for use with multiplexers and processing of signals with fast transients. The input bias currents are also clamped to maximum 300  $\mu$ A, as Figure 7-54 shows, which does not load the previous driver stage or require current-limiting resistors (except limiting current through the input ESD diodes when input common-mode voltages are greater than the supply voltages). This feature also enables this amplifier to be used as a comparator in systems that require an amplifier and a comparator for signal gain and fault detection, respectively. For the lowest offset, distortion, and noise performance, limit the common-mode input voltage to the main JFET-input stage (greater than 2.5 V away from the positive supply).

The OPA810 is a rail-to-rail output amplifier and swings to either of the rails at the output, as shown in Figure 7-15 for 10-V supply operation. This is particularly useful for inputs biased near the rails or when the amplifier is configured in a closed-loop gain such that the output approaches the supply voltage. When the output saturates, it recovers with 55 ns when inputs exceed the supply voltages by 0.5 V in an G = -1 V/V inverting gain with a 10–V supply. The outputs are short-circuit protected with the limits of Figure 7-16.

As Figure 8-1 shows, an amplifier phase margin reduces and becomes unstable when driving a capacitive load  $(C_L)$  at its output. Using a series resistor  $(R_S)$  between the amplifier output and load capacitance introduces a zero that cancels the pole formed by the amplifier output impedance and  $C_L$  in the open-loop transfer function. The OPA810 drives capacitive loads of up to 10 pF without causing instability. It is recommended to use a series resistor for larger load capacitance values, as Figure 7-3 shows for OPA810 configured as a unity-gain buffer. As Figure 7-4 shows, when used in a gain larger than 1 V/V, the OPA810 is able to drive a load capacitance larger than 10 pF without the need for a series resistor at its output.



Figure 8-1. OPA810 Driving Capacitive Load



#### 8.3.2 ESD Protection

As Figure 8-2 shows, all device pins are protected with internal ESD protection diodes to the power supplies. These diodes provide moderate protection to input overdrive voltages above the supplies. The protection diodes can typically support 10-mA continuous input and output currents. The differential input clamps only limit the bias current when the input common-mode voltages are within the supply voltage range, whereas current-limiting series resistors must be added at the inputs if common-mode voltages higher than the supply voltages are possible. Keep these resistor values as low as possible because using high values degrades noise performance and frequency response.



Figure 8-2. Internal ESD Protection

### 8.4 Device Functional Modes

#### 8.4.1 Split-Supply Operation (±2.375 V to ±13.5 V)

To facilitate testing with common lab equipment, the OPA810 can be configured to allow for split-supply operation (see the *OPA2810DGK Evaluation Module* user guide). This configuration eases lab testing because the mid-point between the power rails is ground, and most signal generators, network analyzers, oscilloscopes, spectrum analyzers, and other lab equipment reference the inputs and outputs to ground. Figure 9-1 depicts the OPA810 configured as a noninverting amplifier and Figure 9-2 illustrates the OPA810 configured as an inverting amplifier. For split-supply operation referenced to ground, the power supplies  $V_{S+}$  and  $V_{S-}$  are symmetrical around ground and  $V_{REF}$  is at GND. Split-supply operation is preferred in systems where the signals swing around ground because of the ease-of-use; however, the system requires two supply rails.

#### 8.4.2 Single-Supply Operation (4.75 V to 27 V)

Many newer systems use a single power supply to improve efficiency and reduce the cost of the extra power supply. The OPA810 can be used with a single supply (with the negative supply set to ground) with no change in performance if the input and output are biased within the linear operation of the device. To change the circuit from split supply to a balanced, single-supply configuration, level shift all voltages by half the difference between the power-supply rails. An additional advantage of configuring an amplifier for single-supply operation is that the effects of PSRR are minimized because the low-supply rail is grounded. See the *Single-Supply Op Amp Design Techniques* application report for examples of single-supply designs.



# 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

#### 9.1.1 Amplifier Gain Configurations

The OPA810 is a classic voltage-feedback amplifier with each channel having two high-impedance inputs and a low-impedance output. Standard application circuits (as shown in Figure 9-1 and Figure 9-2) include the noninverting and inverting gain configurations. The DC operating point for each configuration is level-shifted by the reference voltage  $V_{REF}$  that is typically set to midsupply in single-supply operation.  $V_{REF}$  is often connected to ground in split-supply applications.



Figure 9-1. Noninverting Amplifier



Figure 9-2. Inverting Amplifier

Equation 1 shows the closed-loop gain of an amplifier in a noninverting configuration.

$$V_{O} = V_{IN} \left( 1 + \frac{R_{F}}{R_{G}} \right) + V_{REF}$$
<sup>(1)</sup>

Equation 2 shows the closed-loop gain of an amplifier in an inverting configuration.

$$V_{O} = V_{IN} \left( -\frac{R_{F}}{R_{G}} \right) + V_{REF}$$
<sup>(2)</sup>



#### 9.1.2 Selection of Feedback Resistors

The OPA810 is a classic voltage feedback amplifier with each channel having two high-impedance inputs and a low-impedance output. Standard application circuits (as shown in Figure 9-3 and Figure 9-4) include the noninverting and inverting gain configurations. The DC operating point for each configuration is level-shifted by the reference voltage  $V_{REF}$  which is typically set to midsupply in single-supply operation.  $V_{REF}$  is often connected to ground in split-supply applications.



Figure 9-3. Noninverting Amplifier



Figure 9-4. Inverting Amplifier

Equation 3 shows the closed-loop gain of an amplifier in noninverting configuration.

$$V_{O} = V_{IN} \left( 1 + \frac{R_{F}}{R_{G}} \right) + V_{REF}$$
(3)

Equation 4 shows the closed-loop gain of an amplifier in an inverting configuration.

$$V_{O} = V_{IN} \left( -\frac{R_{F}}{R_{G}} \right) + V_{REF}$$
(4)

The magnitude of the low-frequency gain is determined by the ratio of the magnitudes of the feedback resistor  $(R_F)$  and the gain setting resistor  $R_G$ . The order of magnitudes of the individual values of  $R_F$  and  $R_G$  offer a trade-off between amplifier stability, power dissipated in the feedback resistor network, and total output noise. The feedback network increases the loading on the amplifier output. Using large values of the feedback resistors reduces the power dissipated at the amplifier output. On the other hand, this increases the inherent voltage and amplifier current noise contribution seen at the output while lowering the frequency at which a pole occurs in the feedback factor ( $\beta$ ). This pole causes a decrease in the phase margin at zero-gain crossover frequency and potential instability. Using small feedback resistors increases power dissipation and also degrades amplifier linearity due to a heavier amplifier output load. Figure 9-5 illustrates a representative schematic of the OPA810 in an inverting configuration with the input capacitors shown.

-(R<sub>F</sub>/R<sub>G</sub>)V<sub>SIG</sub>







#### Figure 9-5. Inverting Amplifier with Input Capacitors

 $R_{F}$ 

The effective capacitance at the amplifier inverting input pin is shown in Equation 5, which forms a pole in  $\beta$  at a cut-off frequency of Equation 6.

$$C_{IN} = C_{CM} + C_{DIFF} + C_{PCB}$$

where

- C<sub>CM</sub> is the amplifier common-mode input capacitance
- CDIFF is the amplifier differential input capacitance
- C<sub>PCB</sub> is the PCB parasitic capacitance

$$F_{\rm C} = \frac{1}{2\pi R_{\rm F} C_{\rm IN}} \tag{6}$$

For low-power systems, greater the values of the feedback resistors, the earlier in frequency does the phase margin begin to reduce and cause instability. Figure 9-6 and Figure 9-7 illustrate the loop gain magnitude and phase plots, respectively, for the OPA810 simulation in TINA-TI configured as an inverting amplifier with values of feedback resistors varying by orders of magnitudes.



A lower phase margin results in peaking in the frequency response and lower bandwidth as Figure 9-8 shows, which is synonymous with overshoot and ringing in the pulse response results. The OPA810 offers a flat-band voltage noise density of 6.3 nV/ $\sqrt{Hz}$ . TI recommends selecting an R<sub>F</sub> so the voltage noise contribution does not exceed that of the amplifier. Figure 9-9 shows the voltage noise density variation with value of resistance at 25°C. A 2-k $\Omega$  resistor exhibits a thermal noise density of 5.75 nV/ $\sqrt{Hz}$  which is comparable to the flatband noise of the OPA810. Hence, TI recommends using an R<sub>F</sub> lower than 2 k $\Omega$  while being large enough to not dissipate



(5)

excessive power for the output voltage swing and supply current requirements of the application. The *Section 9.1.3* section shows a detailed analysis of the various contributors to noise.



#### 9.1.3 Noise Analysis and the Effect of Resistor Elements on Total Noise

The OPA810 provides a low input-referred broadband noise voltage density of 6.3 nV/ $\sqrt{\text{Hz}}$  while requiring a low 3.7-mA quiescent supply current. To take full advantage of this low input noise, careful attention to the other possible noise contributors is required. Figure 9-10 shows the operational amplifier noise analysis model with all the noise terms included. In this model, all the noise terms are taken to be noise voltage or current density terms in nV/ $\sqrt{\text{Hz}}$  or pA/ $\sqrt{\text{Hz}}$ .



Figure 9-10. Operational Amplifier Noise Analysis Model

The total output spot noise voltage is computed as the square root of the squared contributing terms to the output noise voltage. This computation adds all the contributing noise powers at the output by superposition, then calculates the square root to get back to a spot noise voltage. Figure 9-10 shows the general form for this output noise voltage using the terms shown in Equation 7.

$$E_{O} = \sqrt{\left(E_{NI}^{2} + \left(I_{BN}R_{S}\right)^{2} + 4kTR_{S}\right)NG^{2} + \left(I_{BI}R_{F}\right)^{2} + 4kTR_{F}NG}$$
(7)

Dividing this expression by the noise gain (NG =  $1 + R_F / R_G$ ) shows the equivalent input referred spot noise voltage at the noninverting input; see Equation 8.

$$E_{N} = \sqrt{E_{NI}^{2} + (I_{BN}R_{S})^{2} + 4kTR_{S} + \left(\frac{I_{BI}R_{F}}{NG}\right)^{2} + \frac{4kTR_{F}}{NG}}$$

(8)



Substituting large resistor values into Equation 8 can quickly dominate the total equivalent input referred noise. A source impedance on the noninverting input of 2-k $\Omega$  adds a Johnson voltage noise term similar to that of the amplifier (6.3 nV/ $\sqrt{Hz}$ ).

Table 9-1 compares the noise contributions from the various terms when the OPA810 is configured in a noninverting gain of 5 V/V as Figure 9-11 shows. Two cases are considered where the resistor values in case 2 are 10x the resistor values in case 1. The total output noise in case 1 is  $34 \text{ nV}/\sqrt{\text{Hz}}$  while the noise in case 2 is  $51.5 \text{ nV}/\sqrt{\text{Hz}}$ . The large value resistors in case 2 dilute the benefits of selecting a low noise amplifier like the OPA810. To minimize total system noise, reduce the size of the resistor values. This increases the amplifiers output load and results in a degradation of distortion performance. The increased loading increases the dynamic power consumption of the amplifier. The circuit designer must make the appropriate tradeoffs to maximize the overall performance of the amplifier to match the system requirements.



Figure 9-11. Comparing Noise Contributors for Two Cases with the Amplifier in a Noninverting Gain of 5 V/V

| Table 9-1. Comparing Noise Co | contributions for the Circuit ir | Figure 9-11 |
|-------------------------------|----------------------------------|-------------|
|-------------------------------|----------------------------------|-------------|

|                                                   |                                                                          |                          | CASE 1                                         |                                                          |                      |                            | CASE 2                                         |                                                          |                      |  |  |  |
|---------------------------------------------------|--------------------------------------------------------------------------|--------------------------|------------------------------------------------|----------------------------------------------------------|----------------------|----------------------------|------------------------------------------------|----------------------------------------------------------|----------------------|--|--|--|
| NOISE<br>SOURCE                                   | OUTPUT<br>NOISE<br>EQUATION                                              | NOISE<br>SOURCE<br>VALUE | VOLTAGE<br>NOISE<br>CONTRIBUTIO<br>N (nV/√ Hz) | NOISE<br>POWER<br>CONTRIBUTIO<br>N (nV <sup>2</sup> /Hz) | CONTRIBUTIO<br>N (%) | NOISE<br>SOURCE<br>VALUE   | VOLTAGE<br>NOISE<br>CONTRIBUTIO<br>N (nV/√ Hz) | NOISE<br>POWER<br>CONTRIBUTIO<br>N (nV <sup>2</sup> /Hz) | CONTRIBUTIO<br>N (%) |  |  |  |
| Source resistor,<br>R <sub>S</sub>                | E <sub>RS</sub> (1 +<br>R <sub>F</sub> /R <sub>G</sub> )                 | 1.82 nV/√<br>Hz          | 9.1                                            | 82.81                                                    | 7.15                 | 5.76 nV/√<br>Hz            | 28.8                                           | 829.44                                                   | 31.29                |  |  |  |
| Gain resistor,<br>R <sub>G</sub>                  | E <sub>RG</sub> (R <sub>F</sub> /<br>R <sub>G</sub> )                    | 2.04 nV/√<br>Hz          | 8.16                                           | 66.59                                                    | 5.75                 | 6.44 nV/√<br><del>Hz</del> | 25.76                                          | 663.58                                                   | 25.03                |  |  |  |
| Feedback<br>resistor, R <sub>F</sub>              | E <sub>RF</sub>                                                          | 4.07 nV/√<br>Hz          | 4.07                                           | 16.57                                                    | 1.43                 | 12.87 nV/√<br>Hz           | 12.87                                          | 165.64                                                   | 6.25                 |  |  |  |
| Amplifier<br>voltage noise,<br>E <sub>NI</sub>    | E <sub>NI</sub> (1 + R <sub>F</sub> /<br>R <sub>G</sub> )                | 6.3 nV/√<br>Hz           | 31.5                                           | 992.25                                                   | 85.67                | 6.3 nV/√<br>Hz             | 31.5                                           | 992.25                                                   | 37.43                |  |  |  |
| Inverting<br>current noise,<br>I <sub>BI</sub>    | I <sub>BI</sub> (R <sub>F</sub>    R <sub>G</sub> )                      | 5 fA/√ <del>Hz</del>     | 5.0E-3                                         | _                                                        | _                    | 5 fA/√ <del>Hz</del>       | 50E-3                                          | _                                                        | _                    |  |  |  |
| Noninverting<br>current noise,<br>I <sub>BN</sub> | I <sub>BN</sub> R <sub>S</sub> (1 +<br>R <sub>F</sub> / R <sub>G</sub> ) | 5 fA/√ <del>Hz</del>     | 1.0E-3                                         | _                                                        | _                    | 5 fA/√ <del>Hz</del>       | 10E-3                                          | _                                                        | _                    |  |  |  |



### 9.2 Typical Applications

### 9.2.1 Transimpedance Amplifier

The high GBWP and low input voltage and current noise for the OPA810 make the device an ideal wideband transimpedance amplifier for moderate to high transimpedance gains.



Figure 9-12. Wideband, High-Sensitivity, Transimpedance Amplifier

#### 9.2.1.1 Design Requirements

Table 9-2 lists the design requirements for a high-bandwidth, high-gain transimpedance amplifier circuit.

#### Table 9-2. Design Requirements

| PARAMETER              | DESIGN REQUIREMENT |
|------------------------|--------------------|
| Target bandwidth       | > 2 MHz            |
| Transimpedance gain    | 100 κΩ             |
| Photodiode capacitance | 20 pF              |

#### 9.2.1.2 Detailed Design Procedure

Designs that require high bandwidth from a large area detector with relatively high transimpedance gain benefit from the low input voltage noise of the OPA810. This input voltage noise is peaked up over frequency by the diode source capacitance, and can (in many cases) become the limiting factor to input sensitivity. The key elements to the design are the expected diode capacitance ( $C_D$ ) with the reverse bias voltage ( $V_{BIAS}$ ) applied, the desired transimpedance gain,  $R_F$ , and the GBWP for the OPA810 (70 MHz). Figure 9-12 shows a transimpedance circuit with the parameters as described in Table 9-2. With these three variables set (and including the parasitic input capacitance for the OPA810 and the printed circuit board (PCB) added to  $C_D$ ), the feedback capacitor value ( $C_F$ ) can be set to control the frequency response. The *Transimpedance Considerations for High-Speed Amplifiers* application report discusses using high-speed amplifiers for transimpedance applications. Set the feedback pole according to Equation 9 in order to achieve a maximally-flat second-order Butterworth frequency response:

$$\frac{1}{2\pi R_F C_F} = \sqrt{\frac{GBWP}{4\pi R_F C_D}}$$

(9)

The input capacitance of the amplifier is the sum of the common-mode and differential capacitance (2.0 + 0.5) pF. The parasitic capacitance from the photodiode package and the PCB is approximately 0.3 pF. Using Equation 5 gives a total input capacitance of  $C_D = 22.8$  pF. From Equation 9, set the feedback pole at 1.55 MHz. Setting the pole at 1.55 MHz requires a total feedback capacitance of 1.03 pF.

Equation 10 shows the approximate –3-dB bandwidth of the transimpedance amplifier circuit:



$$f_{-3dB} = \sqrt{GBWP / (2\pi R_F C_D)} Hz$$

(10)

Equation 10 estimates a closed-loop bandwidth of 2.19 MHz. Figure 9-13 and Figure 9-14 show the loop-gain magnitude and phase plots from the TINA-TI simulations of the transimpedance amplifier circuit of Figure 9-12. The 1/ $\beta$  gain curve has a zero from R<sub>F</sub> and C<sub>IN</sub> at 70 kHz and a pole from R<sub>F</sub> and C<sub>F</sub> cancelling the 1/ $\beta$  zero at 1.5 MHz, resulting in a 20-dB per decade rate-of-closure at the loop-gain crossover frequency (the frequency where A<sub>OL</sub> equals 1/ $\beta$ ), ensuring a stable circuit. A phase margin of 62° is obtained with a closed-loop bandwidth of 3 MHz and a 100-k $\Omega$  transimpedance gain.

### 9.2.1.3 Application Curves





#### 9.2.2 High-Z Input Data Acquisition Front-End

An ideal data acquisition system must measure a parameter without altering the measurand. When measuring a voltage or current from sensors with a large output impedance, an extremely high input impedance front-end with a pA range bias current is needed. Figure 9-15 shows an example circuit with the OPA810 used at the front-end. For systems with large input voltage attenuated with the M $\Omega$  range resistor divider, the OPA810 with its pA range bias currents adds negligible offset voltage and distortion because of the bias current induced resistor voltage drops. This circuit shows a funneling architecture with the OPA810 FET-input amplifier used as a unity-gain buffer, followed by attenuation to the ADS9110 5-V, full-scale input range and the ADC input drive using the THS4561 fully-differential amplifier (FDA). The THS4561 helps achieve better SNR and ENOB than a similar 5-V FDA, with a higher 12.6-V supply voltage and signal swings up to the ADC full-scale input range.

As a result of the capacitive switching and current inrush on the ADC VREF input pin, a wide bandwidth amplifier such as the OPA837 is used with the OPA378 in a composite loop as a reference buffer. The OPA378, driven from the REF5050 5-V voltage reference, offers high precision and the OPA837 gives fast-settling performance for the ADC reference input drive. See the *Reference Design Maximizing Signal Dynamic Range for True 10 Vpp Differential Input to 20 bit ADC* design guide for more a detailed analysis of this high-Z front-end.



Figure 9-15. High-Z Input Data Acquisition Front-End



#### 9.2.3 Multichannel Sensor Interface

High-Z input amplifiers are particularly useful when interfaced with sensors that have relatively high output impedance. Such multichannel systems usually interface these sensors with the signal chain through a multiplexer. Figure 9-16 shows one such implementation using an amplifier for the interface with each sensor, and driving into an ADC through a multiplexer. An alternate circuit, shown in Figure 9-17, can use a single higher GBWP and fast-settling amplifier at the output of the multiplexer. This architecture gives rise to large signal transients when switching between channels, where the settling performance of the amplifier and maximum allowed differential input voltage limits signal chain performance and amplifier reliability, respectively.



Figure 9-16. Multichannel Sensor Interface Using Multiple Amplifiers



Figure 9-17. Multichannel Sensor Interface Using a Single Higher GBWP Amplifier

Figure 9-18 shows the output voltage and input differential voltage when a 8-V step is applied at the noninverting terminal of the OPA810 configured as a unity-gain buffer of Figure 9-17.



Figure 9-18. Large-Signal Transient Response Using the OPA810

Because of the fast input transient, the amplifier is slew-limited and the inputs cease to track each other (a maximum  $V_{IN,Diff}$  of 7 V is shown in Figure 9-18) until the output reaches its final value and the negative feedback loop is closed. For standard amplifiers with a 0.7-V to 1.5-V maximum  $V_{IN,Diff}$  rating, current-limiting resistors must be used in series with the input pins to protect the device from irreversible damage, which also limits the device frequency response. The OPA810 has built-in input clamps that allow the application of as much as 7 V of  $V_{IN,Diff}$ , with no external resistors required and no damage to the device or a shift in performance specifications. Such an input-stage architecture, coupled with its fast settling performance, makes the OPA810 a good fit for multichannel sensor multiplexed systems.



# **10 Power Supply Recommendations**

The OPA810 is intended for operation on supplies ranging from 4.75 V to 27 V. The OPA810 can be operated on single-sided supplies, split and balanced bipolar supplies, or unbalanced bipolar supplies. Operating from a single supply can have numerous advantages. With the negative supply at ground, the DC errors resulting from the –PSRR term can be minimized. Typically, AC performance improves slightly at 10-V operation with minimal increase in supply current. Minimize the distance (< 0.1 in) from the power-supply pins to high-frequency, 0.01- $\mu$ F decoupling capacitors. A larger capacitor (2.2  $\mu$ F typical) is used along with a high-frequency, 0.01- $\mu$ F, supply-decoupling capacitor at the device supply pins. For single-supply operation, only the positive supply has these capacitors. When a split supply is used, use these capacitors from each supply to ground. If necessary, place the larger capacitors further from the device and share these capacitors among several devices in the same area of the printed circuit board (PCB). An optional supply decoupling capacitor across the two power supplies (for split-supply operation) reduces second harmonic distortion.

### 11 Layout

### 11.1 Layout Guidelines

Achieving optimum performance with a high-frequency amplifier such as the OPA810 requires careful attention to board layout parasitics and external component types. The *OPA2810EVM* can be used as a reference when designing the circuit board. Recommendations that optimize performance include:

- 1. **Minimize parasitic capacitance** to any AC ground for all signal I/O pins. Parasitic capacitance on the output and inverting input pins can cause instability—on the noninverting input, this capacitance can react with the source impedance to cause unintentional band-limiting. To reduce unwanted capacitance, open a window around the signal I/O pins in all ground and power planes around those pins. Otherwise, ground and power planes must be unbroken elsewhere on the board.
- 2. Minimize the distance (< 0.1 in) from the power-supply pins to high-frequency, 0.01-μF decoupling capacitors. At the device pins, do not allow the ground and power plane layout to be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. The power-supply connections must always be decoupled with these capacitors. Larger (2.2-μF to 6.8-μF) decoupling capacitors, effective at lower frequency, must also be used on the supply pins. These capacitors can be placed somewhat farther from the device and shared among several devices in the same area of the PC board.</p>
- 3. Careful selection and placement of external components preserve the high-frequency performance of the OPA810. Resistors must be a low reactance type. Surface-mount resistors work best and allow a tighter overall layout. Metal film and carbon composition axially leaded resistors can also provide good highfrequency performance. Again, keep their leads and PCB trace length as short as possible. Never use wirewound type resistors in a high-frequency application. Because the output pin and inverting input pin are the most sensitive to parasitic capacitance, always position the feedback and series output resistor, if any, as close as possible to the output pin. Other network components, such as noninverting input termination resistors, must also be placed close to the package. Even with a low parasitic capacitance shunting the external resistors, excessively high resistor values can create significant time constants that can degrade performance. Good axial metal film or surface-mount resistors have approximately 0.2 pF in shunt with the resistor. For resistor values greater than 10 k $\Omega$ , this parasitic capacitance can add a pole or zero close to the GBWP of 70 MHz and subsequently affects circuit operation. Keep resistor values as low as possible and consistent with load driving considerations. Lowering the resistor values keeps the resistor noise terms low, and minimizes the effect of parasitic capacitance, however lower resistor values increase the dynamic power consumption because R<sub>F</sub> and R<sub>G</sub> become part of the amplifiers output load network. Transimpedance applications (see the Section 9.2.1 section) can use whatever feedback resistor is required by the application as long as the feedback compensation capacitor is set considering all parasitic capacitance terms on the inverting node.





- 4. Connections to other wideband devices on the board can be made with short direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Relatively wide traces (50 mils to 100 mils) must be used, preferably with ground and power planes opened up around them. Estimate the total capacitive load and set R<sub>S</sub> for sufficient phase margin and stability. Low parasitic capacitive loads (< 10 pF) may not need an R<sub>S</sub> because the OPA810 is nominally compensated to operate with a 10-pF parasitic load. Higher parasitic capacitive loads without an R<sub>S</sub> are allowed with increase in signal gain (increasing the unloaded phase margin). If a long trace is required, and the 6-dB signal loss intrinsic to a doubly-terminated transmission line is acceptable, implement a matched impedance transmission line using microstrip or stripline techniques (consult an ECL design handbook for microstrip and stripline layout techniques). A 50- $\Omega$  environment is normally not necessary onboard, and a higher impedance environment improves distortion. With a characteristic board trace impedance defined based on board material and trace dimensions, a matching series resistor into the trace from the output of the OPA810 is used as well as a terminating shunt resistor at the input of the destination device. Remember also that the terminating impedance is the parallel combination of the shunt resistor and the input impedance of the destination device—this total effective impedance must be set to match the trace impedance. If the 6-dB attenuation of a doubly-terminated transmission line is unacceptable, a long trace can be series-terminated at the source end only. Treat the trace as a capacitive load in this case and set the series resistor value to obtain sufficient phase margin and stability. This does not preserve signal integrity as well as a doubly-terminated line. If the input impedance of the destination device is low, the signal attenuates because of the voltage divider formed by the series output into the terminating impedance.
- 5. Take care to design the PCB layout for optimal thermal dissipation. For the extreme case of 125°C operating ambient, using the approximate 134.8°C/W for the SOIC package, and an internal power of 24-V supply × 4.7-mA 125°C supply current gives a maximum internal power dissipation of 113 mW. This power gives a 15°C increase from ambient to junction temperature. Load power adds to this value and this dissipation must also be calculated to determine the worst-case safe operating point.
- 6. **Socketing a high-speed device such as the OPA810 is not recommended.** The additional lead length and pin-to-pin capacitance introduced by the socket can create an extremely troublesome parasitic network that can almost make achieving a smooth, stable frequency response impossible. Best results are obtained by soldering the OPA810 onto the board.

#### **11.1.1 Thermal Considerations**

The OPA810 does not require heat sinking or airflow in most applications. Maximum allowed junction temperature sets the maximum allowed internal power dissipation. Do not allow the maximum junction temperature to exceed 150°C.

Operating junction temperature (T<sub>J</sub>) is given by T<sub>A</sub> + P<sub>D</sub> ×  $\theta_{JA}$ . The total internal power dissipation (P<sub>D</sub>) is the sum of quiescent power (P<sub>DQ</sub>) and additional power dissipated in the output stage (P<sub>DL</sub>) to deliver load power. Quiescent power is the specified no-load supply current times the total supply voltage across the part. P<sub>DL</sub> depends on the required output signal and load but would, for a grounded resistive load, be at a maximum when the output is fixed at a voltage equal to half of either supply voltage (for equal split-supplies). Under this condition P<sub>DL</sub> = V<sub>S</sub><sup>2</sup> / (4 × R<sub>L</sub>) where R<sub>L</sub> includes feedback network loading.

The power in the output stage and not into the load that determines internal power dissipation.

As a worst-case example, compute the maximum  $T_J$  using a DCK (SC70 package) configured as a unity gain buffer, operating on ±12-V supplies at an ambient temperature of 25°C and driving a grounded 500- $\Omega$  load.

$$P_D = 24 \text{ V} \times 4.7 \text{ mA} + 12^2 / (4 \times 500 \Omega) = 184.8 \text{ mW}$$

Maximum  $T_J = 25^{\circ}C + (0.185 \text{ W} \times 190.8^{\circ}C/\text{W}) = 60^{\circ}C$ , which is well below the maximum allowed junction temperature of 150°C.



### 11.2 Layout Example



Figure 11-1. Layout Recommendation



#### **12 Device and Documentation Support**

#### **12.1 Third-Party Products Disclaimer**

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### **12.2 Documentation Support**

#### 12.2.1 Related Documentation

For related documentation see the following:

- Texas Instruments, OPA2810 Dual-Channel, 27-V, Rail-to-Rail Input/Output FET-Input Operational Amplifier data sheet.
- Texas Instruments, ADS9110 18-Bit, 2-MSPS, 15-mW, SAR ADC With Enhanced Performance Features data sheet
- Texas Instruments, THS4561 Low-Power, High Supply Range, 70-MHz, Fully Differential Amplifier data sheet
- Texas Instruments, OPAx837 Low-Power, Precision, 105-MHz, Voltage-Feedback Op Amp data sheet
- Texas Instruments, OPAx378 Low-Noise, 900kHz, RRIO, Precision Operational Amplifier Zerø-Drift Series data sheet
- Texas Instruments, REF50xx Low-Noise, Very Low Drift, Precision Voltage Reference data sheet
- Texas Instruments, OPA2810DGK Evaluation Module user's guide
- Texas Instruments, Single-Supply Op Amp Design Techniques application report
- Texas Instruments, Transimpedance Considerations for High-Speed Amplifiers application report
- Texas Instruments, *Blog: What you need to know about transimpedance amplifiers part 1*
- Texas Instruments, Blog: What you need to know about transimpedance amplifiers part 2
- Texas Instruments, Noise Analysis for High-Speed Op Amps application report
- Texas Instruments, TINA model and simulation tool
- Texas Instruments, TIDA-01057 Reference Design Maximizing Signal Dynamic Range for True 10 Vpp Differential Input to 20 bit ADC

#### 12.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **12.4 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.5 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### **12.6 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



#### 12.7 Glossary

**TI Glossary** This glossary lists and explains terms, acronyms, and definitions.

#### Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | •       | Pins | •    |              | Lead finish/         | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|--------------|----------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)          | Ball material<br>(6) | (3)                 |              | (4/5)          |         |
| OPA810IDBVR      | ACTIVE | SOT-23       | DBV     | 5    | 3000 | RoHS & Green | NIPDAU               | Level-2-260C-1 YEAR | -40 to 125   | 1ZQ5           | Samples |
| OPA810IDBVT      | ACTIVE | SOT-23       | DBV     | 5    | 250  | RoHS & Green | NIPDAU               | Level-2-260C-1 YEAR | -40 to 125   | 1ZQ5           | Samples |
| OPA810IDCKR      | ACTIVE | SC70         | DCK     | 5    | 3000 | RoHS & Green | NIPDAU               | Level-2-260C-1 YEAR | -40 to 125   | 1GG            | Samples |
| OPA810IDR        | ACTIVE | SOIC         | D       | 8    | 2500 | RoHS & Green | NIPDAU               | Level-2-260C-1 YEAR | -40 to 125   | 810            | Samples |
| OPA810IDT        | ACTIVE | SOIC         | D       | 8    | 250  | RoHS & Green | NIPDAU               | Level-2-260C-1 YEAR | -40 to 125   | 810            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



www.ti.com

10-Dec-2020

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

STRUMENTS

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal | b               |                    |   |      |                          | l.                       |            | D          |            |            |           | t.               |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| OPA810IDBVR                 | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| OPA810IDBVT                 | SOT-23          | DBV                | 5 | 250  | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| OPA810IDCKR                 | SC70            | DCK                | 5 | 3000 | 180.0                    | 8.4                      | 2.47       | 2.3        | 1.25       | 4.0        | 8.0       | Q3               |
| OPA810IDR                   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA810IDT                   | SOIC            | D                  | 8 | 250  | 180.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



www.ti.com

### PACKAGE MATERIALS INFORMATION

3-Jun-2022



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA810IDBVR | SOT-23       | DBV             | 5    | 3000 | 190.0       | 190.0      | 30.0        |
| OPA810IDBVT | SOT-23       | DBV             | 5    | 250  | 190.0       | 190.0      | 30.0        |
| OPA810IDCKR | SC70         | DCK             | 5    | 3000 | 213.0       | 191.0      | 35.0        |
| OPA810IDR   | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| OPA810IDT   | SOIC         | D               | 8    | 250  | 210.0       | 185.0      | 35.0        |

# **DBV0005A**



## **PACKAGE OUTLINE**

### SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.This drawing is subject to change without notice.Refernce JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.



## **DBV0005A**

# **EXAMPLE BOARD LAYOUT**

#### SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## **DBV0005A**

# **EXAMPLE STENCIL DESIGN**

### SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



# **D0008A**



## **PACKAGE OUTLINE**

#### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- This dimension does not include interlead flash.
   Reference JEDEC registration MS-012, variation AA.



## D0008A

# **EXAMPLE BOARD LAYOUT**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



### D0008A

# **EXAMPLE STENCIL DESIGN**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



# DCK0005A



# **PACKAGE OUTLINE**

### SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-203.
   Support pin may differ or may not be present.



## **DCK0005A**

# **EXAMPLE BOARD LAYOUT**

#### SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## DCK0005A

# **EXAMPLE STENCIL DESIGN**

### SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

7. Board assembly site may have different recommendations for stencil design.



<sup>6.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated