#### SN74LVCZ245A OCTAL BUS TRANSCEIVER WITH 3-STATE OUTPUTS SCES275G – JUNE 1999 – REVISED AUGUST 2003

DB, DW, N, NS, OR PW PACKAGE Operates From 2.7 V to 3.6 V (TOP VIEW) Inputs Accept Voltages to 5.5 V Max t<sub>pd</sub> of 6.3 ns at 3.3 V 20 🛛 V<sub>CC</sub> DIR [ A1 🛛 2 19 0E Typical VOLP (Output Ground Bounce) <0.8 V at  $V_{CC}$  = 3.3 V, T<sub>A</sub> = 25°C A2 🛙 3 18 B1 A3 🛛 4 17 🛛 B2 Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) A4 🛛 5 16 🛛 B3 >2 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> =  $25^{\circ}$ C A5 Π 6 15 **B**4 Ioff and Power-Up 3-State Support Hot A6 🛛 7 14 🛛 B5 Insertion A7 **1**8 13 🛛 B6 Supports Mixed-Mode Signal Operation on 12 🛛 B7 A8 🛛 9 All Ports (5-V Input/Output Voltage With 11 🛛 B8 GND 10 3.3-V V<sub>CC</sub>)

 Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II

#### description/ordering information

This octal bus transceiver is designed for 2.7-V to 3.6-V  $V_{CC}$  operation.

The SN74LVCZ245A is designed for asynchronous communication between data buses. The device transmits data from the A bus to the B bus or from the B bus to the A bus, depending on the logic level at the direction-control (DIR) input. The output-enable  $(\overline{OE})$  input can be used to disable the device so the buses are effectively isolated.

Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of this device as a translator in a mixed 3.3-V/5-V system environment.

When  $V_{CC}$  is between 0 and 1.5 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

This device is fully specified for hot-insertion applications using I<sub>off</sub> and power-up 3-state. The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict.

| TA            | PACKAGE <sup>†</sup> |              | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |  |
|---------------|----------------------|--------------|--------------------------|---------------------|--|
|               | PDIP – N             | Tube of 20   | SN74LVCZ245AN            | SN74LVCZ245AN       |  |
|               | SOIC - DW            | Tube of 25   | SN74LVCZ245ADW           | LVCZ245A            |  |
|               | 3010 - DW            | Reel of 2000 | SN74LVCZ245ADWR          | LVCZ245A            |  |
| 4000 to 0500  | SOP – NS             | Reel of 2000 | SN74LVCZ245ANSR          | LVCZ245A            |  |
| –40°C to 85°C | SSOP – DB            | Reel of 2000 | SN74LVCZ245ADBR          | CV245A              |  |
|               |                      | Tube of 70   | SN74LVCZ245APW           | CV245A              |  |
|               | TSSOP – PW           | Reel of 2000 | SN74LVCZ245APWR          | CV245A              |  |
|               |                      | Reel of 250  | SN74LVCZ245APWT          | CV245A              |  |

#### **ORDERING INFORMATION**

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



Copyright © 2003, Texas Instruments Incorporated

#### SN74LVCZ245A OCTAL BUS TRANSCEIVER WITH 3-STATE OUTPUTS SCES275G – JUNE 1999 – REVISED AUGUST 2003

| FUNCTIO |         |
|---------|---------|
|         | I IADLL |

| INP | UTS | OPERATION       |
|-----|-----|-----------------|
| OE  | DIR | OPERATION       |
| L   | L   | B data to A bus |
| L   | Н   | A data to B bus |
| н   | Х   | Isolation       |

### logic diagram (positive logic)



**To Seven Other Channels** 

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub><br>Input voltage range, V <sub>I</sub> (see Note 1)<br>Voltage range applied to any output in the high-impedance or power-off state, V <sub>O</sub> |                                   |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| (see Note 1)                                                                                                                                                                              | –0.5 V to 6.5 V                   |
| Voltage range applied to any output in the high or low state, VO                                                                                                                          |                                   |
| (see Notes 1 and 2)                                                                                                                                                                       | -0.5 V to V <sub>CC</sub> + 0.5 V |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0)                                                                                                                                 | –50 mA                            |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0)                                                                                                                                | –50 mA                            |
| Continuous output current, I <sub>O</sub>                                                                                                                                                 | ±50 mA                            |
| Continuous current through V <sub>CC</sub> or GND                                                                                                                                         | ±100 mA                           |
| Package thermal impedance, $\theta_{JA}$ (see Note 3): DB package                                                                                                                         | 70°C/W                            |
| DW package                                                                                                                                                                                |                                   |
| N package                                                                                                                                                                                 |                                   |
| NS package                                                                                                                                                                                |                                   |
| PW package                                                                                                                                                                                |                                   |
| Storage temperature range, T <sub>stg</sub>                                                                                                                                               |                                   |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

2. The value of  $V_{\mbox{CC}}$  is provided in the recommended operating conditions table.

3. The package thermal impedance is calculated in accordance with JESD 51-7.



#### recommended operating conditions (see Note 4)

|                     |                                                |                                    | MIN | MAX | UNIT |
|---------------------|------------------------------------------------|------------------------------------|-----|-----|------|
| VCC                 | Supply voltage                                 |                                    | 2.7 | 3.6 | V    |
| VIH                 | High-level input voltage                       | $V_{CC} = 2.7 V \text{ to } 3.6 V$ | 2   |     | V    |
| VIL                 | Low-level input voltage                        | $V_{CC} = 2.7 V \text{ to } 3.6 V$ |     | 0.8 | V    |
| VI                  | Input voltage                                  |                                    | 0   | 5.5 | V    |
| Va                  | Output veltage                                 | High or low state                  | 0   | VCC | V    |
| Vo                  | Output voltage                                 | 3-state                            | 0   | 5.5 | v    |
| lau                 | V <sub>CC</sub> = $2.7$ V                      |                                    |     | -12 | mA   |
| ЮН                  | High-level output current                      | $V_{CC} = 3 V$                     |     | -24 | ША   |
| le.                 |                                                | V <sub>CC</sub> = 2.7 V            |     | 12  | ~ ^  |
| IOL                 | Low-level output current V <sub>CC</sub> = 3 V |                                    |     |     | mA   |
| $\Delta t/\Delta v$ | Input transition rise or fall rate             |                                    |     | 6   | ns/V |
| Δt/ΔV <sub>CC</sub> | Power-up ramp rate                             |                                    | 150 |     | μs/V |
| Тд                  | Operating free-air temperature                 |                                    | -40 | 85  | °C   |

NOTE 4: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PA    | ARAMETER                                                              | TEST CONDITI                              | ONS                              | V <sub>CC</sub> | MIN                  | TYP† | MAX  | UNIT |
|-------|-----------------------------------------------------------------------|-------------------------------------------|----------------------------------|-----------------|----------------------|------|------|------|
|       |                                                                       | I <sub>OH</sub> = -100 μA                 |                                  | 2.7 V to 3.6 V  | V <sub>CC</sub> -0.2 |      |      |      |
| Maria |                                                                       | 12 m A                                    |                                  | 2.7 V           | 2.2                  |      |      | V    |
| VOH   |                                                                       | I <sub>OH</sub> = -12 mA                  |                                  | 3 V             | 2.4                  |      |      | v    |
|       |                                                                       | I <sub>OH</sub> = -24 mA                  |                                  | 3 V             | 2.2                  |      |      |      |
|       |                                                                       | I <sub>OL</sub> = 100 μA                  |                                  | 2.7 V to 3.6 V  |                      |      | 0.2  |      |
| VOL   |                                                                       | I <sub>OL</sub> = 12 mA                   | 2.7 V                            |                 |                      | 0.4  | V    |      |
|       |                                                                       | I <sub>OL</sub> = 24 mA                   |                                  | 3 V             |                      |      | 0.55 |      |
| Ц     | Control inputs                                                        | V <sub>I</sub> = 0 to 5.5 V               | 3.6 V                            |                 |                      | ±5   | μΑ   |      |
| loff  |                                                                       | $V_{I} \text{ or } V_{O} = 5.5 \text{ V}$ |                                  | 0               |                      |      | ±5   | μΑ   |
| loz‡  |                                                                       | $V_{O} = 0$ to 5.5 V                      |                                  | 3.6 V           |                      |      | ±5   | μΑ   |
| IOZPU |                                                                       | $V_{O} = 0.5 V \text{ to } 2.5 V,$        | OE = don't care                  | 0 to 1.5 V      |                      |      | ±5   | μA   |
| IOZPD |                                                                       | $V_{O} = 0.5 V \text{ to } 2.5 V,$        | OE = don't care                  | 1.5 V to 0      |                      |      | ±5   | μA   |
|       |                                                                       | V <sub>I</sub> = V <sub>CC</sub> or GND   |                                  | 2.01/           |                      |      | 100  | A    |
| ICC   |                                                                       | $3.6 V \le V_{  } \le 5.5 V_{  }$         | I <sup>O</sup> = 0               | 3.6 V           |                      |      | 100  | μA   |
| Δlcc  | $M_{CC}$ One input at $V_{CC}$ – 0.6 V, Other inputs at $V_{CC}$ or G |                                           | inputs at V <sub>CC</sub> or GND | 2.7 V to 3.6 V  |                      |      | 100  | μA   |
| Ci    | Control inputs                                                        | V <sub>I</sub> = V <sub>CC</sub> or GND   |                                  | 3.3 V           |                      | 4    |      | pF   |
| Cio   | A or B ports                                                          | $V_{O} = V_{CC}$ or GND                   |                                  | 3.3 V           |                      | 6    |      | pF   |

<sup>†</sup> All typical values are at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C. <sup>‡</sup> For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current.

§ This applies in the disabled state only.



#### SN74LVCZ245A **OCTAL BUS TRANSCEIVER** WITH 3-STATE OUTPUTS SCES275G - JUNE 1999 - REVISED AUGUST 2003

# switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 2 | 2.7 V | V <sub>CC</sub> =<br>± 0.3 | 3.3 V<br>3 V | UNIT |
|------------------|-----------------|----------------|---------------------|-------|----------------------------|--------------|------|
|                  |                 | (001101)       | MIN                 | MAX   | MIN                        | MAX          |      |
| <sup>t</sup> pd  | A or B          | B or A         |                     | 7.3   | 1.5                        | 6.3          | ns   |
| t <sub>en</sub>  | OE              | A or B         |                     | 9.5   | 1.5                        | 8.5          | ns   |
| <sup>t</sup> dis | OE              | A or B         |                     | 8.5   | 1.7                        | 7.5          | ns   |

### operating characteristics, $T_A = 25^{\circ}C$

|      | PARAMETER                                     |                  | TEST<br>CONDITIONS | V <sub>CC</sub> = 3.3 V<br>TYP | UNIT |  |
|------|-----------------------------------------------|------------------|--------------------|--------------------------------|------|--|
| Card | Power dissipation capacitance per transceiver | Outputs enabled  | f = 10 MHz         | 42                             | ρF   |  |
| Cpd  | Power dissipation capacitance per transceiver | Outputs disabled |                    | 3                              | рн   |  |





- NOTES: A. CI includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  - C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>f</sub>  $\leq$  2 ns, t<sub>f</sub>  $\leq$  2 ns,
  - D. The outputs are measured one at a time with one transition per measurement.
  - E. tpl 7 and tpH7 are the same as tdis.
  - F. tpzL and tpzH are the same as ten.

  - G. tpLH and tpHL are the same as tpd.
  - H. All parameters and waveforms are not applicable to all devices.

#### Figure 1. Load Circuit and Voltage Waveforms





### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | •       | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| SN74LVCZ245ADBR  | ACTIVE | SSOP         | DB      | 20   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CV245A         | Samples |
| SN74LVCZ245ADWR  | ACTIVE | SOIC         | DW      | 20   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LVCZ245A       | Samples |
| SN74LVCZ245ANSR  | ACTIVE | SO           | NS      | 20   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LVCZ245A       | Samples |
| SN74LVCZ245APW   | ACTIVE | TSSOP        | PW      | 20   | 70      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CV245A         | Samples |
| SN74LVCZ245APWR  | ACTIVE | TSSOP        | PW      | 20   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CV245A         | Samples |
| SN74LVCZ245APWT  | ACTIVE | TSSOP        | PW      | 20   | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CV245A         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



### PACKAGE OPTION ADDENDUM

10-Jun-2014

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |       |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      |       | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74LVCZ245ADBR             | SSOP  | DB                 | 20 | 2000 | 330.0                    | 16.4                     | 8.2        | 7.5        | 2.5        | 12.0       | 16.0      | Q1               |
| SN74LVCZ245ADWR             | SOIC  | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74LVCZ245ANSR             | SO    | NS                 | 20 | 2000 | 330.0                    | 24.4                     | 8.4        | 13.0       | 2.5        | 12.0       | 24.0      | Q1               |
| SN74LVCZ245APWR             | TSSOP | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

### PACKAGE MATERIALS INFORMATION

20-Dec-2018



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LVCZ245ADBR | SSOP         | DB              | 20   | 2000 | 367.0       | 367.0      | 38.0        |
| SN74LVCZ245ADWR | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74LVCZ245ANSR | SO           | NS              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74LVCZ245APWR | TSSOP        | PW              | 20   | 2000 | 367.0       | 367.0      | 38.0        |

### MECHANICAL DATA

#### PLASTIC SMALL-OUTLINE PACKAGE

#### 0,51 0,35 ⊕0,25⊛ 1,27 8 14 0,15 NOM 5,60 8,20 5,00 7,40 $\bigcirc$ Gage Plane ₽ 0,25 7 1 1,05 0,55 0°-10° Δ 0,15 0,05 Seating Plane — 2,00 MAX 0,10PINS \*\* 14 16 20 24 DIM 10,50 10,50 12,90 15,30 A MAX A MIN 9,90 9,90 12,30 14,70 4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.

NS (R-PDSO-G\*\*)

**14-PINS SHOWN** 

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



PW (R-PDSO-G20)

PLASTIC SMALL OUTLINE



NOTES:

A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.  $\beta$ . This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153



### LAND PATTERN DATA



NOTES: Α. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
  C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# **DB0020A**



# **PACKAGE OUTLINE**

### **TSSOP - 2 mm max height**

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-150.



# DB0020A

# **EXAMPLE BOARD LAYOUT**

### TSSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DB0020A

# **EXAMPLE STENCIL DESIGN**

### TSSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# **DW0020A**



### **PACKAGE OUTLINE**

### SOIC - 2.65 mm max height

SOIC



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



### DW0020A

# **EXAMPLE BOARD LAYOUT**

### SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



### DW0020A

# **EXAMPLE STENCIL DESIGN**

### SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated