

# ZL30410 **Multi-service Line Card PLL**

Data Sheet

# **Features**

- Generates clocks for OC-3, STM-1, DS3, E3, DS2, DS1, E1, 19.44 MHz and ST-BUS
- Meets jitter generation requirements for STM-1, OC-3, DS3, E3, J2 (DS2), E1 and DS1 interfaces
- Compatible with GR-253-CORE SONET stratum 3 and G.813 SEC timing compliant clocks
- Provides "hit-less" reference switching
- Detects frequency of both reference clocks and synchronizes to any combination of 8 kHz, 1.544 MHz, 2.048 MHz and 19.44 MHz reference frequencies
- Continuously monitors both references for frequency accuracy exceeding ±12 ppm
- Holdover accuracy of 70x10<sup>-12</sup> meets GR-1244 Stratum 3E and ITU-T G.812 requirements
- Meets requirements of G.813 Option 1 for SDH Equipment Clocks (SEC) and GR-1244 for Stratum 4E and Stratum 4 Clocks
- 3.3 V power supply

# **Applications**

- Line Card synchronization for SDH, SONET, DS3. E3, J2 (DS2), E1 and DS1 interfaces
- Timing card synchronization for SDH and PDH Network Elements

#### November 2006

#### **Ordering Information**

ZL30410QCC 80 Pin LQFP Trays<br>ZL30410QCG1 80 Pin LQFP\* Trays. 80 Pin LQFP\* Trays, Bake & Drypack \*Pb Free Matte Tin **-40**°**C to 85**°**C**

• Clock generation for ST-BUS and GCI timing

# **Description**

The ZL30410 is a Multi-service Line Card Phase-Locked Loop designed to generate multiple clocks for SONET, SDH and PDH equipment including timing for ST-BUS and GCI interfaces.

The ZL30410 operates in NORMAL (LOCKED), HOLDOVER and FREE-RUN modes to ensure that in the presence of jitter and interruptions to the reference signals, the generated clocks meet international standards. The filtering characteristics of the PLL are hardware pin selectable and they do not require any external adjustable components. The ZL30410 uses an external 20 MHz Master Clock Oscillator to provide a stable timing source for the HOLDOVER operation.



**Figure 1 - Functional Block Diagram** 

**Zarlink Semiconductor US Patent No. 5,602,884, UK Patent No. 0772912, France Brevete S.G.D.G. 0772912; Germany DBP No. 69502724.7-08**

1

Zarlink Semiconductor Inc. Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc. Copyright 2003-2006, Zarlink Semiconductor Inc. All Rights Reserved.

# **Table of Contents**



# **List of Figures**



# **List of Tables**



# **1.0 Change Summary**

Changes from March 2006 Issue to November 2006 Issue. Page, section, figure and table numbers refer to this current issue.



Changes from February 2006 Issue to March 2006 Issue. Page, section, figure and table numbers refer to this current issue.



# **2.0 ZL30410 Pinout**

# **2.1 Pin Connections**



**Figure 2 - Pin Connections for 80-pin LQFP package**

.

# **Pin Description**



# **Pin Description (continued)**



### **Pin Description (continued)**



# **Pin Description (continued)**



# **3.0 Functional Description**

The ZL30410 is designed to provide timing for SDH and SONET equipment conforming to ITU-T, ANSI, ETSI and Telcordia recommendations. In addition, it generates clocks for SDH and PDH equipment operating at DS1, DS2, DS3, E1, and E3 rates. The ZL30410 provides clocks for industry standard ST-BUS and GCI backplanes, and it also supports H.110 timing requirements. The functional block diagram of the ZL30410 is shown in Figure 1, ìFunctional Block Diagram,î on page 1 and its operation is described in the following sections.

### **3.1 Acquisition PLLs**

The ZL30410 has two Acquisition PLLs for monitoring availability and quality of the Primary (PRI) and Secondary (SEC) reference clocks. Each Acquisition PLL operates independently and locks to the falling edges of one of the three input reference frequencies: 8 kHz, 1.544 MHz, 2.048 MHz or to the rising edge of 19.44 MHz. The reference frequency is automatically detected by the ZL30410 device.

The Primary and Secondary Acquisition PLLs are designed to provide indication of two levels of reference clock quality. For clarity, only the Primary Acquisition PLL is referenced in the text, but the same applies to the Secondary Acquisition PLL:

- Reference frequency drifts more than ±12 ppm. In response, the PRIOR (Primary Reference Out of Range) pin changes state to high, in conformance with Stratum 3 requirements defined in GR-1244-CORE
- Reference frequency drifts more than ±30000 ppm or that the reference has been lost completely. In response, the Primary Acquisition PLL enters its own Holdover mode which forces the Core PLL into the Auto Holdover state.

Outputs of both Acquisition PLLs are connected to a multiplexer (MUX), which allows selection of the desired reference. This multiplexer channels binary words to the Core PLL digital phase detector (instead of analog signals) which eliminates quantization errors and improves phase alignment accuracy. The bandwidth of the Acquisition PLL is much wider than the bandwidth of the following Core PLL. This feature allows cascading Acquisition and Core PLLs without altering the transfer function of the Core PLL.

# **3.2 Core PLL**

The most critical element of the ZL30410 is its Core PLL, which generates a phase-locked clock, filters jitter and suppresses input phase transients. All of these features are in agreement with international standards:

- G.813 Option 1 clocks for SDH equipment
- GR-1244 for Stratum 4E and 4 Clocks

When locked to a G.813 Option 1 and 2 or SONET Stratum 3 quality clock the ZL30410 generates clocks that also meet SONET Stratum 3 or G.813 Option 1 and 2 requirements.

The Core PLL supports three mandatory modes of operation: Free-run, Normal (Locked) and Holdover. Each of these modes places specific requirements on the building blocks of the Core PLL.

- In Free-run Mode, the Core PLL derives its output clock from the 20 MHz Master Clock Oscillator connected to pin C20i. The stability of the generated clocks remains the same as the stability of the Master Clock Oscillator.
- In Normal Mode, the Core PLL locks to one of the Acquisition PLLs. Both Acquisition PLLs provide preprocessed phase data to the Core PLL including detection of reference clock quality.
- In Holdover mode, the Core PLL generates a clock based on data collected from past reference signals. The Core PLL enters Holdover mode if the attached Acquisition PLL switches into the Holdover state or under external control.

Some of the key elements of the Core PLL are shown in Figure 3 "Core PLL Functional Block Diagram".



**Figure 3 - Core PLL Functional Block Diagram**

# **3.2.1 Digitally Controlled Oscillator (DCO)**

The DCO is an arithmetic unit that continuously generates a stream of numbers that represent the phase-locked clock. These numbers are passed to the Clock Synthesizer (see section 3.3) where they are converted into electrical clock signals of various frequencies.

# **3.2.2 Filters**

In Normal mode, the clock generated by the DCO is phase-locked to the input reference signal and band-limited to meet synchronization standards. The ZL30410 provides two hardware selectable (FCS pin) filtering options. The filtering characteristics are similar to a first order low pass filter with corner frequencies that support international standards:

- **6 Hz** filter: supports G.813 Option 1 Clock
- 12 Hz filter: supports line card applications for G.812, G.813, GR-1244 and GR-253

# **3.2.3 Lock Indicator (LOCK)**

The ZL30410 is considered locked (LOCK pin high) when the residual phase movement after declaring locked condition does not exceed 20 ns; as required by standard wander generation MTIE and TDEV tests. To ensure the integrity of the LOCK status indication, the ZL30410 holds LOCK pin low for a minimum of one second before declaring lock. The ZL30410's locking process allows it to lock within the specified locking times to references with a fractional frequency offset of up to ±20 ppm.

# **3.2.4 Reference Alignment (RefAlign)**

When the ZL30410 finishes locking to a reference an arbitrary phase difference will remain between its output clocks and its reference; this phase difference is part of the normal operation of the ZL30410. If so desired, the output clocks can be brought into phase alignment with the PLL reference by using the RefAlign control pin.

### **3.2.4.1 Using RefAlign with 1.544 MHz, 2.048 MHz or 19.44 MHz Reference**

If the ZL30410 is locked to a 1.544 MHz, 2.048 MHz or 19.44 MHz reference, then the output clocks can be brought into phase alignment with the PLL reference by using the RefAlign control pin according to the following procedure:

- Wait until the ZL30410 LOCK indication is high, indicating that it is locked
- Pull RefAlian low
- Hold RefAlign low for 250 µs
- Pull RefAlign high

After initiating a reference realignment the PLL will enter Holdover mode for 200ns while aligning the internal clocks to remove static phase error. The PLL will then begin the normal locking procedure.

### **3.2.4.2 Using RefAlign with an 8 kHz Reference**

If the ZL30410 is locked to an 8 kHz reference, then the output clocks can be brought into phase alignment with the PLL reference by using the RefAlign control pin according to the following procedure:

- Wait until the ZL30410 LOCK indication is high, indicating that it is locked
- Pull RefAlign low
- Hold RefAlign low for 3 sec
- Pull RefAlign high

After initiating a reference realignment the PLL will enter Holdover mode for 200 ns while aligning the internal clocks to remove static phase error. The PLL will then begin the normal locking procedure.

#### **3.3 Clock Synthesizer**

The output of the Core PLL is connected to the Clock Synthesizer that generates twelve clocks and three frame pulses.

### **3.3.1 Output Clocks**

The ZL30410 provides the following clocks (see Figure 15 "ST-BUS and GCI Output Timing", Figure 16 "DS1 and DS2 Clock Timing", Figure 17 "C155o and C19o Timing", and Figure 20 "E3 and DS3 Output Timing" for details):

- C1.5o : 1.544 MHz clock with nominal 50% duty cycle - C2o : 2.048 MHz clock with nominal 50% duty cycle  $\overline{C40}$  : 4.096 MHz clock with nominal 50% duty cycle - C6o : 6.312 MHz clock with nominal 50% duty cycle - C8o : 8.192 MHz clock with nominal 50% duty cycle - C8.5o : 8.592 MHz clock with duty cycle from 30 to 70%. - C11o : 11.184 MHz clock with duty cycle from 30 to 70%.  $\overline{C160}$  : 16.384 MHz clock with nominal 50% duty cycle - C19o : 19.44 MHz clock with nominal 50% duty cycle - C34o : 34.368 MHz clock with nominal 50% duty cycle - C44o : 44.736 MHz clock with nominal 50% duty cycle

- C155 : 155.52 MHz clock with nominal 50% duty cycle.

The ZL30410 provides the following frame pulses (see Figure 15 "ST-BUS and GCI Output Timing" for details). All frame pulses have the same 125µs period (8kHz frequency):

- $-$  F0 $\overline{0}$  : 244 ns wide, logic low frame pulse
- F8o : 122 ns wide, logic high frame pulse
- $\overline{F160}$  : 61 ns wide, logic low frame pulse

The combination of two pins, E3DS3/OC3 and E3/DS3, controls the selection of different clock configurations. When the E3DS3/OC3 pin is high then the C155o (155.52 MHz) clock is disabled and the C34/44 clock is output at its nominal frequency. The logic level on the E3/DS3 input determines if the output clock on the C34/44 output is 34.368 MHz (E3) or 44.736 MHz (DS3) (see Figure 4, "C34/C44, C155o Clock Generation Options," on page 13 for details).



**Figure 4 - C34/C44, C155o Clock Generation Options**

All clocks and frame pulses (except the C155) are output with CMOS logic levels. The C155 clock (155.52 MHz) is output in a standard LVDS format.

### **3.4 Control State Machine**

### **3.4.1 Clock Modes**

The ZL30410 supports three Clock Modes: Free-run, Normal (Locked) and Holdover. All Clock Modes are defined in the international standards e.g., G.813, GR-1244-CORE and GR-253-CORE and they are supported by a corresponding state in the ZL30410 Control State Machine.

### **3.4.2 ZL30410 State Machine**

The ZL30410 Control State Machine is a combination of many internal states supporting the three mandatory clock modes: Free-run, Normal and Holdover. A simplified state machine diagram that is shown in Figure 5 includes these three states which are complemented by two additional states: Reset and Auto Holdover. These two additional states are critical to the ZL30410 operation under changing external conditions.



**Figure 5 - ZL30410 State Machine** 

### **Reset State**

The Reset State must be entered when ZL30410 is powered-up. In this state, all arithmetic calculations are halted, and clocks are stopped. The Reset state is entered by pulling the RESET pin low for a minimum of 1 µs. When the RESET pin is pulled back high, internal logic starts a 625 us initialization process before switching into the Free-run state (MS2, MS1 = 10).

### **Free-Run State (Free-Run mode)**

The Free-run state is entered when synchronization to a network reference is not possible or is not required. Typically this occurs during installation or maintenance. In the Free-run state, the accuracy of the generated clocks is determined by the accuracy and stability of the ZL30410 Master Crystal Oscillator.

#### **Normal State (Normal Mode or Locked Mode)**

The Normal State is entered when a good quality reference clock from the network is available for synchronization. The ZL30410 automatically detects the frequency of the reference clock (8 kHz, 1.544 MHz, 2.048 MHz or 19.44 MHz) and sets the LOCK status pin high after acquiring synchronization. In the Normal state all generated clocks (C1.5o, C2o, C4o, C6o, C8o, C16o, C19o, C34/C44 and C155) and frame pulses (F0o, F8o, F16o) are synchronized to the master timing card. To guarantee uninterrupted synchronization, the ZL30410 has two Acquisition PLLs that continuously monitor the quality of the incoming reference clocks. This dual architecture enables quick replacement of a poor or failed reference and minimizes the time spent in other states.

#### **Holdover State (Holdover Mode)**

The Holdover State is typically entered for a short duration while synchronization with the network is temporarily disrupted. In Holdover Mode, the ZL30410 generates clocks, which are not locked to an external reference signal but their frequencies are based on stored coefficients in memory that were determined while the PLL was in Normal Mode and locked to an external reference signal.

The initial frequency offset of the ZL30410 in Holdover Mode is  $70x10^{-12}$ . This is more accurate than Telcordia's GR-1244-CORE Stratum 3E requirement of  $+1x10^{-9}$ . When the ZL30410 is transitioned into Holdover Mode, holdover stability is determined by the stability of the 20 MHz Master Clock Oscillator. Selection of the oscillator requires close examination of the crystal oscillator temperature sensitivity and frequency drift caused by aging.

#### **Auto Holdover State**

The Auto Holdover state is a transitional state that the ZL30410 enters automatically when the active reference fails unexpectedly. When the ZL30410 detects loss of reference it sets the HOLDOVER status pin and waits in Auto Holdover state until the failed reference recovers. Recovery from Auto Holdover for 8 kHz, 1.544 MHz, 2.048 MHz and 19.44 MHz reference clocks is fully automatic, however recovery for an 8 kHz reference clock requires additional transitioning through the Holdover state to guarantee compliance with network synchronization standards (for details see section 5.1.3 on page 20 and section 5.1.2 on page 19). The HOLDOVER status may alert the external control processor (or CPLD logic) about the failure and in response the control processor may switch to the secondary reference clock. The Auto Holdover and Holdover States are internally combined together and they are output as a HOLDOVER status on pin 55.

### **3.4.3 State Transitions**

In a typical application, the ZL30410 will most of the time operate in Normal mode (MS2, MS1 == 00) generating synchronous clocks. Its two Acquisition PLLs will continuously monitor the input references for signs of degraded quality and output status information for further processing. The status information from the Acquisition PLLs and the CORE PLL combined with status information from line interfaces and framers (as listed below) forms the basis for creating reliable network synchronization.

- Acquisition PLLs (PRIOR, SECOR)
- Core PLL (LOCK, HOLDOVER)
- Line interfaces (e.g. LOS Loss of Signal, AIS Alarm Indication Signal)
- Framers (e.g. LOF Loss of frame or Synchronization Status Messages carried over SONET S1 byte or ESF-DS1 Facility Data Link).

The ZL30410 State Machine is designed to perform some transitions automatically, leaving other less time dependent tasks to the external controlling processor (or CPLD logic). The state machine includes two stimulus signals which are critical to automatic operation: " $OK -> FAIL$ " and " $FAIL -> OK$ " that represent loss (and recovery) of reference signal or its drift by more than ±30000 ppm. Both of them force the Core PLL to transition into and out of the Auto Holdover state. The ZL30410 State Machine is driven by controlling the mode select pins MS2, MS1 and RefSel. In order to avoid synchronization problems, the State Machine has built-in basic protection that does not allow switching the Core PLL into a state where it cannot operate correctly e.g., it is not possible to force the Core PLL into Normal mode when all references are lost.

# **3.5 JTAG Interface**

The ZL30410 JTAG (Joint Test Action Group) interface conforms to the Boundary-Scan standard IEEE1149.1-1990, which specifies a design-for-testability technique called Boundary-Scan Test (BST). The BST architecture is made up of four basic elements, Test Access Port (TAP), TAP Controller, Instruction Register (IR) and Test Data Registers (TDR) and all these elements are implemented on the ZL30410.

Zarlink Semiconductor provides a Boundary Scan Description Language (BSDL) file that contains all the information required for a JTAG test system to access the ZL30410's boundary scan circuitry. The file is available for download from the Zarlink Semiconductor web site: www.zarlink.com.

# **4.0 Control Interface**

The ZL30410 has a built-in simple control interface that makes it suitable for application that can provide only a limited amount of supervision. This allows for building multi-service line cards without extensive programming. The complete set of control and status pins is shown in Figure 6 - Control Interface on page 16.



**Figure 6 - Control Interface**

### **4.1 Control Pins**

The ZL30410 has five dedicated control pins for selecting modes of operation and activating different functions. These pins are listed below:

**MS2 and MS1 pins**: **Mode Select**: The MS2 (pin 19) and MS1 (pin 18) inputs select the PLL mode of operation. See Table 1 for details. The logic level at these inputs is sampled by the rising edge of the F8o frame pulse.

| MS <sub>2</sub> | MS1 | <b>Mode of Operation</b> |
|-----------------|-----|--------------------------|
|                 |     | Normal mode              |
|                 |     | Holdover mode            |
|                 | U   | Free-run                 |
|                 |     | Reserved                 |

**Table 1 - Operating Modes and States**

**FCS pin**: **Filter Characteristic Select**. The FCS (pin 9) input is used to select the filtering characteristics of the Core PLL. See Table 2 on page 17 for details.



#### **Table 2 - Filter Characteristic Selection**

**RefSel**: **Reference Source Select**. The RefSel (pin 47) input selects the PRI (primary) or SEC (secondary) input as the reference clock for the Core PLL. The logic level at this input is sampled by the rising edge of F8o.



#### **Table 3 - Reference Source Select**

**RefAlign: Reference Alignment**. The RefAlign (pin 48) input controls phase realignment between the input reference and the generated output clocks. See Section 3.2.4 on page 11 for details.

#### **4.2 Status Pins**

The ZL30410 has four dedicated status pins for indicating modes of operation and quality of the Primary and Secondary reference clocks. These pins are listed below:

**LOCK**. This output goes high after the ZL30410 has completed its locking sequence (see section 2.2.3 for details).

**HOLDOVER** - This output goes high when the Core PLL enters Holdover mode. The Core PLL will switch to Holdover mode if the respective Acquisition PLL enters Holdover mode or if the mode select pins are set to Holdover (MS2, MS1 = 01).

**PRIOR** - (Primary Reference Out of Range). The PRIOR status is based on two detectors that monitor reference quality with different precision and response times. Outputs of both detectors are combined together (OR function) to drive PRIOR status pin.

This output goes high when one of the detectors is triggered by the failing Primary Reference clock:

- Slow Response Detector (High Precision): This detector detects if the primary reference is off its nominal frequency by more than ±12 ppm. The frequency offset monitor updates internally every 10 sec and will change state after two matching measurements (PASS/PASS or FAIL/FAIL). This is in full compliance with the GR-1244-CORE requirement of 10 to 30 sec Reference Validation Time. This output returns to zero when the reference frequency is requalified within  $\pm$ 9.2 ppm of the nominal frequency (monitor circuit has built-in hysteresis). In an extreme case, when over time the Master Clock oscillator drifts ±4.6 ppm the switching thresholds will change as well, as is shown in Figure 7.
- Fast Response Detector (Low Precision): This detector detects a large frequency offset (greater than 3%) or large change in a single cycle period (grater than 30%). In both cases detector will almost instantaneously (in less than 250 µs) disqualify the reference and reset the 10 sec internal timer.

**SECOR -** (Secondary Reference Out of Range). Functionally, this pin is equivalent to the PRIOR pin for Primary Acquisition PLL.



**Figure 7 - Primary and Secondary Reference Out of Range Thresholds**

# **5.0 Applications**

This section provides application examples frequently found in a typical Line Card being part of Network Element operating in a synchronous network.

### **5.1 ZL30410 Switching Between Clock Modes**

The ZL30410 is designed to transition from one mode to the other driven by the internal State Machine or by external control. The following examples present a couple of typical scenarios of how the ZL30410 can be employed in network interface line cards.

# **5.1.1 System Start-up Sequence: FREE-RUN --> HOLDOVER --> NORMAL**

The FREE-RUN to HOLDOVER to NORMAL transition represents a sequence of steps that will most likely occur during a new system installation or scheduled maintenance. The process starts from the RESET state and then transitions to Free-run mode where the system (card) is being initialized. At the end of this process the ZL30410 should be switched into Normal mode (with MS2, MS1 set to 00) instead of Holdover mode. If the reference clock is available, the ZL30410 will transition briefly into Holdover to acquire synchronization and switch automatically to Normal mode. If the reference clock is not available at this time, as it may happen during new system installation, then the ZL30410 will stay in Holdover indefinitely. While in Holdover mode, the Core PLL will continue generating clocks with the same accuracy as in the Free-run mode, waiting for a good reference clock. When the line card become connected to the timing card the Acquisition PLL will quickly synchronize and clear its own Holdover status. This will enable the Core PLL to start the synchronization process. After acquiring lock, the ZL30410 will automatically switch from Holdover into Normal mode without system intervention. This transition to the Normal mode will be flagged by the LOCK status pin.



**Figure 8 - Transition from Free-run to Normal mode**

# **5.1.2 Single Reference Operation: NORMAL --> AUTO HOLDOVER --> NORMAL**

The NORMAL to AUTO-HOLDOVER to NORMAL transition will usually happen when the Line Card loses its single reference clock unexpectedly. The sequence starts with the reference clock transitioning from OK --> FAIL at a time when ZL30410 operates in Normal mode (as is shown in Figure 10). This failure is detected by the active Acquisition PLL based on the following FAIL criteria:

- Frequency offset on 8 kHz, 1.544 MHz, 2.048 MHz and 19.44 MHz reference clocks exceeds ±30000 ppm  $(\pm 3\%)$ .
- Single phase hit on 1.544 MHz, 2.048 MHz and 19.44 MHz exceeds half of the cycle of the reference clock.

After detecting any of these anomalies on a reference clock the Acquisition PLL will switch itself into Holdover mode forcing the Core PLL to automatically switch into the Auto Holdover state. This condition is flagged by LOCK = 0 and HOLDOVER = 1.



**Figure 9 - Automatic Entry into Auto Holdover State and Recovery into Normal Mode**

The Core PLL will automatically return to the Normal state after the reference signal recovers from failure. This transition is shown on the state diagram as a FAIL --> OK change. This change becomes effective when the reference is restored and there have been no phase hits detected for at least 64 clock cycles for the 1.544/2.048 MHz reference, 512 clock cycles for the 19.44 MHz reference and 1 clock cycle for the 8 kHz reference.

This transition from Auto Holdover to Normal mode is performed as "hit-less" recovery for 1.544 MHz, 2.048 MHz and 19.44 MHz references. For the 8 kHz input reference, the recovery from Auto Holdover state must transition through the Holdover state to guarantee "hit-less" recovery (for details see section 5.1.3 on page 20).

### **5.1.3 Single 8 kHz Reference Operation: NORMAL --> AUTO HOLDOVER--> HOLDOVER --> NORMAL**

The sequence starts from the Normal state and transitions to Auto Holdover state due to an unforeseen loss of the 8 kHz reference. The failure conditions triggering this transition are described in section 4.1.2. When in the Auto Holdover state, the ZL30410 can return to Normal mode automatically but this transition may exceed Output Phase Continuity limits specified in the Performance Characteristic Table listed in section "Performance Characteristics" on page 30. This probable time interval error is avoidable by forcing the PLL into Holdover state immediately after detection of the 8 kHz reference failure. While in Holdover state the ZL30410 will continue monitoring quality of the input reference (if a proper ±4.6 ppm Master Clock oscillator is employed) and after detecting the presence of a valid reference it can be switched into Normal state. When the Master Clock Oscillator accuracy exceeds ±4.6 ppm range (leading to inaccurate internal out-of-range detection) then an external method for detecting the presence of the clock should be employed to switch the ZL30410 into Normal state (0.1 sec after detecting the presence of a valid 8 kHz reference).



**Figure 10 - Recovery Procedure from a Single 8 kHz Reference Failure by Transitioning Through the Holdover State**

# **5.1.4 Dual Reference Operation: NORMAL --> AUTO HOLDOVER--> HOLDOVER --> NORMAL**

The NORMAL to AUTO-HOLDOVER to HOLDOVER to NORMAL sequence represents the most likely operation of the ZL30410.

The sequence starts from the Normal state and transitions to Auto Holdover state due to an unforeseen loss of reference. The failure conditions triggering this transition were described in section 4.1.2. When in the Auto Holdover state, the ZL30410 can return to Normal mode automatically if the lost reference is restored. This transition from Auto Holdover to Normal mode is performed as "hit-less" recovery for 1.544 MHz, 2.048 MHz and

19.44 MHz references. For the 8 kHz input reference, the recovery from Auto Holdover state must transition through the Holdover state to guarantee "hit-less" recovery (for details see section 5.1.3 on page 20). If the reference clock failure persists for a period of time that exceeds the system design limit, the system control processor may initiate a reference switch. If the secondary reference is available the ZL30410 will briefly switch into Holdover mode and then transition to Normal mode.



**Figure 11 - Entry into Auto Holdover State and Recovery into Normal Mode by Switching References**

The new reference clock will most likely have a different phase but it may also have a different fractional frequency offset. In order to lock to a new reference with a different frequency, the Core PLL may be stepped gradually towards the new frequency.

# **5.1.5 Reference Switching (RefSel): NORMAL --> HOLDOVER --> NORMAL**

The NORMAL to HOLDOVER to NORMAL mode switching is usually performed when:

- A reference clock is available but its frequency drifts beyond some specified limit. In a Network Element with stratum 3 internal clocks, the reference failure is declared when its frequency drifts more than ±12 ppm beyond its nominal frequency. The ZL30410 indicates this condition by setting PRIOR or SECOR status pins to logic high.
- During routine maintenance of equipment when orderly switching of reference clocks is possible. This may happen when synchronization references must be rearranged or when a faulty timing card must be replaced.



**Figure 12 - Manual Reference Switching**

Two types of transitions are possible:

- Semi-automatic transition, which involves changing RefSel input to select a secondary reference clock without changing the mode select inputs MS2,MS1=00 (Normal mode). This forces the ZL30410 to momentarily transition through the Holdover state and automatically return to Normal mode after synchronizing to a secondary reference clock.
- Manual transition, which involves switching into Holdover mode (MS2,MS1=01), changing references with RefSel, and manual return to the Normal mode (MS2, MS1=00).

In both cases, the change of references provides "hit-less" switching.

# **5.2 Power Supply Filtering**

Figure 13 presents a complete filtering arrangement that is recommended for applications requiring maximum jitter performance.



**Figure 13 - Power Supply Filtering**

# **6.0 Characteristics**

### **6.1 AC and DC Electrical Characteristics**

#### **Absolute Maximum Ratings\***



\* Voltages are with respect to ground (GND) unless otherwise stated.

\* Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied.

#### **Recommended Operating Conditions**\*



\* Voltages are with respect to ground (GND) unless otherwise stated.

#### **DC Electrical Characteristics\***



\* Voltages are with respect to ground (GND) unless otherwise stated.<br>Note 1: VOS is defined as (V<sub>OH</sub> + V<sub>OL</sub>) / 2.<br>Note 2: Rise and fall times are measured at 20% and 80% levels.

### **AC Electrical Characteristics - Timing Parameter Measurement - CMOS Voltage Levels**\*



\* Voltages are with respect to ground (GND) unless otherwise stated.<br>\* Supply voltage and operating temperature are as per Recommended Operating Conditions.<br>\* Timing for input and output signals is based on the worst case



**Figure 14 - Timing Parameters Measurement Voltage Levels**



### **AC Electrical Characteristics - ST-BUS and GCI Output Timing\***



**Figure 15 - ST-BUS and GCI Output Timing**

### **AC Electrical Characteristics - DS1 and DS2 Clock Timing\***





**Figure 16 - DS1 and DS2 Clock Timing**

#### **AC Electrical Characteristics - C155o and C19o Clock Timing**





**Figure 17 - C155o and C19o Timing**



#### **AC Electrical Characteristics - Input to Output Phase Offset (after phase realignment)**\*



![](_page_27_Figure_6.jpeg)

#### **AC Electrical Characteristics - Input Control Signals**\*

![](_page_28_Picture_182.jpeg)

\* Supply voltage and operating temperature are as per Recommended Operating Conditions.

![](_page_28_Figure_5.jpeg)

**Figure 19 - Input Control Signal Setup and Hold Time**

#### **AC Electrical Characteristics - E3 and DS3 Output Timing\***

![](_page_28_Picture_183.jpeg)

\* Supply voltage and operating temperature are as per Recommended Operating Conditions.

![](_page_28_Figure_10.jpeg)

#### **Figure 20 - E3 and DS3 Output Timing**

### **6.2 Performance Characteristics**

#### **Performance Characteristics\***

![](_page_29_Picture_163.jpeg)

# **Performance Characteristics: Measured Output Jitter - GR-253-CORE and T1.105.03 conformance**

![](_page_30_Picture_219.jpeg)

\* Supply voltage and operating temperature are as per Recommended Operating Conditions.

# **Performance Characteristics: Measured Output Jitter - T1.403conformance**

![](_page_30_Picture_220.jpeg)

#### **Performance Characteristics: Measured Output Jitter - G.747 conformance**

![](_page_31_Picture_228.jpeg)

\* Supply voltage and operating temperature are as per Recommended Operating Conditions.

#### **Performance Characteristics: Measured Output Jitter - T1.404 conformance**

![](_page_31_Picture_229.jpeg)

\* Supply voltage and operating temperature are as per Recommended Operating Conditions.

# **Performance Characteristics: Measured Output Jitter - G.732, G.735 to G.739 conformance**

![](_page_31_Picture_230.jpeg)

# **Performance Characteristics: Measured Output Jitter - G.751 conformance**

![](_page_32_Picture_83.jpeg)

![](_page_33_Picture_189.jpeg)

# **Performance Characteristics: Measured Output Jitter - G.812 conformance**

![](_page_34_Picture_126.jpeg)

#### **Performance Characteristics: Measured Output Jitter - G.813 conformance (Option 1)**

![](_page_35_Picture_162.jpeg)

# **Performance Characteristics: Measured Output Jitter - EN 300 462-7-1 conformance**

![](_page_36_Picture_162.jpeg)

### **Performance Characteristics - Measured Output Jitter - Unfiltered**\*

![](_page_37_Figure_0.jpeg)

#### Notes:

- 1. Pin 1 indicator may be a corner chamfer, dot or both.
- 2. Controlling dimensions are in millimeters.
- 3. The top package body size may be smaller than the bottom package body size by a max. of 0.15 mm.<br>4. Dimension D1 and E1 do not include mould prorusion.
- 
- 5. Dimension b does not include dambar protusion.
- 6. Coplanarity, measured at seating plane G, to be 0.10 mm max.

This drawing supersedes 418/ED/51210/024 (Swindon)

![](_page_37_Picture_101.jpeg)

![](_page_38_Picture_0.jpeg)

# **For more information about all Zarlink products visit our Web Site at**

## **www.zarlink.com**

Information relating to products and services furnished herein by Zarlink Semiconductor Inc. or its subsidiaries (collectively "Zarlink") is believed to be reliable.<br>However, Zarlink assumes no liability for errors that ma

This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part<br>of any order or contract nor to be regarded as a represe suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does<br>not necessarily include testing of all functions or paramete

Purchase of Zarlink's I2C components conveys a licence under the Philips I2C Patent rights to use these components in and I2C System, provided that the system<br>conforms to the I2C Standard Specification as defined by Philip

Zarlink, ZL, the Zarlink Semiconductor logo and the Legerity logo and combinations thereof, VoiceEdge, VoicePort, SLAC, ISLIC, ISLAC and VoicePath are trademarks of Zarlink Semiconductor Inc.

TECHNICAL DOCUMENTATION - NOT FOR RESALE